1 /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
29 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
31 #include <linux/circ_buf.h>
32 #include <linux/slab.h>
33 #include <linux/sysrq.h>
35 #include <drm/drm_drv.h>
36 #include <drm/drm_irq.h>
38 #include "display/intel_display_types.h"
39 #include "display/intel_fifo_underrun.h"
40 #include "display/intel_hotplug.h"
41 #include "display/intel_lpe_audio.h"
42 #include "display/intel_psr.h"
44 #include "gt/intel_gt.h"
45 #include "gt/intel_gt_irq.h"
46 #include "gt/intel_gt_pm_irq.h"
47 #include "gt/intel_rps.h"
51 #include "i915_trace.h"
55 * DOC: interrupt handling
57 * These functions provide the basic support for enabling and disabling the
58 * interrupt handling support. There's a lot more functionality in i915_irq.c
59 * and related files, but that will be described in separate chapters.
62 typedef bool (*long_pulse_detect_func)(enum hpd_pin pin, u32 val);
64 static const u32 hpd_ilk[HPD_NUM_PINS] = {
65 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
68 static const u32 hpd_ivb[HPD_NUM_PINS] = {
69 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
72 static const u32 hpd_bdw[HPD_NUM_PINS] = {
73 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
76 static const u32 hpd_ibx[HPD_NUM_PINS] = {
77 [HPD_CRT] = SDE_CRT_HOTPLUG,
78 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
79 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
80 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
81 [HPD_PORT_D] = SDE_PORTD_HOTPLUG,
84 static const u32 hpd_cpt[HPD_NUM_PINS] = {
85 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
86 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
87 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
88 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
89 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
92 static const u32 hpd_spt[HPD_NUM_PINS] = {
93 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
94 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
95 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
96 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
97 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT,
100 static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
101 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
102 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
103 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
104 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
105 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
106 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN,
109 static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
110 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
111 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
112 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
113 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
114 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
115 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
118 static const u32 hpd_status_i915[HPD_NUM_PINS] = {
119 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
120 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
121 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
122 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
123 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
124 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS,
127 static const u32 hpd_bxt[HPD_NUM_PINS] = {
128 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
129 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
130 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC,
133 static const u32 hpd_gen11[HPD_NUM_PINS] = {
134 [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
135 [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
136 [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
137 [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
140 static const u32 hpd_gen12[HPD_NUM_PINS] = {
141 [HPD_PORT_D] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
142 [HPD_PORT_E] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
143 [HPD_PORT_F] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
144 [HPD_PORT_G] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG,
145 [HPD_PORT_H] = GEN12_TC5_HOTPLUG | GEN12_TBT5_HOTPLUG,
146 [HPD_PORT_I] = GEN12_TC6_HOTPLUG | GEN12_TBT6_HOTPLUG,
149 static const u32 hpd_icp[HPD_NUM_PINS] = {
150 [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
151 [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
152 [HPD_PORT_C] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
153 [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
154 [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
155 [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
158 static const u32 hpd_tgp[HPD_NUM_PINS] = {
159 [HPD_PORT_A] = SDE_DDI_HOTPLUG_ICP(PORT_A),
160 [HPD_PORT_B] = SDE_DDI_HOTPLUG_ICP(PORT_B),
161 [HPD_PORT_C] = SDE_DDI_HOTPLUG_ICP(PORT_C),
162 [HPD_PORT_D] = SDE_TC_HOTPLUG_ICP(PORT_TC1),
163 [HPD_PORT_E] = SDE_TC_HOTPLUG_ICP(PORT_TC2),
164 [HPD_PORT_F] = SDE_TC_HOTPLUG_ICP(PORT_TC3),
165 [HPD_PORT_G] = SDE_TC_HOTPLUG_ICP(PORT_TC4),
166 [HPD_PORT_H] = SDE_TC_HOTPLUG_ICP(PORT_TC5),
167 [HPD_PORT_I] = SDE_TC_HOTPLUG_ICP(PORT_TC6),
170 static void intel_hpd_init_pins(struct drm_i915_private *dev_priv)
172 struct i915_hotplug *hpd = &dev_priv->hotplug;
174 if (HAS_GMCH(dev_priv)) {
175 if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
176 IS_CHERRYVIEW(dev_priv))
177 hpd->hpd = hpd_status_g4x;
179 hpd->hpd = hpd_status_i915;
183 if (INTEL_GEN(dev_priv) >= 12)
184 hpd->hpd = hpd_gen12;
185 else if (INTEL_GEN(dev_priv) >= 11)
186 hpd->hpd = hpd_gen11;
187 else if (IS_GEN9_LP(dev_priv))
189 else if (INTEL_GEN(dev_priv) >= 8)
191 else if (INTEL_GEN(dev_priv) >= 7)
196 if (!HAS_PCH_SPLIT(dev_priv) || HAS_PCH_NOP(dev_priv))
199 if (HAS_PCH_TGP(dev_priv) || HAS_PCH_JSP(dev_priv))
200 hpd->pch_hpd = hpd_tgp;
201 else if (HAS_PCH_ICP(dev_priv) || HAS_PCH_MCC(dev_priv))
202 hpd->pch_hpd = hpd_icp;
203 else if (HAS_PCH_CNP(dev_priv) || HAS_PCH_SPT(dev_priv))
204 hpd->pch_hpd = hpd_spt;
205 else if (HAS_PCH_LPT(dev_priv) || HAS_PCH_CPT(dev_priv))
206 hpd->pch_hpd = hpd_cpt;
207 else if (HAS_PCH_IBX(dev_priv))
208 hpd->pch_hpd = hpd_ibx;
210 MISSING_CASE(INTEL_PCH_TYPE(dev_priv));
214 intel_handle_vblank(struct drm_i915_private *dev_priv, enum pipe pipe)
216 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
218 drm_crtc_handle_vblank(&crtc->base);
221 void gen3_irq_reset(struct intel_uncore *uncore, i915_reg_t imr,
222 i915_reg_t iir, i915_reg_t ier)
224 intel_uncore_write(uncore, imr, 0xffffffff);
225 intel_uncore_posting_read(uncore, imr);
227 intel_uncore_write(uncore, ier, 0);
229 /* IIR can theoretically queue up two events. Be paranoid. */
230 intel_uncore_write(uncore, iir, 0xffffffff);
231 intel_uncore_posting_read(uncore, iir);
232 intel_uncore_write(uncore, iir, 0xffffffff);
233 intel_uncore_posting_read(uncore, iir);
236 void gen2_irq_reset(struct intel_uncore *uncore)
238 intel_uncore_write16(uncore, GEN2_IMR, 0xffff);
239 intel_uncore_posting_read16(uncore, GEN2_IMR);
241 intel_uncore_write16(uncore, GEN2_IER, 0);
243 /* IIR can theoretically queue up two events. Be paranoid. */
244 intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
245 intel_uncore_posting_read16(uncore, GEN2_IIR);
246 intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
247 intel_uncore_posting_read16(uncore, GEN2_IIR);
251 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
253 static void gen3_assert_iir_is_zero(struct intel_uncore *uncore, i915_reg_t reg)
255 u32 val = intel_uncore_read(uncore, reg);
260 drm_WARN(&uncore->i915->drm, 1,
261 "Interrupt register 0x%x is not zero: 0x%08x\n",
262 i915_mmio_reg_offset(reg), val);
263 intel_uncore_write(uncore, reg, 0xffffffff);
264 intel_uncore_posting_read(uncore, reg);
265 intel_uncore_write(uncore, reg, 0xffffffff);
266 intel_uncore_posting_read(uncore, reg);
269 static void gen2_assert_iir_is_zero(struct intel_uncore *uncore)
271 u16 val = intel_uncore_read16(uncore, GEN2_IIR);
276 drm_WARN(&uncore->i915->drm, 1,
277 "Interrupt register 0x%x is not zero: 0x%08x\n",
278 i915_mmio_reg_offset(GEN2_IIR), val);
279 intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
280 intel_uncore_posting_read16(uncore, GEN2_IIR);
281 intel_uncore_write16(uncore, GEN2_IIR, 0xffff);
282 intel_uncore_posting_read16(uncore, GEN2_IIR);
285 void gen3_irq_init(struct intel_uncore *uncore,
286 i915_reg_t imr, u32 imr_val,
287 i915_reg_t ier, u32 ier_val,
290 gen3_assert_iir_is_zero(uncore, iir);
292 intel_uncore_write(uncore, ier, ier_val);
293 intel_uncore_write(uncore, imr, imr_val);
294 intel_uncore_posting_read(uncore, imr);
297 void gen2_irq_init(struct intel_uncore *uncore,
298 u32 imr_val, u32 ier_val)
300 gen2_assert_iir_is_zero(uncore);
302 intel_uncore_write16(uncore, GEN2_IER, ier_val);
303 intel_uncore_write16(uncore, GEN2_IMR, imr_val);
304 intel_uncore_posting_read16(uncore, GEN2_IMR);
307 /* For display hotplug interrupt */
309 i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
315 lockdep_assert_held(&dev_priv->irq_lock);
316 drm_WARN_ON(&dev_priv->drm, bits & ~mask);
318 val = I915_READ(PORT_HOTPLUG_EN);
321 I915_WRITE(PORT_HOTPLUG_EN, val);
325 * i915_hotplug_interrupt_update - update hotplug interrupt enable
326 * @dev_priv: driver private
327 * @mask: bits to update
328 * @bits: bits to enable
329 * NOTE: the HPD enable bits are modified both inside and outside
330 * of an interrupt context. To avoid that read-modify-write cycles
331 * interfer, these bits are protected by a spinlock. Since this
332 * function is usually not called from a context where the lock is
333 * held already, this function acquires the lock itself. A non-locking
334 * version is also available.
336 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
340 spin_lock_irq(&dev_priv->irq_lock);
341 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
342 spin_unlock_irq(&dev_priv->irq_lock);
346 * ilk_update_display_irq - update DEIMR
347 * @dev_priv: driver private
348 * @interrupt_mask: mask of interrupt bits to update
349 * @enabled_irq_mask: mask of interrupt bits to enable
351 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
353 u32 enabled_irq_mask)
357 lockdep_assert_held(&dev_priv->irq_lock);
359 drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
361 if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
364 new_val = dev_priv->irq_mask;
365 new_val &= ~interrupt_mask;
366 new_val |= (~enabled_irq_mask & interrupt_mask);
368 if (new_val != dev_priv->irq_mask) {
369 dev_priv->irq_mask = new_val;
370 I915_WRITE(DEIMR, dev_priv->irq_mask);
376 * bdw_update_port_irq - update DE port interrupt
377 * @dev_priv: driver private
378 * @interrupt_mask: mask of interrupt bits to update
379 * @enabled_irq_mask: mask of interrupt bits to enable
381 static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
383 u32 enabled_irq_mask)
388 lockdep_assert_held(&dev_priv->irq_lock);
390 drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
392 if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
395 old_val = I915_READ(GEN8_DE_PORT_IMR);
398 new_val &= ~interrupt_mask;
399 new_val |= (~enabled_irq_mask & interrupt_mask);
401 if (new_val != old_val) {
402 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
403 POSTING_READ(GEN8_DE_PORT_IMR);
408 * bdw_update_pipe_irq - update DE pipe interrupt
409 * @dev_priv: driver private
410 * @pipe: pipe whose interrupt to update
411 * @interrupt_mask: mask of interrupt bits to update
412 * @enabled_irq_mask: mask of interrupt bits to enable
414 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
417 u32 enabled_irq_mask)
421 lockdep_assert_held(&dev_priv->irq_lock);
423 drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
425 if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
428 new_val = dev_priv->de_irq_mask[pipe];
429 new_val &= ~interrupt_mask;
430 new_val |= (~enabled_irq_mask & interrupt_mask);
432 if (new_val != dev_priv->de_irq_mask[pipe]) {
433 dev_priv->de_irq_mask[pipe] = new_val;
434 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
435 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
440 * ibx_display_interrupt_update - update SDEIMR
441 * @dev_priv: driver private
442 * @interrupt_mask: mask of interrupt bits to update
443 * @enabled_irq_mask: mask of interrupt bits to enable
445 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
447 u32 enabled_irq_mask)
449 u32 sdeimr = I915_READ(SDEIMR);
450 sdeimr &= ~interrupt_mask;
451 sdeimr |= (~enabled_irq_mask & interrupt_mask);
453 drm_WARN_ON(&dev_priv->drm, enabled_irq_mask & ~interrupt_mask);
455 lockdep_assert_held(&dev_priv->irq_lock);
457 if (drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv)))
460 I915_WRITE(SDEIMR, sdeimr);
461 POSTING_READ(SDEIMR);
464 u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
467 u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
468 u32 enable_mask = status_mask << 16;
470 lockdep_assert_held(&dev_priv->irq_lock);
472 if (INTEL_GEN(dev_priv) < 5)
476 * On pipe A we don't support the PSR interrupt yet,
477 * on pipe B and C the same bit MBZ.
479 if (drm_WARN_ON_ONCE(&dev_priv->drm,
480 status_mask & PIPE_A_PSR_STATUS_VLV))
483 * On pipe B and C we don't support the PSR interrupt yet, on pipe
484 * A the same bit is for perf counters which we don't use either.
486 if (drm_WARN_ON_ONCE(&dev_priv->drm,
487 status_mask & PIPE_B_PSR_STATUS_VLV))
490 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
491 SPRITE0_FLIP_DONE_INT_EN_VLV |
492 SPRITE1_FLIP_DONE_INT_EN_VLV);
493 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
494 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
495 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
496 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
499 drm_WARN_ONCE(&dev_priv->drm,
500 enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
501 status_mask & ~PIPESTAT_INT_STATUS_MASK,
502 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
503 pipe_name(pipe), enable_mask, status_mask);
508 void i915_enable_pipestat(struct drm_i915_private *dev_priv,
509 enum pipe pipe, u32 status_mask)
511 i915_reg_t reg = PIPESTAT(pipe);
514 drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
515 "pipe %c: status_mask=0x%x\n",
516 pipe_name(pipe), status_mask);
518 lockdep_assert_held(&dev_priv->irq_lock);
519 drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
521 if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
524 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
525 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
527 I915_WRITE(reg, enable_mask | status_mask);
531 void i915_disable_pipestat(struct drm_i915_private *dev_priv,
532 enum pipe pipe, u32 status_mask)
534 i915_reg_t reg = PIPESTAT(pipe);
537 drm_WARN_ONCE(&dev_priv->drm, status_mask & ~PIPESTAT_INT_STATUS_MASK,
538 "pipe %c: status_mask=0x%x\n",
539 pipe_name(pipe), status_mask);
541 lockdep_assert_held(&dev_priv->irq_lock);
542 drm_WARN_ON(&dev_priv->drm, !intel_irqs_enabled(dev_priv));
544 if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
547 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
548 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
550 I915_WRITE(reg, enable_mask | status_mask);
554 static bool i915_has_asle(struct drm_i915_private *dev_priv)
556 if (!dev_priv->opregion.asle)
559 return IS_PINEVIEW(dev_priv) || IS_MOBILE(dev_priv);
563 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
564 * @dev_priv: i915 device private
566 static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
568 if (!i915_has_asle(dev_priv))
571 spin_lock_irq(&dev_priv->irq_lock);
573 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
574 if (INTEL_GEN(dev_priv) >= 4)
575 i915_enable_pipestat(dev_priv, PIPE_A,
576 PIPE_LEGACY_BLC_EVENT_STATUS);
578 spin_unlock_irq(&dev_priv->irq_lock);
582 * This timing diagram depicts the video signal in and
583 * around the vertical blanking period.
585 * Assumptions about the fictitious mode used in this example:
587 * vsync_start = vblank_start + 1
588 * vsync_end = vblank_start + 2
589 * vtotal = vblank_start + 3
592 * latch double buffered registers
593 * increment frame counter (ctg+)
594 * generate start of vblank interrupt (gen4+)
597 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
598 * | may be shifted forward 1-3 extra lines via PIPECONF
600 * | | start of vsync:
601 * | | generate vsync interrupt
603 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
604 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
605 * ----va---> <-----------------vb--------------------> <--------va-------------
606 * | | <----vs-----> |
607 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
608 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
609 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
611 * last visible pixel first visible pixel
612 * | increment frame counter (gen3/4)
613 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
615 * x = horizontal active
616 * _ = horizontal blanking
617 * hs = horizontal sync
618 * va = vertical active
619 * vb = vertical blanking
621 * vbs = vblank_start (number)
624 * - most events happen at the start of horizontal sync
625 * - frame start happens at the start of horizontal blank, 1-4 lines
626 * (depending on PIPECONF settings) after the start of vblank
627 * - gen3/4 pixel and frame counter are synchronized with the start
628 * of horizontal active on the first line of vertical active
631 /* Called from drm generic code, passed a 'crtc', which
632 * we use as a pipe index
634 u32 i915_get_vblank_counter(struct drm_crtc *crtc)
636 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
637 struct drm_vblank_crtc *vblank = &dev_priv->drm.vblank[drm_crtc_index(crtc)];
638 const struct drm_display_mode *mode = &vblank->hwmode;
639 enum pipe pipe = to_intel_crtc(crtc)->pipe;
640 i915_reg_t high_frame, low_frame;
641 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
642 unsigned long irqflags;
645 * On i965gm TV output the frame counter only works up to
646 * the point when we enable the TV encoder. After that the
647 * frame counter ceases to work and reads zero. We need a
648 * vblank wait before enabling the TV encoder and so we
649 * have to enable vblank interrupts while the frame counter
650 * is still in a working state. However the core vblank code
651 * does not like us returning non-zero frame counter values
652 * when we've told it that we don't have a working frame
653 * counter. Thus we must stop non-zero values leaking out.
655 if (!vblank->max_vblank_count)
658 htotal = mode->crtc_htotal;
659 hsync_start = mode->crtc_hsync_start;
660 vbl_start = mode->crtc_vblank_start;
661 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
662 vbl_start = DIV_ROUND_UP(vbl_start, 2);
664 /* Convert to pixel count */
667 /* Start of vblank event occurs at start of hsync */
668 vbl_start -= htotal - hsync_start;
670 high_frame = PIPEFRAME(pipe);
671 low_frame = PIPEFRAMEPIXEL(pipe);
673 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
676 * High & low register fields aren't synchronized, so make sure
677 * we get a low value that's stable across two reads of the high
681 high1 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
682 low = intel_de_read_fw(dev_priv, low_frame);
683 high2 = intel_de_read_fw(dev_priv, high_frame) & PIPE_FRAME_HIGH_MASK;
684 } while (high1 != high2);
686 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
688 high1 >>= PIPE_FRAME_HIGH_SHIFT;
689 pixel = low & PIPE_PIXEL_MASK;
690 low >>= PIPE_FRAME_LOW_SHIFT;
693 * The frame counter increments at beginning of active.
694 * Cook up a vblank counter by also checking the pixel
695 * counter against vblank start.
697 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
700 u32 g4x_get_vblank_counter(struct drm_crtc *crtc)
702 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
703 enum pipe pipe = to_intel_crtc(crtc)->pipe;
705 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
709 * On certain encoders on certain platforms, pipe
710 * scanline register will not work to get the scanline,
711 * since the timings are driven from the PORT or issues
712 * with scanline register updates.
713 * This function will use Framestamp and current
714 * timestamp registers to calculate the scanline.
716 static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
718 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
719 struct drm_vblank_crtc *vblank =
720 &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
721 const struct drm_display_mode *mode = &vblank->hwmode;
722 u32 vblank_start = mode->crtc_vblank_start;
723 u32 vtotal = mode->crtc_vtotal;
724 u32 htotal = mode->crtc_htotal;
725 u32 clock = mode->crtc_clock;
726 u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
729 * To avoid the race condition where we might cross into the
730 * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
731 * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
732 * during the same frame.
736 * This field provides read back of the display
737 * pipe frame time stamp. The time stamp value
738 * is sampled at every start of vertical blank.
740 scan_prev_time = intel_de_read_fw(dev_priv,
741 PIPE_FRMTMSTMP(crtc->pipe));
744 * The TIMESTAMP_CTR register has the current
747 scan_curr_time = intel_de_read_fw(dev_priv, IVB_TIMESTAMP_CTR);
749 scan_post_time = intel_de_read_fw(dev_priv,
750 PIPE_FRMTMSTMP(crtc->pipe));
751 } while (scan_post_time != scan_prev_time);
753 scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
754 clock), 1000 * htotal);
755 scanline = min(scanline, vtotal - 1);
756 scanline = (scanline + vblank_start) % vtotal;
762 * intel_de_read_fw(), only for fast reads of display block, no need for
765 static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
767 struct drm_device *dev = crtc->base.dev;
768 struct drm_i915_private *dev_priv = to_i915(dev);
769 const struct drm_display_mode *mode;
770 struct drm_vblank_crtc *vblank;
771 enum pipe pipe = crtc->pipe;
772 int position, vtotal;
777 vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
778 mode = &vblank->hwmode;
780 if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
781 return __intel_get_crtc_scanline_from_timestamp(crtc);
783 vtotal = mode->crtc_vtotal;
784 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
787 if (IS_GEN(dev_priv, 2))
788 position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
790 position = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
793 * On HSW, the DSL reg (0x70000) appears to return 0 if we
794 * read it just before the start of vblank. So try it again
795 * so we don't accidentally end up spanning a vblank frame
796 * increment, causing the pipe_update_end() code to squak at us.
798 * The nature of this problem means we can't simply check the ISR
799 * bit and return the vblank start value; nor can we use the scanline
800 * debug register in the transcoder as it appears to have the same
801 * problem. We may need to extend this to include other platforms,
802 * but so far testing only shows the problem on HSW.
804 if (HAS_DDI(dev_priv) && !position) {
807 for (i = 0; i < 100; i++) {
809 temp = intel_de_read_fw(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
810 if (temp != position) {
818 * See update_scanline_offset() for the details on the
819 * scanline_offset adjustment.
821 return (position + crtc->scanline_offset) % vtotal;
824 static bool i915_get_crtc_scanoutpos(struct drm_crtc *_crtc,
826 int *vpos, int *hpos,
827 ktime_t *stime, ktime_t *etime,
828 const struct drm_display_mode *mode)
830 struct drm_device *dev = _crtc->dev;
831 struct drm_i915_private *dev_priv = to_i915(dev);
832 struct intel_crtc *crtc = to_intel_crtc(_crtc);
833 enum pipe pipe = crtc->pipe;
835 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
836 unsigned long irqflags;
837 bool use_scanline_counter = INTEL_GEN(dev_priv) >= 5 ||
838 IS_G4X(dev_priv) || IS_GEN(dev_priv, 2) ||
839 mode->private_flags & I915_MODE_FLAG_USE_SCANLINE_COUNTER;
841 if (drm_WARN_ON(&dev_priv->drm, !mode->crtc_clock)) {
842 drm_dbg(&dev_priv->drm,
843 "trying to get scanoutpos for disabled "
844 "pipe %c\n", pipe_name(pipe));
848 htotal = mode->crtc_htotal;
849 hsync_start = mode->crtc_hsync_start;
850 vtotal = mode->crtc_vtotal;
851 vbl_start = mode->crtc_vblank_start;
852 vbl_end = mode->crtc_vblank_end;
854 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
855 vbl_start = DIV_ROUND_UP(vbl_start, 2);
861 * Lock uncore.lock, as we will do multiple timing critical raw
862 * register reads, potentially with preemption disabled, so the
863 * following code must not block on uncore.lock.
865 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
867 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
869 /* Get optional system timestamp before query. */
871 *stime = ktime_get();
873 if (use_scanline_counter) {
874 /* No obvious pixelcount register. Only query vertical
875 * scanout position from Display scan line register.
877 position = __intel_get_crtc_scanline(crtc);
879 /* Have access to pixelcount since start of frame.
880 * We can split this into vertical and horizontal
883 position = (intel_de_read_fw(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
885 /* convert to pixel counts */
891 * In interlaced modes, the pixel counter counts all pixels,
892 * so one field will have htotal more pixels. In order to avoid
893 * the reported position from jumping backwards when the pixel
894 * counter is beyond the length of the shorter field, just
895 * clamp the position the length of the shorter field. This
896 * matches how the scanline counter based position works since
897 * the scanline counter doesn't count the two half lines.
899 if (position >= vtotal)
900 position = vtotal - 1;
903 * Start of vblank interrupt is triggered at start of hsync,
904 * just prior to the first active line of vblank. However we
905 * consider lines to start at the leading edge of horizontal
906 * active. So, should we get here before we've crossed into
907 * the horizontal active of the first line in vblank, we would
908 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
909 * always add htotal-hsync_start to the current pixel position.
911 position = (position + htotal - hsync_start) % vtotal;
914 /* Get optional system timestamp after query. */
916 *etime = ktime_get();
918 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
920 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
923 * While in vblank, position will be negative
924 * counting up towards 0 at vbl_end. And outside
925 * vblank, position will be positive counting
928 if (position >= vbl_start)
931 position += vtotal - vbl_end;
933 if (use_scanline_counter) {
937 *vpos = position / htotal;
938 *hpos = position - (*vpos * htotal);
944 bool intel_crtc_get_vblank_timestamp(struct drm_crtc *crtc, int *max_error,
945 ktime_t *vblank_time, bool in_vblank_irq)
947 return drm_crtc_vblank_helper_get_vblank_timestamp_internal(
948 crtc, max_error, vblank_time, in_vblank_irq,
949 i915_get_crtc_scanoutpos);
952 int intel_get_crtc_scanline(struct intel_crtc *crtc)
954 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
955 unsigned long irqflags;
958 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
959 position = __intel_get_crtc_scanline(crtc);
960 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
966 * ivb_parity_work - Workqueue called when a parity error interrupt
968 * @work: workqueue struct
970 * Doesn't actually do anything except notify userspace. As a consequence of
971 * this event, userspace should try to remap the bad rows since statistically
972 * it is likely the same row is more likely to go bad again.
974 static void ivb_parity_work(struct work_struct *work)
976 struct drm_i915_private *dev_priv =
977 container_of(work, typeof(*dev_priv), l3_parity.error_work);
978 struct intel_gt *gt = &dev_priv->gt;
979 u32 error_status, row, bank, subbank;
980 char *parity_event[6];
984 /* We must turn off DOP level clock gating to access the L3 registers.
985 * In order to prevent a get/put style interface, acquire struct mutex
986 * any time we access those registers.
988 mutex_lock(&dev_priv->drm.struct_mutex);
990 /* If we've screwed up tracking, just let the interrupt fire again */
991 if (drm_WARN_ON(&dev_priv->drm, !dev_priv->l3_parity.which_slice))
994 misccpctl = I915_READ(GEN7_MISCCPCTL);
995 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
996 POSTING_READ(GEN7_MISCCPCTL);
998 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1002 if (drm_WARN_ON_ONCE(&dev_priv->drm,
1003 slice >= NUM_L3_SLICES(dev_priv)))
1006 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1008 reg = GEN7_L3CDERRST1(slice);
1010 error_status = I915_READ(reg);
1011 row = GEN7_PARITY_ERROR_ROW(error_status);
1012 bank = GEN7_PARITY_ERROR_BANK(error_status);
1013 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1015 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1018 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1019 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1020 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1021 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1022 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1023 parity_event[5] = NULL;
1025 kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
1026 KOBJ_CHANGE, parity_event);
1028 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1029 slice, row, bank, subbank);
1031 kfree(parity_event[4]);
1032 kfree(parity_event[3]);
1033 kfree(parity_event[2]);
1034 kfree(parity_event[1]);
1037 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1040 drm_WARN_ON(&dev_priv->drm, dev_priv->l3_parity.which_slice);
1041 spin_lock_irq(>->irq_lock);
1042 gen5_gt_enable_irq(gt, GT_PARITY_ERROR(dev_priv));
1043 spin_unlock_irq(>->irq_lock);
1045 mutex_unlock(&dev_priv->drm.struct_mutex);
1048 static bool gen11_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1052 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1054 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1056 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1058 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1064 static bool gen12_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1068 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
1070 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
1072 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
1074 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
1076 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC5);
1078 return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC6);
1084 static bool bxt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1088 return val & PORTA_HOTPLUG_LONG_DETECT;
1090 return val & PORTB_HOTPLUG_LONG_DETECT;
1092 return val & PORTC_HOTPLUG_LONG_DETECT;
1098 static bool icp_ddi_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1102 return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_A);
1104 return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_B);
1106 return val & SHOTPLUG_CTL_DDI_HPD_LONG_DETECT(PORT_C);
1112 static bool icp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1116 return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1118 return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1120 return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1122 return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
1128 static bool tgp_tc_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1132 return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
1134 return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
1136 return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
1138 return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
1140 return val & ICP_TC_HPD_LONG_DETECT(PORT_TC5);
1142 return val & ICP_TC_HPD_LONG_DETECT(PORT_TC6);
1148 static bool spt_port_hotplug2_long_detect(enum hpd_pin pin, u32 val)
1152 return val & PORTE_HOTPLUG_LONG_DETECT;
1158 static bool spt_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1162 return val & PORTA_HOTPLUG_LONG_DETECT;
1164 return val & PORTB_HOTPLUG_LONG_DETECT;
1166 return val & PORTC_HOTPLUG_LONG_DETECT;
1168 return val & PORTD_HOTPLUG_LONG_DETECT;
1174 static bool ilk_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1178 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1184 static bool pch_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1188 return val & PORTB_HOTPLUG_LONG_DETECT;
1190 return val & PORTC_HOTPLUG_LONG_DETECT;
1192 return val & PORTD_HOTPLUG_LONG_DETECT;
1198 static bool i9xx_port_hotplug_long_detect(enum hpd_pin pin, u32 val)
1202 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
1204 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
1206 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1213 * Get a bit mask of pins that have triggered, and which ones may be long.
1214 * This can be called multiple times with the same masks to accumulate
1215 * hotplug detection results from several registers.
1217 * Note that the caller is expected to zero out the masks initially.
1219 static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
1220 u32 *pin_mask, u32 *long_mask,
1221 u32 hotplug_trigger, u32 dig_hotplug_reg,
1222 const u32 hpd[HPD_NUM_PINS],
1223 bool long_pulse_detect(enum hpd_pin pin, u32 val))
1227 BUILD_BUG_ON(BITS_PER_TYPE(*pin_mask) < HPD_NUM_PINS);
1229 for_each_hpd_pin(pin) {
1230 if ((hpd[pin] & hotplug_trigger) == 0)
1233 *pin_mask |= BIT(pin);
1235 if (long_pulse_detect(pin, dig_hotplug_reg))
1236 *long_mask |= BIT(pin);
1239 drm_dbg(&dev_priv->drm,
1240 "hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x, long 0x%08x\n",
1241 hotplug_trigger, dig_hotplug_reg, *pin_mask, *long_mask);
1245 static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
1247 wake_up_all(&dev_priv->gmbus_wait_queue);
1250 static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
1252 wake_up_all(&dev_priv->gmbus_wait_queue);
1255 #if defined(CONFIG_DEBUG_FS)
1256 static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1262 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
1263 struct intel_pipe_crc *pipe_crc = &crtc->pipe_crc;
1264 u32 crcs[5] = { crc0, crc1, crc2, crc3, crc4 };
1266 trace_intel_pipe_crc(crtc, crcs);
1268 spin_lock(&pipe_crc->lock);
1270 * For some not yet identified reason, the first CRC is
1271 * bonkers. So let's just wait for the next vblank and read
1272 * out the buggy result.
1274 * On GEN8+ sometimes the second CRC is bonkers as well, so
1275 * don't trust that one either.
1277 if (pipe_crc->skipped <= 0 ||
1278 (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
1279 pipe_crc->skipped++;
1280 spin_unlock(&pipe_crc->lock);
1283 spin_unlock(&pipe_crc->lock);
1285 drm_crtc_add_crc_entry(&crtc->base, true,
1286 drm_crtc_accurate_vblank_count(&crtc->base),
1291 display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1299 static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1302 display_pipe_crc_irq_handler(dev_priv, pipe,
1303 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1307 static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1310 display_pipe_crc_irq_handler(dev_priv, pipe,
1311 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1312 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1313 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1314 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1315 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
1318 static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
1323 if (INTEL_GEN(dev_priv) >= 3)
1324 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1328 if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
1329 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1333 display_pipe_crc_irq_handler(dev_priv, pipe,
1334 I915_READ(PIPE_CRC_RES_RED(pipe)),
1335 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1336 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1340 static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
1344 for_each_pipe(dev_priv, pipe) {
1345 I915_WRITE(PIPESTAT(pipe),
1346 PIPESTAT_INT_STATUS_MASK |
1347 PIPE_FIFO_UNDERRUN_STATUS);
1349 dev_priv->pipestat_irq_mask[pipe] = 0;
1353 static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
1354 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1358 spin_lock(&dev_priv->irq_lock);
1360 if (!dev_priv->display_irqs_enabled) {
1361 spin_unlock(&dev_priv->irq_lock);
1365 for_each_pipe(dev_priv, pipe) {
1367 u32 status_mask, enable_mask, iir_bit = 0;
1370 * PIPESTAT bits get signalled even when the interrupt is
1371 * disabled with the mask bits, and some of the status bits do
1372 * not generate interrupts at all (like the underrun bit). Hence
1373 * we need to be careful that we only handle what we want to
1377 /* fifo underruns are filterered in the underrun handler. */
1378 status_mask = PIPE_FIFO_UNDERRUN_STATUS;
1383 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1386 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1389 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1393 status_mask |= dev_priv->pipestat_irq_mask[pipe];
1398 reg = PIPESTAT(pipe);
1399 pipe_stats[pipe] = I915_READ(reg) & status_mask;
1400 enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
1403 * Clear the PIPE*STAT regs before the IIR
1405 * Toggle the enable bits to make sure we get an
1406 * edge in the ISR pipe event bit if we don't clear
1407 * all the enabled status bits. Otherwise the edge
1408 * triggered IIR on i965/g4x wouldn't notice that
1409 * an interrupt is still pending.
1411 if (pipe_stats[pipe]) {
1412 I915_WRITE(reg, pipe_stats[pipe]);
1413 I915_WRITE(reg, enable_mask);
1416 spin_unlock(&dev_priv->irq_lock);
1419 static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1420 u16 iir, u32 pipe_stats[I915_MAX_PIPES])
1424 for_each_pipe(dev_priv, pipe) {
1425 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1426 intel_handle_vblank(dev_priv, pipe);
1428 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1429 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1431 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1432 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1436 static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1437 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1439 bool blc_event = false;
1442 for_each_pipe(dev_priv, pipe) {
1443 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
1444 intel_handle_vblank(dev_priv, pipe);
1446 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1449 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1450 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1452 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1453 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1456 if (blc_event || (iir & I915_ASLE_INTERRUPT))
1457 intel_opregion_asle_intr(dev_priv);
1460 static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1461 u32 iir, u32 pipe_stats[I915_MAX_PIPES])
1463 bool blc_event = false;
1466 for_each_pipe(dev_priv, pipe) {
1467 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1468 intel_handle_vblank(dev_priv, pipe);
1470 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
1473 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1474 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1476 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1477 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1480 if (blc_event || (iir & I915_ASLE_INTERRUPT))
1481 intel_opregion_asle_intr(dev_priv);
1483 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1484 gmbus_irq_handler(dev_priv);
1487 static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
1488 u32 pipe_stats[I915_MAX_PIPES])
1492 for_each_pipe(dev_priv, pipe) {
1493 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1494 intel_handle_vblank(dev_priv, pipe);
1496 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1497 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
1499 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1500 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1503 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1504 gmbus_irq_handler(dev_priv);
1507 static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
1509 u32 hotplug_status = 0, hotplug_status_mask;
1512 if (IS_G4X(dev_priv) ||
1513 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1514 hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
1515 DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
1517 hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
1520 * We absolutely have to clear all the pending interrupt
1521 * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
1522 * interrupt bit won't have an edge, and the i965/g4x
1523 * edge triggered IIR will not notice that an interrupt
1524 * is still pending. We can't use PORT_HOTPLUG_EN to
1525 * guarantee the edge as the act of toggling the enable
1526 * bits can itself generate a new hotplug interrupt :(
1528 for (i = 0; i < 10; i++) {
1529 u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
1532 return hotplug_status;
1534 hotplug_status |= tmp;
1535 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1538 drm_WARN_ONCE(&dev_priv->drm, 1,
1539 "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
1540 I915_READ(PORT_HOTPLUG_STAT));
1542 return hotplug_status;
1545 static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1548 u32 pin_mask = 0, long_mask = 0;
1549 u32 hotplug_trigger;
1551 if (IS_G4X(dev_priv) ||
1552 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1553 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
1555 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
1557 if (hotplug_trigger) {
1558 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1559 hotplug_trigger, hotplug_trigger,
1560 dev_priv->hotplug.hpd,
1561 i9xx_port_hotplug_long_detect);
1563 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1566 if ((IS_G4X(dev_priv) ||
1567 IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
1568 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1569 dp_aux_irq_handler(dev_priv);
1572 static irqreturn_t valleyview_irq_handler(int irq, void *arg)
1574 struct drm_i915_private *dev_priv = arg;
1575 irqreturn_t ret = IRQ_NONE;
1577 if (!intel_irqs_enabled(dev_priv))
1580 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1581 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1584 u32 iir, gt_iir, pm_iir;
1585 u32 pipe_stats[I915_MAX_PIPES] = {};
1586 u32 hotplug_status = 0;
1589 gt_iir = I915_READ(GTIIR);
1590 pm_iir = I915_READ(GEN6_PMIIR);
1591 iir = I915_READ(VLV_IIR);
1593 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1599 * Theory on interrupt generation, based on empirical evidence:
1601 * x = ((VLV_IIR & VLV_IER) ||
1602 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1603 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1605 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1606 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1607 * guarantee the CPU interrupt will be raised again even if we
1608 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1609 * bits this time around.
1611 I915_WRITE(VLV_MASTER_IER, 0);
1612 ier = I915_READ(VLV_IER);
1613 I915_WRITE(VLV_IER, 0);
1616 I915_WRITE(GTIIR, gt_iir);
1618 I915_WRITE(GEN6_PMIIR, pm_iir);
1620 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1621 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1623 /* Call regardless, as some status bits might not be
1624 * signalled in iir */
1625 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1627 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1628 I915_LPE_PIPE_B_INTERRUPT))
1629 intel_lpe_audio_irq_handler(dev_priv);
1632 * VLV_IIR is single buffered, and reflects the level
1633 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1636 I915_WRITE(VLV_IIR, iir);
1638 I915_WRITE(VLV_IER, ier);
1639 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1642 gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
1644 gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
1647 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1649 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1652 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1657 static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1659 struct drm_i915_private *dev_priv = arg;
1660 irqreturn_t ret = IRQ_NONE;
1662 if (!intel_irqs_enabled(dev_priv))
1665 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1666 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1669 u32 master_ctl, iir;
1670 u32 pipe_stats[I915_MAX_PIPES] = {};
1671 u32 hotplug_status = 0;
1674 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1675 iir = I915_READ(VLV_IIR);
1677 if (master_ctl == 0 && iir == 0)
1683 * Theory on interrupt generation, based on empirical evidence:
1685 * x = ((VLV_IIR & VLV_IER) ||
1686 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1687 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1689 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1690 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1691 * guarantee the CPU interrupt will be raised again even if we
1692 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1693 * bits this time around.
1695 I915_WRITE(GEN8_MASTER_IRQ, 0);
1696 ier = I915_READ(VLV_IER);
1697 I915_WRITE(VLV_IER, 0);
1699 gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
1701 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1702 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
1704 /* Call regardless, as some status bits might not be
1705 * signalled in iir */
1706 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
1708 if (iir & (I915_LPE_PIPE_A_INTERRUPT |
1709 I915_LPE_PIPE_B_INTERRUPT |
1710 I915_LPE_PIPE_C_INTERRUPT))
1711 intel_lpe_audio_irq_handler(dev_priv);
1714 * VLV_IIR is single buffered, and reflects the level
1715 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1718 I915_WRITE(VLV_IIR, iir);
1720 I915_WRITE(VLV_IER, ier);
1721 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
1724 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
1726 valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
1729 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
1734 static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
1735 u32 hotplug_trigger)
1737 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1740 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1741 * unless we touch the hotplug register, even if hotplug_trigger is
1742 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1745 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1746 if (!hotplug_trigger) {
1747 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1748 PORTD_HOTPLUG_STATUS_MASK |
1749 PORTC_HOTPLUG_STATUS_MASK |
1750 PORTB_HOTPLUG_STATUS_MASK;
1751 dig_hotplug_reg &= ~mask;
1754 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1755 if (!hotplug_trigger)
1758 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1759 hotplug_trigger, dig_hotplug_reg,
1760 dev_priv->hotplug.pch_hpd,
1761 pch_port_hotplug_long_detect);
1763 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1766 static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1769 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
1771 ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
1773 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1774 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1775 SDE_AUDIO_POWER_SHIFT);
1776 drm_dbg(&dev_priv->drm, "PCH audio power change on port %d\n",
1780 if (pch_iir & SDE_AUX_MASK)
1781 dp_aux_irq_handler(dev_priv);
1783 if (pch_iir & SDE_GMBUS)
1784 gmbus_irq_handler(dev_priv);
1786 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1787 drm_dbg(&dev_priv->drm, "PCH HDCP audio interrupt\n");
1789 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1790 drm_dbg(&dev_priv->drm, "PCH transcoder audio interrupt\n");
1792 if (pch_iir & SDE_POISON)
1793 drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1795 if (pch_iir & SDE_FDI_MASK) {
1796 for_each_pipe(dev_priv, pipe)
1797 drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n",
1799 I915_READ(FDI_RX_IIR(pipe)));
1802 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1803 drm_dbg(&dev_priv->drm, "PCH transcoder CRC done interrupt\n");
1805 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1806 drm_dbg(&dev_priv->drm,
1807 "PCH transcoder CRC error interrupt\n");
1809 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1810 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
1812 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1813 intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
1816 static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
1818 u32 err_int = I915_READ(GEN7_ERR_INT);
1821 if (err_int & ERR_INT_POISON)
1822 drm_err(&dev_priv->drm, "Poison interrupt\n");
1824 for_each_pipe(dev_priv, pipe) {
1825 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1826 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
1828 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1829 if (IS_IVYBRIDGE(dev_priv))
1830 ivb_pipe_crc_irq_handler(dev_priv, pipe);
1832 hsw_pipe_crc_irq_handler(dev_priv, pipe);
1836 I915_WRITE(GEN7_ERR_INT, err_int);
1839 static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
1841 u32 serr_int = I915_READ(SERR_INT);
1844 if (serr_int & SERR_INT_POISON)
1845 drm_err(&dev_priv->drm, "PCH poison interrupt\n");
1847 for_each_pipe(dev_priv, pipe)
1848 if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
1849 intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
1851 I915_WRITE(SERR_INT, serr_int);
1854 static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1857 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
1859 ibx_hpd_irq_handler(dev_priv, hotplug_trigger);
1861 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1862 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1863 SDE_AUDIO_POWER_SHIFT_CPT);
1864 drm_dbg(&dev_priv->drm, "PCH audio power change on port %c\n",
1868 if (pch_iir & SDE_AUX_MASK_CPT)
1869 dp_aux_irq_handler(dev_priv);
1871 if (pch_iir & SDE_GMBUS_CPT)
1872 gmbus_irq_handler(dev_priv);
1874 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1875 drm_dbg(&dev_priv->drm, "Audio CP request interrupt\n");
1877 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1878 drm_dbg(&dev_priv->drm, "Audio CP change interrupt\n");
1880 if (pch_iir & SDE_FDI_MASK_CPT) {
1881 for_each_pipe(dev_priv, pipe)
1882 drm_dbg(&dev_priv->drm, " pipe %c FDI IIR: 0x%08x\n",
1884 I915_READ(FDI_RX_IIR(pipe)));
1887 if (pch_iir & SDE_ERROR_CPT)
1888 cpt_serr_int_handler(dev_priv);
1891 static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1893 u32 ddi_hotplug_trigger, tc_hotplug_trigger;
1894 u32 pin_mask = 0, long_mask = 0;
1895 bool (*tc_port_hotplug_long_detect)(enum hpd_pin pin, u32 val);
1897 if (HAS_PCH_TGP(dev_priv)) {
1898 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
1899 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_TGP;
1900 tc_port_hotplug_long_detect = tgp_tc_port_hotplug_long_detect;
1901 } else if (HAS_PCH_JSP(dev_priv)) {
1902 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_TGP;
1903 tc_hotplug_trigger = 0;
1904 } else if (HAS_PCH_MCC(dev_priv)) {
1905 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
1906 tc_hotplug_trigger = pch_iir & SDE_TC_HOTPLUG_ICP(PORT_TC1);
1907 tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect;
1909 drm_WARN(&dev_priv->drm, !HAS_PCH_ICP(dev_priv),
1910 "Unrecognized PCH type 0x%x\n",
1911 INTEL_PCH_TYPE(dev_priv));
1913 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
1914 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
1915 tc_port_hotplug_long_detect = icp_tc_port_hotplug_long_detect;
1918 if (ddi_hotplug_trigger) {
1919 u32 dig_hotplug_reg;
1921 dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
1922 I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
1924 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1925 ddi_hotplug_trigger, dig_hotplug_reg,
1926 dev_priv->hotplug.pch_hpd,
1927 icp_ddi_port_hotplug_long_detect);
1930 if (tc_hotplug_trigger) {
1931 u32 dig_hotplug_reg;
1933 dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
1934 I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
1936 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1937 tc_hotplug_trigger, dig_hotplug_reg,
1938 dev_priv->hotplug.pch_hpd,
1939 tc_port_hotplug_long_detect);
1943 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1945 if (pch_iir & SDE_GMBUS_ICP)
1946 gmbus_irq_handler(dev_priv);
1949 static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
1951 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
1952 ~SDE_PORTE_HOTPLUG_SPT;
1953 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
1954 u32 pin_mask = 0, long_mask = 0;
1956 if (hotplug_trigger) {
1957 u32 dig_hotplug_reg;
1959 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1960 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
1962 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1963 hotplug_trigger, dig_hotplug_reg,
1964 dev_priv->hotplug.pch_hpd,
1965 spt_port_hotplug_long_detect);
1968 if (hotplug2_trigger) {
1969 u32 dig_hotplug_reg;
1971 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
1972 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
1974 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1975 hotplug2_trigger, dig_hotplug_reg,
1976 dev_priv->hotplug.pch_hpd,
1977 spt_port_hotplug2_long_detect);
1981 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
1983 if (pch_iir & SDE_GMBUS_CPT)
1984 gmbus_irq_handler(dev_priv);
1987 static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
1988 u32 hotplug_trigger)
1990 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1992 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
1993 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
1995 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
1996 hotplug_trigger, dig_hotplug_reg,
1997 dev_priv->hotplug.hpd,
1998 ilk_port_hotplug_long_detect);
2000 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2003 static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
2007 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2009 if (hotplug_trigger)
2010 ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2012 if (de_iir & DE_AUX_CHANNEL_A)
2013 dp_aux_irq_handler(dev_priv);
2015 if (de_iir & DE_GSE)
2016 intel_opregion_asle_intr(dev_priv);
2018 if (de_iir & DE_POISON)
2019 drm_err(&dev_priv->drm, "Poison interrupt\n");
2021 for_each_pipe(dev_priv, pipe) {
2022 if (de_iir & DE_PIPE_VBLANK(pipe))
2023 intel_handle_vblank(dev_priv, pipe);
2025 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
2026 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2028 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2029 i9xx_pipe_crc_irq_handler(dev_priv, pipe);
2032 /* check event from PCH */
2033 if (de_iir & DE_PCH_EVENT) {
2034 u32 pch_iir = I915_READ(SDEIIR);
2036 if (HAS_PCH_CPT(dev_priv))
2037 cpt_irq_handler(dev_priv, pch_iir);
2039 ibx_irq_handler(dev_priv, pch_iir);
2041 /* should clear PCH hotplug event before clear CPU irq */
2042 I915_WRITE(SDEIIR, pch_iir);
2045 if (IS_GEN(dev_priv, 5) && de_iir & DE_PCU_EVENT)
2046 gen5_rps_irq_handler(&dev_priv->gt.rps);
2049 static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
2053 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2055 if (hotplug_trigger)
2056 ilk_hpd_irq_handler(dev_priv, hotplug_trigger);
2058 if (de_iir & DE_ERR_INT_IVB)
2059 ivb_err_int_handler(dev_priv);
2061 if (de_iir & DE_EDP_PSR_INT_HSW) {
2062 u32 psr_iir = I915_READ(EDP_PSR_IIR);
2064 intel_psr_irq_handler(dev_priv, psr_iir);
2065 I915_WRITE(EDP_PSR_IIR, psr_iir);
2068 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2069 dp_aux_irq_handler(dev_priv);
2071 if (de_iir & DE_GSE_IVB)
2072 intel_opregion_asle_intr(dev_priv);
2074 for_each_pipe(dev_priv, pipe) {
2075 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
2076 intel_handle_vblank(dev_priv, pipe);
2079 /* check event from PCH */
2080 if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
2081 u32 pch_iir = I915_READ(SDEIIR);
2083 cpt_irq_handler(dev_priv, pch_iir);
2085 /* clear PCH hotplug event before clear CPU irq */
2086 I915_WRITE(SDEIIR, pch_iir);
2091 * To handle irqs with the minimum potential races with fresh interrupts, we:
2092 * 1 - Disable Master Interrupt Control.
2093 * 2 - Find the source(s) of the interrupt.
2094 * 3 - Clear the Interrupt Identity bits (IIR).
2095 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2096 * 5 - Re-enable Master Interrupt Control.
2098 static irqreturn_t ilk_irq_handler(int irq, void *arg)
2100 struct drm_i915_private *dev_priv = arg;
2101 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
2102 irqreturn_t ret = IRQ_NONE;
2104 if (!intel_irqs_enabled(dev_priv))
2107 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2108 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2110 /* disable master interrupt before clearing iir */
2111 de_ier = I915_READ(DEIER);
2112 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
2114 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2115 * interrupts will will be stored on its back queue, and then we'll be
2116 * able to process them after we restore SDEIER (as soon as we restore
2117 * it, we'll get an interrupt if SDEIIR still has something to process
2118 * due to its back queue). */
2119 if (!HAS_PCH_NOP(dev_priv)) {
2120 sde_ier = I915_READ(SDEIER);
2121 I915_WRITE(SDEIER, 0);
2124 /* Find, clear, then process each source of interrupt */
2126 gt_iir = I915_READ(GTIIR);
2128 I915_WRITE(GTIIR, gt_iir);
2130 if (INTEL_GEN(dev_priv) >= 6)
2131 gen6_gt_irq_handler(&dev_priv->gt, gt_iir);
2133 gen5_gt_irq_handler(&dev_priv->gt, gt_iir);
2136 de_iir = I915_READ(DEIIR);
2138 I915_WRITE(DEIIR, de_iir);
2140 if (INTEL_GEN(dev_priv) >= 7)
2141 ivb_display_irq_handler(dev_priv, de_iir);
2143 ilk_display_irq_handler(dev_priv, de_iir);
2146 if (INTEL_GEN(dev_priv) >= 6) {
2147 u32 pm_iir = I915_READ(GEN6_PMIIR);
2149 I915_WRITE(GEN6_PMIIR, pm_iir);
2151 gen6_rps_irq_handler(&dev_priv->gt.rps, pm_iir);
2155 I915_WRITE(DEIER, de_ier);
2156 if (!HAS_PCH_NOP(dev_priv))
2157 I915_WRITE(SDEIER, sde_ier);
2159 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2160 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2165 static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
2166 u32 hotplug_trigger)
2168 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2170 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2171 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2173 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2174 hotplug_trigger, dig_hotplug_reg,
2175 dev_priv->hotplug.hpd,
2176 bxt_port_hotplug_long_detect);
2178 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2181 static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2183 u32 pin_mask = 0, long_mask = 0;
2184 u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
2185 u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
2186 long_pulse_detect_func long_pulse_detect;
2188 if (INTEL_GEN(dev_priv) >= 12)
2189 long_pulse_detect = gen12_port_hotplug_long_detect;
2191 long_pulse_detect = gen11_port_hotplug_long_detect;
2194 u32 dig_hotplug_reg;
2196 dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
2197 I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
2199 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2200 trigger_tc, dig_hotplug_reg,
2201 dev_priv->hotplug.hpd,
2206 u32 dig_hotplug_reg;
2208 dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
2209 I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
2211 intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
2212 trigger_tbt, dig_hotplug_reg,
2213 dev_priv->hotplug.hpd,
2218 intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
2220 drm_err(&dev_priv->drm,
2221 "Unexpected DE HPD interrupt 0x%08x\n", iir);
2224 static u32 gen8_de_port_aux_mask(struct drm_i915_private *dev_priv)
2228 if (INTEL_GEN(dev_priv) >= 12)
2229 return TGL_DE_PORT_AUX_DDIA |
2230 TGL_DE_PORT_AUX_DDIB |
2231 TGL_DE_PORT_AUX_DDIC |
2232 TGL_DE_PORT_AUX_USBC1 |
2233 TGL_DE_PORT_AUX_USBC2 |
2234 TGL_DE_PORT_AUX_USBC3 |
2235 TGL_DE_PORT_AUX_USBC4 |
2236 TGL_DE_PORT_AUX_USBC5 |
2237 TGL_DE_PORT_AUX_USBC6;
2240 mask = GEN8_AUX_CHANNEL_A;
2241 if (INTEL_GEN(dev_priv) >= 9)
2242 mask |= GEN9_AUX_CHANNEL_B |
2243 GEN9_AUX_CHANNEL_C |
2246 if (IS_CNL_WITH_PORT_F(dev_priv) || IS_GEN(dev_priv, 11))
2247 mask |= CNL_AUX_CHANNEL_F;
2249 if (IS_GEN(dev_priv, 11))
2250 mask |= ICL_AUX_CHANNEL_E;
2255 static u32 gen8_de_pipe_fault_mask(struct drm_i915_private *dev_priv)
2257 if (INTEL_GEN(dev_priv) >= 11)
2258 return GEN11_DE_PIPE_IRQ_FAULT_ERRORS;
2259 else if (INTEL_GEN(dev_priv) >= 9)
2260 return GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2262 return GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2266 gen8_de_misc_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
2270 if (iir & GEN8_DE_MISC_GSE) {
2271 intel_opregion_asle_intr(dev_priv);
2275 if (iir & GEN8_DE_EDP_PSR) {
2279 if (INTEL_GEN(dev_priv) >= 12)
2280 iir_reg = TRANS_PSR_IIR(dev_priv->psr.transcoder);
2282 iir_reg = EDP_PSR_IIR;
2284 psr_iir = I915_READ(iir_reg);
2285 I915_WRITE(iir_reg, psr_iir);
2290 intel_psr_irq_handler(dev_priv, psr_iir);
2294 drm_err(&dev_priv->drm, "Unexpected DE Misc interrupt\n");
2298 gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
2300 irqreturn_t ret = IRQ_NONE;
2304 if (master_ctl & GEN8_DE_MISC_IRQ) {
2305 iir = I915_READ(GEN8_DE_MISC_IIR);
2307 I915_WRITE(GEN8_DE_MISC_IIR, iir);
2309 gen8_de_misc_irq_handler(dev_priv, iir);
2311 drm_err(&dev_priv->drm,
2312 "The master control interrupt lied (DE MISC)!\n");
2316 if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
2317 iir = I915_READ(GEN11_DE_HPD_IIR);
2319 I915_WRITE(GEN11_DE_HPD_IIR, iir);
2321 gen11_hpd_irq_handler(dev_priv, iir);
2323 drm_err(&dev_priv->drm,
2324 "The master control interrupt lied, (DE HPD)!\n");
2328 if (master_ctl & GEN8_DE_PORT_IRQ) {
2329 iir = I915_READ(GEN8_DE_PORT_IIR);
2334 I915_WRITE(GEN8_DE_PORT_IIR, iir);
2337 if (iir & gen8_de_port_aux_mask(dev_priv)) {
2338 dp_aux_irq_handler(dev_priv);
2342 if (IS_GEN9_LP(dev_priv)) {
2343 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2345 bxt_hpd_irq_handler(dev_priv, tmp_mask);
2348 } else if (IS_BROADWELL(dev_priv)) {
2349 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2351 ilk_hpd_irq_handler(dev_priv, tmp_mask);
2356 if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
2357 gmbus_irq_handler(dev_priv);
2362 drm_err(&dev_priv->drm,
2363 "Unexpected DE Port interrupt\n");
2366 drm_err(&dev_priv->drm,
2367 "The master control interrupt lied (DE PORT)!\n");
2370 for_each_pipe(dev_priv, pipe) {
2373 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2376 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2378 drm_err(&dev_priv->drm,
2379 "The master control interrupt lied (DE PIPE)!\n");
2384 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2386 if (iir & GEN8_PIPE_VBLANK)
2387 intel_handle_vblank(dev_priv, pipe);
2389 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2390 hsw_pipe_crc_irq_handler(dev_priv, pipe);
2392 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2393 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2395 fault_errors = iir & gen8_de_pipe_fault_mask(dev_priv);
2397 drm_err(&dev_priv->drm,
2398 "Fault errors on pipe %c: 0x%08x\n",
2403 if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
2404 master_ctl & GEN8_DE_PCH_IRQ) {
2406 * FIXME(BDW): Assume for now that the new interrupt handling
2407 * scheme also closed the SDE interrupt handling race we've seen
2408 * on older pch-split platforms. But this needs testing.
2410 iir = I915_READ(SDEIIR);
2412 I915_WRITE(SDEIIR, iir);
2415 if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2416 icp_irq_handler(dev_priv, iir);
2417 else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
2418 spt_irq_handler(dev_priv, iir);
2420 cpt_irq_handler(dev_priv, iir);
2423 * Like on previous PCH there seems to be something
2424 * fishy going on with forwarding PCH interrupts.
2426 drm_dbg(&dev_priv->drm,
2427 "The master control interrupt lied (SDE)!\n");
2434 static inline u32 gen8_master_intr_disable(void __iomem * const regs)
2436 raw_reg_write(regs, GEN8_MASTER_IRQ, 0);
2439 * Now with master disabled, get a sample of level indications
2440 * for this interrupt. Indications will be cleared on related acks.
2441 * New indications can and will light up during processing,
2442 * and will generate new interrupt after enabling master.
2444 return raw_reg_read(regs, GEN8_MASTER_IRQ);
2447 static inline void gen8_master_intr_enable(void __iomem * const regs)
2449 raw_reg_write(regs, GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2452 static irqreturn_t gen8_irq_handler(int irq, void *arg)
2454 struct drm_i915_private *dev_priv = arg;
2455 void __iomem * const regs = dev_priv->uncore.regs;
2458 if (!intel_irqs_enabled(dev_priv))
2461 master_ctl = gen8_master_intr_disable(regs);
2463 gen8_master_intr_enable(regs);
2467 /* Find, queue (onto bottom-halves), then clear each source */
2468 gen8_gt_irq_handler(&dev_priv->gt, master_ctl);
2470 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2471 if (master_ctl & ~GEN8_GT_IRQS) {
2472 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2473 gen8_de_irq_handler(dev_priv, master_ctl);
2474 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
2477 gen8_master_intr_enable(regs);
2483 gen11_gu_misc_irq_ack(struct intel_gt *gt, const u32 master_ctl)
2485 void __iomem * const regs = gt->uncore->regs;
2488 if (!(master_ctl & GEN11_GU_MISC_IRQ))
2491 iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
2493 raw_reg_write(regs, GEN11_GU_MISC_IIR, iir);
2499 gen11_gu_misc_irq_handler(struct intel_gt *gt, const u32 iir)
2501 if (iir & GEN11_GU_MISC_GSE)
2502 intel_opregion_asle_intr(gt->i915);
2505 static inline u32 gen11_master_intr_disable(void __iomem * const regs)
2507 raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
2510 * Now with master disabled, get a sample of level indications
2511 * for this interrupt. Indications will be cleared on related acks.
2512 * New indications can and will light up during processing,
2513 * and will generate new interrupt after enabling master.
2515 return raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
2518 static inline void gen11_master_intr_enable(void __iomem * const regs)
2520 raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
2524 gen11_display_irq_handler(struct drm_i915_private *i915)
2526 void __iomem * const regs = i915->uncore.regs;
2527 const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
2529 disable_rpm_wakeref_asserts(&i915->runtime_pm);
2531 * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
2532 * for the display related bits.
2534 raw_reg_write(regs, GEN11_DISPLAY_INT_CTL, 0x0);
2535 gen8_de_irq_handler(i915, disp_ctl);
2536 raw_reg_write(regs, GEN11_DISPLAY_INT_CTL,
2537 GEN11_DISPLAY_IRQ_ENABLE);
2539 enable_rpm_wakeref_asserts(&i915->runtime_pm);
2542 static __always_inline irqreturn_t
2543 __gen11_irq_handler(struct drm_i915_private * const i915,
2544 u32 (*intr_disable)(void __iomem * const regs),
2545 void (*intr_enable)(void __iomem * const regs))
2547 void __iomem * const regs = i915->uncore.regs;
2548 struct intel_gt *gt = &i915->gt;
2552 if (!intel_irqs_enabled(i915))
2555 master_ctl = intr_disable(regs);
2561 /* Find, queue (onto bottom-halves), then clear each source */
2562 gen11_gt_irq_handler(gt, master_ctl);
2564 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2565 if (master_ctl & GEN11_DISPLAY_IRQ)
2566 gen11_display_irq_handler(i915);
2568 gu_misc_iir = gen11_gu_misc_irq_ack(gt, master_ctl);
2572 gen11_gu_misc_irq_handler(gt, gu_misc_iir);
2577 static irqreturn_t gen11_irq_handler(int irq, void *arg)
2579 return __gen11_irq_handler(arg,
2580 gen11_master_intr_disable,
2581 gen11_master_intr_enable);
2584 /* Called from drm generic code, passed 'crtc' which
2585 * we use as a pipe index
2587 int i8xx_enable_vblank(struct drm_crtc *crtc)
2589 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2590 enum pipe pipe = to_intel_crtc(crtc)->pipe;
2591 unsigned long irqflags;
2593 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2594 i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2595 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2600 int i915gm_enable_vblank(struct drm_crtc *crtc)
2602 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2605 * Vblank interrupts fail to wake the device up from C2+.
2606 * Disabling render clock gating during C-states avoids
2607 * the problem. There is a small power cost so we do this
2608 * only when vblank interrupts are actually enabled.
2610 if (dev_priv->vblank_enabled++ == 0)
2611 I915_WRITE(SCPD0, _MASKED_BIT_ENABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2613 return i8xx_enable_vblank(crtc);
2616 int i965_enable_vblank(struct drm_crtc *crtc)
2618 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2619 enum pipe pipe = to_intel_crtc(crtc)->pipe;
2620 unsigned long irqflags;
2622 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2623 i915_enable_pipestat(dev_priv, pipe,
2624 PIPE_START_VBLANK_INTERRUPT_STATUS);
2625 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2630 int ilk_enable_vblank(struct drm_crtc *crtc)
2632 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2633 enum pipe pipe = to_intel_crtc(crtc)->pipe;
2634 unsigned long irqflags;
2635 u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2636 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2638 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2639 ilk_enable_display_irq(dev_priv, bit);
2640 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2642 /* Even though there is no DMC, frame counter can get stuck when
2643 * PSR is active as no frames are generated.
2645 if (HAS_PSR(dev_priv))
2646 drm_crtc_vblank_restore(crtc);
2651 int bdw_enable_vblank(struct drm_crtc *crtc)
2653 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2654 enum pipe pipe = to_intel_crtc(crtc)->pipe;
2655 unsigned long irqflags;
2657 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2658 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2659 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2661 /* Even if there is no DMC, frame counter can get stuck when
2662 * PSR is active as no frames are generated, so check only for PSR.
2664 if (HAS_PSR(dev_priv))
2665 drm_crtc_vblank_restore(crtc);
2670 /* Called from drm generic code, passed 'crtc' which
2671 * we use as a pipe index
2673 void i8xx_disable_vblank(struct drm_crtc *crtc)
2675 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2676 enum pipe pipe = to_intel_crtc(crtc)->pipe;
2677 unsigned long irqflags;
2679 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2680 i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
2681 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2684 void i915gm_disable_vblank(struct drm_crtc *crtc)
2686 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2688 i8xx_disable_vblank(crtc);
2690 if (--dev_priv->vblank_enabled == 0)
2691 I915_WRITE(SCPD0, _MASKED_BIT_DISABLE(CSTATE_RENDER_CLOCK_GATE_DISABLE));
2694 void i965_disable_vblank(struct drm_crtc *crtc)
2696 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2697 enum pipe pipe = to_intel_crtc(crtc)->pipe;
2698 unsigned long irqflags;
2700 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2701 i915_disable_pipestat(dev_priv, pipe,
2702 PIPE_START_VBLANK_INTERRUPT_STATUS);
2703 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2706 void ilk_disable_vblank(struct drm_crtc *crtc)
2708 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2709 enum pipe pipe = to_intel_crtc(crtc)->pipe;
2710 unsigned long irqflags;
2711 u32 bit = INTEL_GEN(dev_priv) >= 7 ?
2712 DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
2714 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2715 ilk_disable_display_irq(dev_priv, bit);
2716 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2719 void bdw_disable_vblank(struct drm_crtc *crtc)
2721 struct drm_i915_private *dev_priv = to_i915(crtc->dev);
2722 enum pipe pipe = to_intel_crtc(crtc)->pipe;
2723 unsigned long irqflags;
2725 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2726 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
2727 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2730 static void ibx_irq_reset(struct drm_i915_private *dev_priv)
2732 struct intel_uncore *uncore = &dev_priv->uncore;
2734 if (HAS_PCH_NOP(dev_priv))
2737 GEN3_IRQ_RESET(uncore, SDE);
2739 if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
2740 I915_WRITE(SERR_INT, 0xffffffff);
2744 * SDEIER is also touched by the interrupt handler to work around missed PCH
2745 * interrupts. Hence we can't update it after the interrupt handler is enabled -
2746 * instead we unconditionally enable all PCH interrupt sources here, but then
2747 * only unmask them as needed with SDEIMR.
2749 * This function needs to be called before interrupts are enabled.
2751 static void ibx_irq_pre_postinstall(struct drm_i915_private *dev_priv)
2753 if (HAS_PCH_NOP(dev_priv))
2756 drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
2757 I915_WRITE(SDEIER, 0xffffffff);
2758 POSTING_READ(SDEIER);
2761 static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
2763 struct intel_uncore *uncore = &dev_priv->uncore;
2765 if (IS_CHERRYVIEW(dev_priv))
2766 intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
2768 intel_uncore_write(uncore, DPINVGTT, DPINVGTT_STATUS_MASK);
2770 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
2771 intel_uncore_write(uncore, PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2773 i9xx_pipestat_irq_reset(dev_priv);
2775 GEN3_IRQ_RESET(uncore, VLV_);
2776 dev_priv->irq_mask = ~0u;
2779 static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
2781 struct intel_uncore *uncore = &dev_priv->uncore;
2787 pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
2789 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
2790 for_each_pipe(dev_priv, pipe)
2791 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
2793 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
2794 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2795 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2796 I915_LPE_PIPE_A_INTERRUPT |
2797 I915_LPE_PIPE_B_INTERRUPT;
2799 if (IS_CHERRYVIEW(dev_priv))
2800 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
2801 I915_LPE_PIPE_C_INTERRUPT;
2803 drm_WARN_ON(&dev_priv->drm, dev_priv->irq_mask != ~0u);
2805 dev_priv->irq_mask = ~enable_mask;
2807 GEN3_IRQ_INIT(uncore, VLV_, dev_priv->irq_mask, enable_mask);
2812 static void ilk_irq_reset(struct drm_i915_private *dev_priv)
2814 struct intel_uncore *uncore = &dev_priv->uncore;
2816 GEN3_IRQ_RESET(uncore, DE);
2817 if (IS_GEN(dev_priv, 7))
2818 intel_uncore_write(uncore, GEN7_ERR_INT, 0xffffffff);
2820 if (IS_HASWELL(dev_priv)) {
2821 intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2822 intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2825 gen5_gt_irq_reset(&dev_priv->gt);
2827 ibx_irq_reset(dev_priv);
2830 static void valleyview_irq_reset(struct drm_i915_private *dev_priv)
2832 I915_WRITE(VLV_MASTER_IER, 0);
2833 POSTING_READ(VLV_MASTER_IER);
2835 gen5_gt_irq_reset(&dev_priv->gt);
2837 spin_lock_irq(&dev_priv->irq_lock);
2838 if (dev_priv->display_irqs_enabled)
2839 vlv_display_irq_reset(dev_priv);
2840 spin_unlock_irq(&dev_priv->irq_lock);
2843 static void gen8_irq_reset(struct drm_i915_private *dev_priv)
2845 struct intel_uncore *uncore = &dev_priv->uncore;
2848 gen8_master_intr_disable(dev_priv->uncore.regs);
2850 gen8_gt_irq_reset(&dev_priv->gt);
2852 intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2853 intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2855 for_each_pipe(dev_priv, pipe)
2856 if (intel_display_power_is_enabled(dev_priv,
2857 POWER_DOMAIN_PIPE(pipe)))
2858 GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2860 GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
2861 GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
2862 GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2864 if (HAS_PCH_SPLIT(dev_priv))
2865 ibx_irq_reset(dev_priv);
2868 static void gen11_display_irq_reset(struct drm_i915_private *dev_priv)
2870 struct intel_uncore *uncore = &dev_priv->uncore;
2873 intel_uncore_write(uncore, GEN11_DISPLAY_INT_CTL, 0);
2875 if (INTEL_GEN(dev_priv) >= 12) {
2876 enum transcoder trans;
2878 for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) {
2879 enum intel_display_power_domain domain;
2881 domain = POWER_DOMAIN_TRANSCODER(trans);
2882 if (!intel_display_power_is_enabled(dev_priv, domain))
2885 intel_uncore_write(uncore, TRANS_PSR_IMR(trans), 0xffffffff);
2886 intel_uncore_write(uncore, TRANS_PSR_IIR(trans), 0xffffffff);
2889 intel_uncore_write(uncore, EDP_PSR_IMR, 0xffffffff);
2890 intel_uncore_write(uncore, EDP_PSR_IIR, 0xffffffff);
2893 for_each_pipe(dev_priv, pipe)
2894 if (intel_display_power_is_enabled(dev_priv,
2895 POWER_DOMAIN_PIPE(pipe)))
2896 GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2898 GEN3_IRQ_RESET(uncore, GEN8_DE_PORT_);
2899 GEN3_IRQ_RESET(uncore, GEN8_DE_MISC_);
2900 GEN3_IRQ_RESET(uncore, GEN11_DE_HPD_);
2902 if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
2903 GEN3_IRQ_RESET(uncore, SDE);
2905 /* Wa_14010685332:icl */
2906 if (INTEL_PCH_TYPE(dev_priv) == PCH_ICP) {
2907 intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
2908 SBCLK_RUN_REFCLK_DIS, SBCLK_RUN_REFCLK_DIS);
2909 intel_uncore_rmw(uncore, SOUTH_CHICKEN1,
2910 SBCLK_RUN_REFCLK_DIS, 0);
2914 static void gen11_irq_reset(struct drm_i915_private *dev_priv)
2916 struct intel_uncore *uncore = &dev_priv->uncore;
2918 gen11_master_intr_disable(dev_priv->uncore.regs);
2920 gen11_gt_irq_reset(&dev_priv->gt);
2921 gen11_display_irq_reset(dev_priv);
2923 GEN3_IRQ_RESET(uncore, GEN11_GU_MISC_);
2924 GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2927 void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
2930 struct intel_uncore *uncore = &dev_priv->uncore;
2932 u32 extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
2935 spin_lock_irq(&dev_priv->irq_lock);
2937 if (!intel_irqs_enabled(dev_priv)) {
2938 spin_unlock_irq(&dev_priv->irq_lock);
2942 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2943 GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
2944 dev_priv->de_irq_mask[pipe],
2945 ~dev_priv->de_irq_mask[pipe] | extra_ier);
2947 spin_unlock_irq(&dev_priv->irq_lock);
2950 void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
2953 struct intel_uncore *uncore = &dev_priv->uncore;
2956 spin_lock_irq(&dev_priv->irq_lock);
2958 if (!intel_irqs_enabled(dev_priv)) {
2959 spin_unlock_irq(&dev_priv->irq_lock);
2963 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
2964 GEN8_IRQ_RESET_NDX(uncore, DE_PIPE, pipe);
2966 spin_unlock_irq(&dev_priv->irq_lock);
2968 /* make sure we're done processing display irqs */
2969 intel_synchronize_irq(dev_priv);
2972 static void cherryview_irq_reset(struct drm_i915_private *dev_priv)
2974 struct intel_uncore *uncore = &dev_priv->uncore;
2976 I915_WRITE(GEN8_MASTER_IRQ, 0);
2977 POSTING_READ(GEN8_MASTER_IRQ);
2979 gen8_gt_irq_reset(&dev_priv->gt);
2981 GEN3_IRQ_RESET(uncore, GEN8_PCU_);
2983 spin_lock_irq(&dev_priv->irq_lock);
2984 if (dev_priv->display_irqs_enabled)
2985 vlv_display_irq_reset(dev_priv);
2986 spin_unlock_irq(&dev_priv->irq_lock);
2989 static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
2990 const u32 hpd[HPD_NUM_PINS])
2992 struct intel_encoder *encoder;
2993 u32 enabled_irqs = 0;
2995 for_each_intel_encoder(&dev_priv->drm, encoder)
2996 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
2997 enabled_irqs |= hpd[encoder->hpd_pin];
2999 return enabled_irqs;
3002 static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
3007 * Enable digital hotplug on the PCH, and configure the DP short pulse
3008 * duration to 2ms (which is the minimum in the Display Port spec).
3009 * The pulse duration bits are reserved on LPT+.
3011 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3012 hotplug &= ~(PORTB_PULSE_DURATION_MASK |
3013 PORTC_PULSE_DURATION_MASK |
3014 PORTD_PULSE_DURATION_MASK);
3015 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3016 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3017 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3019 * When CPU and PCH are on the same package, port A
3020 * HPD must be enabled in both north and south.
3022 if (HAS_PCH_LPT_LP(dev_priv))
3023 hotplug |= PORTA_HOTPLUG_ENABLE;
3024 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3027 static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
3029 u32 hotplug_irqs, enabled_irqs;
3031 if (HAS_PCH_IBX(dev_priv))
3032 hotplug_irqs = SDE_HOTPLUG_MASK;
3034 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
3036 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3038 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3040 ibx_hpd_detection_setup(dev_priv);
3043 static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv,
3044 u32 ddi_hotplug_enable_mask,
3045 u32 tc_hotplug_enable_mask)
3049 hotplug = I915_READ(SHOTPLUG_CTL_DDI);
3050 hotplug |= ddi_hotplug_enable_mask;
3051 I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
3053 if (tc_hotplug_enable_mask) {
3054 hotplug = I915_READ(SHOTPLUG_CTL_TC);
3055 hotplug |= tc_hotplug_enable_mask;
3056 I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
3060 static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv,
3061 u32 sde_ddi_mask, u32 sde_tc_mask,
3062 u32 ddi_enable_mask, u32 tc_enable_mask)
3064 u32 hotplug_irqs, enabled_irqs;
3066 hotplug_irqs = sde_ddi_mask | sde_tc_mask;
3067 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3069 I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3071 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3073 icp_hpd_detection_setup(dev_priv, ddi_enable_mask, tc_enable_mask);
3077 * EHL doesn't need most of gen11_hpd_irq_setup, it's handling only the
3078 * equivalent of SDE.
3080 static void mcc_hpd_irq_setup(struct drm_i915_private *dev_priv)
3082 icp_hpd_irq_setup(dev_priv,
3083 SDE_DDI_MASK_ICP, SDE_TC_HOTPLUG_ICP(PORT_TC1),
3084 ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE(PORT_TC1));
3088 * JSP behaves exactly the same as MCC above except that port C is mapped to
3089 * the DDI-C pins instead of the TC1 pins. This means we should follow TGP's
3090 * masks & tables rather than ICP's masks & tables.
3092 static void jsp_hpd_irq_setup(struct drm_i915_private *dev_priv)
3094 icp_hpd_irq_setup(dev_priv,
3095 SDE_DDI_MASK_TGP, 0,
3096 TGP_DDI_HPD_ENABLE_MASK, 0);
3099 static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
3103 hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
3104 hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3105 GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3106 GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3107 GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3108 I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
3110 hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
3111 hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
3112 GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
3113 GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
3114 GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
3115 I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
3118 static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
3120 u32 hotplug_irqs, enabled_irqs;
3123 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3124 hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
3126 val = I915_READ(GEN11_DE_HPD_IMR);
3127 val &= ~hotplug_irqs;
3128 I915_WRITE(GEN11_DE_HPD_IMR, val);
3129 POSTING_READ(GEN11_DE_HPD_IMR);
3131 gen11_hpd_detection_setup(dev_priv);
3133 if (INTEL_PCH_TYPE(dev_priv) >= PCH_TGP)
3134 icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_TGP, SDE_TC_MASK_TGP,
3135 TGP_DDI_HPD_ENABLE_MASK, TGP_TC_HPD_ENABLE_MASK);
3136 else if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3137 icp_hpd_irq_setup(dev_priv, SDE_DDI_MASK_ICP, SDE_TC_MASK_ICP,
3138 ICP_DDI_HPD_ENABLE_MASK, ICP_TC_HPD_ENABLE_MASK);
3141 static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3145 /* Display WA #1179 WaHardHangonHotPlug: cnp */
3146 if (HAS_PCH_CNP(dev_priv)) {
3147 val = I915_READ(SOUTH_CHICKEN1);
3148 val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
3149 val |= CHASSIS_CLK_REQ_DURATION(0xf);
3150 I915_WRITE(SOUTH_CHICKEN1, val);
3153 /* Enable digital hotplug on the PCH */
3154 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3155 hotplug |= PORTA_HOTPLUG_ENABLE |
3156 PORTB_HOTPLUG_ENABLE |
3157 PORTC_HOTPLUG_ENABLE |
3158 PORTD_HOTPLUG_ENABLE;
3159 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3161 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3162 hotplug |= PORTE_HOTPLUG_ENABLE;
3163 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
3166 static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3168 u32 hotplug_irqs, enabled_irqs;
3170 if (INTEL_PCH_TYPE(dev_priv) >= PCH_CNP)
3171 I915_WRITE(SHPD_FILTER_CNT, SHPD_FILTER_CNT_500_ADJ);
3173 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3174 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.pch_hpd);
3176 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3178 spt_hpd_detection_setup(dev_priv);
3181 static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
3186 * Enable digital hotplug on the CPU, and configure the DP short pulse
3187 * duration to 2ms (which is the minimum in the Display Port spec)
3188 * The pulse duration bits are reserved on HSW+.
3190 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3191 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3192 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
3193 DIGITAL_PORTA_PULSE_DURATION_2ms;
3194 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3197 static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
3199 u32 hotplug_irqs, enabled_irqs;
3201 if (INTEL_GEN(dev_priv) >= 8) {
3202 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3203 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3205 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3206 } else if (INTEL_GEN(dev_priv) >= 7) {
3207 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3208 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3210 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3212 hotplug_irqs = DE_DP_A_HOTPLUG;
3213 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3215 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3218 ilk_hpd_detection_setup(dev_priv);
3220 ibx_hpd_irq_setup(dev_priv);
3223 static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
3228 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3229 hotplug |= PORTA_HOTPLUG_ENABLE |
3230 PORTB_HOTPLUG_ENABLE |
3231 PORTC_HOTPLUG_ENABLE;
3233 drm_dbg_kms(&dev_priv->drm,
3234 "Invert bit setting: hp_ctl:%x hp_port:%x\n",
3235 hotplug, enabled_irqs);
3236 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3239 * For BXT invert bit has to be set based on AOB design
3240 * for HPD detection logic, update it based on VBT fields.
3242 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3243 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3244 hotplug |= BXT_DDIA_HPD_INVERT;
3245 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3246 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3247 hotplug |= BXT_DDIB_HPD_INVERT;
3248 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3249 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3250 hotplug |= BXT_DDIC_HPD_INVERT;
3252 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3255 static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
3257 __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
3260 static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
3262 u32 hotplug_irqs, enabled_irqs;
3264 enabled_irqs = intel_hpd_enabled_irqs(dev_priv, dev_priv->hotplug.hpd);
3265 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
3267 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3269 __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
3272 static void ibx_irq_postinstall(struct drm_i915_private *dev_priv)
3276 if (HAS_PCH_NOP(dev_priv))
3279 if (HAS_PCH_IBX(dev_priv))
3280 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
3281 else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
3282 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
3284 mask = SDE_GMBUS_CPT;
3286 gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3287 I915_WRITE(SDEIMR, ~mask);
3289 if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
3290 HAS_PCH_LPT(dev_priv))
3291 ibx_hpd_detection_setup(dev_priv);
3293 spt_hpd_detection_setup(dev_priv);
3296 static void ilk_irq_postinstall(struct drm_i915_private *dev_priv)
3298 struct intel_uncore *uncore = &dev_priv->uncore;
3299 u32 display_mask, extra_mask;
3301 if (INTEL_GEN(dev_priv) >= 7) {
3302 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3303 DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
3304 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3305 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3306 DE_DP_A_HOTPLUG_IVB);
3308 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3309 DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
3310 DE_PIPEA_CRC_DONE | DE_POISON);
3311 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3312 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3316 if (IS_HASWELL(dev_priv)) {
3317 gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3318 display_mask |= DE_EDP_PSR_INT_HSW;
3321 dev_priv->irq_mask = ~display_mask;
3323 ibx_irq_pre_postinstall(dev_priv);
3325 GEN3_IRQ_INIT(uncore, DE, dev_priv->irq_mask,
3326 display_mask | extra_mask);
3328 gen5_gt_irq_postinstall(&dev_priv->gt);
3330 ilk_hpd_detection_setup(dev_priv);
3332 ibx_irq_postinstall(dev_priv);
3334 if (IS_IRONLAKE_M(dev_priv)) {
3335 /* Enable PCU event interrupts
3337 * spinlocking not required here for correctness since interrupt
3338 * setup is guaranteed to run in single-threaded context. But we
3339 * need it to make the assert_spin_locked happy. */
3340 spin_lock_irq(&dev_priv->irq_lock);
3341 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
3342 spin_unlock_irq(&dev_priv->irq_lock);
3346 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3348 lockdep_assert_held(&dev_priv->irq_lock);
3350 if (dev_priv->display_irqs_enabled)
3353 dev_priv->display_irqs_enabled = true;
3355 if (intel_irqs_enabled(dev_priv)) {
3356 vlv_display_irq_reset(dev_priv);
3357 vlv_display_irq_postinstall(dev_priv);
3361 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3363 lockdep_assert_held(&dev_priv->irq_lock);
3365 if (!dev_priv->display_irqs_enabled)
3368 dev_priv->display_irqs_enabled = false;
3370 if (intel_irqs_enabled(dev_priv))
3371 vlv_display_irq_reset(dev_priv);
3375 static void valleyview_irq_postinstall(struct drm_i915_private *dev_priv)
3377 gen5_gt_irq_postinstall(&dev_priv->gt);
3379 spin_lock_irq(&dev_priv->irq_lock);
3380 if (dev_priv->display_irqs_enabled)
3381 vlv_display_irq_postinstall(dev_priv);
3382 spin_unlock_irq(&dev_priv->irq_lock);
3384 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
3385 POSTING_READ(VLV_MASTER_IER);
3388 static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3390 struct intel_uncore *uncore = &dev_priv->uncore;
3392 u32 de_pipe_masked = gen8_de_pipe_fault_mask(dev_priv) |
3393 GEN8_PIPE_CDCLK_CRC_DONE;
3394 u32 de_pipe_enables;
3395 u32 de_port_masked = gen8_de_port_aux_mask(dev_priv);
3396 u32 de_port_enables;
3397 u32 de_misc_masked = GEN8_DE_EDP_PSR;
3400 if (INTEL_GEN(dev_priv) <= 10)
3401 de_misc_masked |= GEN8_DE_MISC_GSE;
3403 if (IS_GEN9_LP(dev_priv))
3404 de_port_masked |= BXT_DE_PORT_GMBUS;
3406 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3407 GEN8_PIPE_FIFO_UNDERRUN;
3409 de_port_enables = de_port_masked;
3410 if (IS_GEN9_LP(dev_priv))
3411 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3412 else if (IS_BROADWELL(dev_priv))
3413 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3415 if (INTEL_GEN(dev_priv) >= 12) {
3416 enum transcoder trans;
3418 for (trans = TRANSCODER_A; trans <= TRANSCODER_D; trans++) {
3419 enum intel_display_power_domain domain;
3421 domain = POWER_DOMAIN_TRANSCODER(trans);
3422 if (!intel_display_power_is_enabled(dev_priv, domain))
3425 gen3_assert_iir_is_zero(uncore, TRANS_PSR_IIR(trans));
3428 gen3_assert_iir_is_zero(uncore, EDP_PSR_IIR);
3431 for_each_pipe(dev_priv, pipe) {
3432 dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
3434 if (intel_display_power_is_enabled(dev_priv,
3435 POWER_DOMAIN_PIPE(pipe)))
3436 GEN8_IRQ_INIT_NDX(uncore, DE_PIPE, pipe,
3437 dev_priv->de_irq_mask[pipe],
3441 GEN3_IRQ_INIT(uncore, GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
3442 GEN3_IRQ_INIT(uncore, GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
3444 if (INTEL_GEN(dev_priv) >= 11) {
3445 u32 de_hpd_masked = 0;
3446 u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
3447 GEN11_DE_TBT_HOTPLUG_MASK;
3449 GEN3_IRQ_INIT(uncore, GEN11_DE_HPD_, ~de_hpd_masked,
3451 gen11_hpd_detection_setup(dev_priv);
3452 } else if (IS_GEN9_LP(dev_priv)) {
3453 bxt_hpd_detection_setup(dev_priv);
3454 } else if (IS_BROADWELL(dev_priv)) {
3455 ilk_hpd_detection_setup(dev_priv);
3459 static void gen8_irq_postinstall(struct drm_i915_private *dev_priv)
3461 if (HAS_PCH_SPLIT(dev_priv))
3462 ibx_irq_pre_postinstall(dev_priv);
3464 gen8_gt_irq_postinstall(&dev_priv->gt);
3465 gen8_de_irq_postinstall(dev_priv);
3467 if (HAS_PCH_SPLIT(dev_priv))
3468 ibx_irq_postinstall(dev_priv);
3470 gen8_master_intr_enable(dev_priv->uncore.regs);
3473 static void icp_irq_postinstall(struct drm_i915_private *dev_priv)
3475 u32 mask = SDE_GMBUS_ICP;
3477 drm_WARN_ON(&dev_priv->drm, I915_READ(SDEIER) != 0);
3478 I915_WRITE(SDEIER, 0xffffffff);
3479 POSTING_READ(SDEIER);
3481 gen3_assert_iir_is_zero(&dev_priv->uncore, SDEIIR);
3482 I915_WRITE(SDEIMR, ~mask);
3484 if (HAS_PCH_TGP(dev_priv))
3485 icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK,
3486 TGP_TC_HPD_ENABLE_MASK);
3487 else if (HAS_PCH_JSP(dev_priv))
3488 icp_hpd_detection_setup(dev_priv, TGP_DDI_HPD_ENABLE_MASK, 0);
3489 else if (HAS_PCH_MCC(dev_priv))
3490 icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
3491 ICP_TC_HPD_ENABLE(PORT_TC1));
3493 icp_hpd_detection_setup(dev_priv, ICP_DDI_HPD_ENABLE_MASK,
3494 ICP_TC_HPD_ENABLE_MASK);
3497 static void gen11_irq_postinstall(struct drm_i915_private *dev_priv)
3499 struct intel_uncore *uncore = &dev_priv->uncore;
3500 u32 gu_misc_masked = GEN11_GU_MISC_GSE;
3502 if (INTEL_PCH_TYPE(dev_priv) >= PCH_ICP)
3503 icp_irq_postinstall(dev_priv);
3505 gen11_gt_irq_postinstall(&dev_priv->gt);
3506 gen8_de_irq_postinstall(dev_priv);
3508 GEN3_IRQ_INIT(uncore, GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
3510 I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
3512 gen11_master_intr_enable(uncore->regs);
3513 POSTING_READ(GEN11_GFX_MSTR_IRQ);
3516 static void cherryview_irq_postinstall(struct drm_i915_private *dev_priv)
3518 gen8_gt_irq_postinstall(&dev_priv->gt);
3520 spin_lock_irq(&dev_priv->irq_lock);
3521 if (dev_priv->display_irqs_enabled)
3522 vlv_display_irq_postinstall(dev_priv);
3523 spin_unlock_irq(&dev_priv->irq_lock);
3525 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
3526 POSTING_READ(GEN8_MASTER_IRQ);
3529 static void i8xx_irq_reset(struct drm_i915_private *dev_priv)
3531 struct intel_uncore *uncore = &dev_priv->uncore;
3533 i9xx_pipestat_irq_reset(dev_priv);
3535 GEN2_IRQ_RESET(uncore);
3538 static void i8xx_irq_postinstall(struct drm_i915_private *dev_priv)
3540 struct intel_uncore *uncore = &dev_priv->uncore;
3543 intel_uncore_write16(uncore,
3545 ~(I915_ERROR_PAGE_TABLE |
3546 I915_ERROR_MEMORY_REFRESH));
3548 /* Unmask the interrupts that we always want on. */
3549 dev_priv->irq_mask =
3550 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3551 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3552 I915_MASTER_ERROR_INTERRUPT);
3555 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3556 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3557 I915_MASTER_ERROR_INTERRUPT |
3558 I915_USER_INTERRUPT;
3560 GEN2_IRQ_INIT(uncore, dev_priv->irq_mask, enable_mask);
3562 /* Interrupt setup is already guaranteed to be single-threaded, this is
3563 * just to make the assert_spin_locked check happy. */
3564 spin_lock_irq(&dev_priv->irq_lock);
3565 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3566 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3567 spin_unlock_irq(&dev_priv->irq_lock);
3570 static void i8xx_error_irq_ack(struct drm_i915_private *i915,
3571 u16 *eir, u16 *eir_stuck)
3573 struct intel_uncore *uncore = &i915->uncore;
3576 *eir = intel_uncore_read16(uncore, EIR);
3579 intel_uncore_write16(uncore, EIR, *eir);
3581 *eir_stuck = intel_uncore_read16(uncore, EIR);
3582 if (*eir_stuck == 0)
3586 * Toggle all EMR bits to make sure we get an edge
3587 * in the ISR master error bit if we don't clear
3588 * all the EIR bits. Otherwise the edge triggered
3589 * IIR on i965/g4x wouldn't notice that an interrupt
3590 * is still pending. Also some EIR bits can't be
3591 * cleared except by handling the underlying error
3592 * (or by a GPU reset) so we mask any bit that
3595 emr = intel_uncore_read16(uncore, EMR);
3596 intel_uncore_write16(uncore, EMR, 0xffff);
3597 intel_uncore_write16(uncore, EMR, emr | *eir_stuck);
3600 static void i8xx_error_irq_handler(struct drm_i915_private *dev_priv,
3601 u16 eir, u16 eir_stuck)
3603 DRM_DEBUG("Master Error: EIR 0x%04x\n", eir);
3606 drm_dbg(&dev_priv->drm, "EIR stuck: 0x%04x, masked\n",
3610 static void i9xx_error_irq_ack(struct drm_i915_private *dev_priv,
3611 u32 *eir, u32 *eir_stuck)
3615 *eir = I915_READ(EIR);
3617 I915_WRITE(EIR, *eir);
3619 *eir_stuck = I915_READ(EIR);
3620 if (*eir_stuck == 0)
3624 * Toggle all EMR bits to make sure we get an edge
3625 * in the ISR master error bit if we don't clear
3626 * all the EIR bits. Otherwise the edge triggered
3627 * IIR on i965/g4x wouldn't notice that an interrupt
3628 * is still pending. Also some EIR bits can't be
3629 * cleared except by handling the underlying error
3630 * (or by a GPU reset) so we mask any bit that
3633 emr = I915_READ(EMR);
3634 I915_WRITE(EMR, 0xffffffff);
3635 I915_WRITE(EMR, emr | *eir_stuck);
3638 static void i9xx_error_irq_handler(struct drm_i915_private *dev_priv,
3639 u32 eir, u32 eir_stuck)
3641 DRM_DEBUG("Master Error, EIR 0x%08x\n", eir);
3644 drm_dbg(&dev_priv->drm, "EIR stuck: 0x%08x, masked\n",
3648 static irqreturn_t i8xx_irq_handler(int irq, void *arg)
3650 struct drm_i915_private *dev_priv = arg;
3651 irqreturn_t ret = IRQ_NONE;
3653 if (!intel_irqs_enabled(dev_priv))
3656 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3657 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3660 u32 pipe_stats[I915_MAX_PIPES] = {};
3661 u16 eir = 0, eir_stuck = 0;
3664 iir = intel_uncore_read16(&dev_priv->uncore, GEN2_IIR);
3670 /* Call regardless, as some status bits might not be
3671 * signalled in iir */
3672 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3674 if (iir & I915_MASTER_ERROR_INTERRUPT)
3675 i8xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
3677 intel_uncore_write16(&dev_priv->uncore, GEN2_IIR, iir);
3679 if (iir & I915_USER_INTERRUPT)
3680 intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3682 if (iir & I915_MASTER_ERROR_INTERRUPT)
3683 i8xx_error_irq_handler(dev_priv, eir, eir_stuck);
3685 i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3688 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3693 static void i915_irq_reset(struct drm_i915_private *dev_priv)
3695 struct intel_uncore *uncore = &dev_priv->uncore;
3697 if (I915_HAS_HOTPLUG(dev_priv)) {
3698 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3699 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3702 i9xx_pipestat_irq_reset(dev_priv);
3704 GEN3_IRQ_RESET(uncore, GEN2_);
3707 static void i915_irq_postinstall(struct drm_i915_private *dev_priv)
3709 struct intel_uncore *uncore = &dev_priv->uncore;
3712 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
3713 I915_ERROR_MEMORY_REFRESH));
3715 /* Unmask the interrupts that we always want on. */
3716 dev_priv->irq_mask =
3717 ~(I915_ASLE_INTERRUPT |
3718 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3719 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3720 I915_MASTER_ERROR_INTERRUPT);
3723 I915_ASLE_INTERRUPT |
3724 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3725 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3726 I915_MASTER_ERROR_INTERRUPT |
3727 I915_USER_INTERRUPT;
3729 if (I915_HAS_HOTPLUG(dev_priv)) {
3730 /* Enable in IER... */
3731 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3732 /* and unmask in IMR */
3733 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3736 GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3738 /* Interrupt setup is already guaranteed to be single-threaded, this is
3739 * just to make the assert_spin_locked check happy. */
3740 spin_lock_irq(&dev_priv->irq_lock);
3741 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3742 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3743 spin_unlock_irq(&dev_priv->irq_lock);
3745 i915_enable_asle_pipestat(dev_priv);
3748 static irqreturn_t i915_irq_handler(int irq, void *arg)
3750 struct drm_i915_private *dev_priv = arg;
3751 irqreturn_t ret = IRQ_NONE;
3753 if (!intel_irqs_enabled(dev_priv))
3756 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3757 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3760 u32 pipe_stats[I915_MAX_PIPES] = {};
3761 u32 eir = 0, eir_stuck = 0;
3762 u32 hotplug_status = 0;
3765 iir = I915_READ(GEN2_IIR);
3771 if (I915_HAS_HOTPLUG(dev_priv) &&
3772 iir & I915_DISPLAY_PORT_INTERRUPT)
3773 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3775 /* Call regardless, as some status bits might not be
3776 * signalled in iir */
3777 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3779 if (iir & I915_MASTER_ERROR_INTERRUPT)
3780 i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
3782 I915_WRITE(GEN2_IIR, iir);
3784 if (iir & I915_USER_INTERRUPT)
3785 intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3787 if (iir & I915_MASTER_ERROR_INTERRUPT)
3788 i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3791 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3793 i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3796 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3801 static void i965_irq_reset(struct drm_i915_private *dev_priv)
3803 struct intel_uncore *uncore = &dev_priv->uncore;
3805 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
3806 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3808 i9xx_pipestat_irq_reset(dev_priv);
3810 GEN3_IRQ_RESET(uncore, GEN2_);
3813 static void i965_irq_postinstall(struct drm_i915_private *dev_priv)
3815 struct intel_uncore *uncore = &dev_priv->uncore;
3820 * Enable some error detection, note the instruction error mask
3821 * bit is reserved, so we leave it masked.
3823 if (IS_G4X(dev_priv)) {
3824 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3825 GM45_ERROR_MEM_PRIV |
3826 GM45_ERROR_CP_PRIV |
3827 I915_ERROR_MEMORY_REFRESH);
3829 error_mask = ~(I915_ERROR_PAGE_TABLE |
3830 I915_ERROR_MEMORY_REFRESH);
3832 I915_WRITE(EMR, error_mask);
3834 /* Unmask the interrupts that we always want on. */
3835 dev_priv->irq_mask =
3836 ~(I915_ASLE_INTERRUPT |
3837 I915_DISPLAY_PORT_INTERRUPT |
3838 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3839 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3840 I915_MASTER_ERROR_INTERRUPT);
3843 I915_ASLE_INTERRUPT |
3844 I915_DISPLAY_PORT_INTERRUPT |
3845 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3846 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3847 I915_MASTER_ERROR_INTERRUPT |
3848 I915_USER_INTERRUPT;
3850 if (IS_G4X(dev_priv))
3851 enable_mask |= I915_BSD_USER_INTERRUPT;
3853 GEN3_IRQ_INIT(uncore, GEN2_, dev_priv->irq_mask, enable_mask);
3855 /* Interrupt setup is already guaranteed to be single-threaded, this is
3856 * just to make the assert_spin_locked check happy. */
3857 spin_lock_irq(&dev_priv->irq_lock);
3858 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3859 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3860 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
3861 spin_unlock_irq(&dev_priv->irq_lock);
3863 i915_enable_asle_pipestat(dev_priv);
3866 static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
3870 lockdep_assert_held(&dev_priv->irq_lock);
3872 /* Note HDMI and DP share hotplug bits */
3873 /* enable bits are the same for all generations */
3874 hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
3875 /* Programming the CRT detection parameters tends
3876 to generate a spurious hotplug event about three
3877 seconds later. So just do it once.
3879 if (IS_G4X(dev_priv))
3880 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
3881 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
3883 /* Ignore TV since it's buggy */
3884 i915_hotplug_interrupt_update_locked(dev_priv,
3885 HOTPLUG_INT_EN_MASK |
3886 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
3887 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
3891 static irqreturn_t i965_irq_handler(int irq, void *arg)
3893 struct drm_i915_private *dev_priv = arg;
3894 irqreturn_t ret = IRQ_NONE;
3896 if (!intel_irqs_enabled(dev_priv))
3899 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
3900 disable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3903 u32 pipe_stats[I915_MAX_PIPES] = {};
3904 u32 eir = 0, eir_stuck = 0;
3905 u32 hotplug_status = 0;
3908 iir = I915_READ(GEN2_IIR);
3914 if (iir & I915_DISPLAY_PORT_INTERRUPT)
3915 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
3917 /* Call regardless, as some status bits might not be
3918 * signalled in iir */
3919 i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
3921 if (iir & I915_MASTER_ERROR_INTERRUPT)
3922 i9xx_error_irq_ack(dev_priv, &eir, &eir_stuck);
3924 I915_WRITE(GEN2_IIR, iir);
3926 if (iir & I915_USER_INTERRUPT)
3927 intel_engine_signal_breadcrumbs(dev_priv->gt.engine[RCS0]);
3929 if (iir & I915_BSD_USER_INTERRUPT)
3930 intel_engine_signal_breadcrumbs(dev_priv->gt.engine[VCS0]);
3932 if (iir & I915_MASTER_ERROR_INTERRUPT)
3933 i9xx_error_irq_handler(dev_priv, eir, eir_stuck);
3936 i9xx_hpd_irq_handler(dev_priv, hotplug_status);
3938 i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
3941 enable_rpm_wakeref_asserts(&dev_priv->runtime_pm);
3947 * intel_irq_init - initializes irq support
3948 * @dev_priv: i915 device instance
3950 * This function initializes all the irq support including work items, timers
3951 * and all the vtables. It does not setup the interrupt itself though.
3953 void intel_irq_init(struct drm_i915_private *dev_priv)
3955 struct drm_device *dev = &dev_priv->drm;
3958 intel_hpd_init_pins(dev_priv);
3960 intel_hpd_init_work(dev_priv);
3962 INIT_WORK(&dev_priv->l3_parity.error_work, ivb_parity_work);
3963 for (i = 0; i < MAX_L3_SLICES; ++i)
3964 dev_priv->l3_parity.remap_info[i] = NULL;
3966 /* pre-gen11 the guc irqs bits are in the upper 16 bits of the pm reg */
3967 if (HAS_GT_UC(dev_priv) && INTEL_GEN(dev_priv) < 11)
3968 dev_priv->gt.pm_guc_events = GUC_INTR_GUC2HOST << 16;
3970 dev->vblank_disable_immediate = true;
3972 /* Most platforms treat the display irq block as an always-on
3973 * power domain. vlv/chv can disable it at runtime and need
3974 * special care to avoid writing any of the display block registers
3975 * outside of the power domain. We defer setting up the display irqs
3976 * in this case to the runtime pm.
3978 dev_priv->display_irqs_enabled = true;
3979 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
3980 dev_priv->display_irqs_enabled = false;
3982 dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
3983 /* If we have MST support, we want to avoid doing short HPD IRQ storm
3984 * detection, as short HPD storms will occur as a natural part of
3985 * sideband messaging with MST.
3986 * On older platforms however, IRQ storms can occur with both long and
3987 * short pulses, as seen on some G4x systems.
3989 dev_priv->hotplug.hpd_short_storm_enabled = !HAS_DP_MST(dev_priv);
3991 if (HAS_GMCH(dev_priv)) {
3992 if (I915_HAS_HOTPLUG(dev_priv))
3993 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
3995 if (HAS_PCH_JSP(dev_priv))
3996 dev_priv->display.hpd_irq_setup = jsp_hpd_irq_setup;
3997 else if (HAS_PCH_MCC(dev_priv))
3998 dev_priv->display.hpd_irq_setup = mcc_hpd_irq_setup;
3999 else if (INTEL_GEN(dev_priv) >= 11)
4000 dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
4001 else if (IS_GEN9_LP(dev_priv))
4002 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
4003 else if (INTEL_PCH_TYPE(dev_priv) >= PCH_SPT)
4004 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4006 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
4011 * intel_irq_fini - deinitializes IRQ support
4012 * @i915: i915 device instance
4014 * This function deinitializes all the IRQ support.
4016 void intel_irq_fini(struct drm_i915_private *i915)
4020 for (i = 0; i < MAX_L3_SLICES; ++i)
4021 kfree(i915->l3_parity.remap_info[i]);
4024 static irq_handler_t intel_irq_handler(struct drm_i915_private *dev_priv)
4026 if (HAS_GMCH(dev_priv)) {
4027 if (IS_CHERRYVIEW(dev_priv))
4028 return cherryview_irq_handler;
4029 else if (IS_VALLEYVIEW(dev_priv))
4030 return valleyview_irq_handler;
4031 else if (IS_GEN(dev_priv, 4))
4032 return i965_irq_handler;
4033 else if (IS_GEN(dev_priv, 3))
4034 return i915_irq_handler;
4036 return i8xx_irq_handler;
4038 if (INTEL_GEN(dev_priv) >= 11)
4039 return gen11_irq_handler;
4040 else if (INTEL_GEN(dev_priv) >= 8)
4041 return gen8_irq_handler;
4043 return ilk_irq_handler;
4047 static void intel_irq_reset(struct drm_i915_private *dev_priv)
4049 if (HAS_GMCH(dev_priv)) {
4050 if (IS_CHERRYVIEW(dev_priv))
4051 cherryview_irq_reset(dev_priv);
4052 else if (IS_VALLEYVIEW(dev_priv))
4053 valleyview_irq_reset(dev_priv);
4054 else if (IS_GEN(dev_priv, 4))
4055 i965_irq_reset(dev_priv);
4056 else if (IS_GEN(dev_priv, 3))
4057 i915_irq_reset(dev_priv);
4059 i8xx_irq_reset(dev_priv);
4061 if (INTEL_GEN(dev_priv) >= 11)
4062 gen11_irq_reset(dev_priv);
4063 else if (INTEL_GEN(dev_priv) >= 8)
4064 gen8_irq_reset(dev_priv);
4066 ilk_irq_reset(dev_priv);
4070 static void intel_irq_postinstall(struct drm_i915_private *dev_priv)
4072 if (HAS_GMCH(dev_priv)) {
4073 if (IS_CHERRYVIEW(dev_priv))
4074 cherryview_irq_postinstall(dev_priv);
4075 else if (IS_VALLEYVIEW(dev_priv))
4076 valleyview_irq_postinstall(dev_priv);
4077 else if (IS_GEN(dev_priv, 4))
4078 i965_irq_postinstall(dev_priv);
4079 else if (IS_GEN(dev_priv, 3))
4080 i915_irq_postinstall(dev_priv);
4082 i8xx_irq_postinstall(dev_priv);
4084 if (INTEL_GEN(dev_priv) >= 11)
4085 gen11_irq_postinstall(dev_priv);
4086 else if (INTEL_GEN(dev_priv) >= 8)
4087 gen8_irq_postinstall(dev_priv);
4089 ilk_irq_postinstall(dev_priv);
4094 * intel_irq_install - enables the hardware interrupt
4095 * @dev_priv: i915 device instance
4097 * This function enables the hardware interrupt handling, but leaves the hotplug
4098 * handling still disabled. It is called after intel_irq_init().
4100 * In the driver load and resume code we need working interrupts in a few places
4101 * but don't want to deal with the hassle of concurrent probe and hotplug
4102 * workers. Hence the split into this two-stage approach.
4104 int intel_irq_install(struct drm_i915_private *dev_priv)
4106 int irq = dev_priv->drm.pdev->irq;
4110 * We enable some interrupt sources in our postinstall hooks, so mark
4111 * interrupts as enabled _before_ actually enabling them to avoid
4112 * special cases in our ordering checks.
4114 dev_priv->runtime_pm.irqs_enabled = true;
4116 dev_priv->drm.irq_enabled = true;
4118 intel_irq_reset(dev_priv);
4120 ret = request_irq(irq, intel_irq_handler(dev_priv),
4121 IRQF_SHARED, DRIVER_NAME, dev_priv);
4123 dev_priv->drm.irq_enabled = false;
4127 intel_irq_postinstall(dev_priv);
4133 * intel_irq_uninstall - finilizes all irq handling
4134 * @dev_priv: i915 device instance
4136 * This stops interrupt and hotplug handling and unregisters and frees all
4137 * resources acquired in the init functions.
4139 void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4141 int irq = dev_priv->drm.pdev->irq;
4144 * FIXME we can get called twice during driver probe
4145 * error handling as well as during driver remove due to
4146 * intel_modeset_driver_remove() calling us out of sequence.
4147 * Would be nice if it didn't do that...
4149 if (!dev_priv->drm.irq_enabled)
4152 dev_priv->drm.irq_enabled = false;
4154 intel_irq_reset(dev_priv);
4156 free_irq(irq, dev_priv);
4158 intel_hpd_cancel_work(dev_priv);
4159 dev_priv->runtime_pm.irqs_enabled = false;
4163 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4164 * @dev_priv: i915 device instance
4166 * This function is used to disable interrupts at runtime, both in the runtime
4167 * pm and the system suspend/resume code.
4169 void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
4171 intel_irq_reset(dev_priv);
4172 dev_priv->runtime_pm.irqs_enabled = false;
4173 intel_synchronize_irq(dev_priv);
4177 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4178 * @dev_priv: i915 device instance
4180 * This function is used to enable interrupts at runtime, both in the runtime
4181 * pm and the system suspend/resume code.
4183 void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
4185 dev_priv->runtime_pm.irqs_enabled = true;
4186 intel_irq_reset(dev_priv);
4187 intel_irq_postinstall(dev_priv);
4190 bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
4193 * We only use drm_irq_uninstall() at unload and VT switch, so
4194 * this is the only thing we need to check.
4196 return dev_priv->runtime_pm.irqs_enabled;
4199 void intel_synchronize_irq(struct drm_i915_private *i915)
4201 synchronize_irq(i915->drm.pdev->irq);