1 // SPDX-License-Identifier: GPL-2.0-only
3 * JMicron JMC2x0 series PCIe Ethernet Linux Device Driver
5 * Copyright 2008 JMicron Technology Corporation
6 * https://www.jmicron.com/
12 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
14 #include <linux/module.h>
15 #include <linux/kernel.h>
16 #include <linux/pci.h>
17 #include <linux/netdevice.h>
18 #include <linux/etherdevice.h>
19 #include <linux/ethtool.h>
20 #include <linux/mii.h>
21 #include <linux/crc32.h>
22 #include <linux/delay.h>
23 #include <linux/spinlock.h>
26 #include <linux/ipv6.h>
27 #include <linux/tcp.h>
28 #include <linux/udp.h>
29 #include <linux/if_vlan.h>
30 #include <linux/slab.h>
31 #include <net/ip6_checksum.h>
34 static int force_pseudohp = -1;
35 static int no_pseudohp = -1;
36 static int no_extplug = -1;
37 module_param(force_pseudohp, int, 0);
38 MODULE_PARM_DESC(force_pseudohp,
39 "Enable pseudo hot-plug feature manually by driver instead of BIOS.");
40 module_param(no_pseudohp, int, 0);
41 MODULE_PARM_DESC(no_pseudohp, "Disable pseudo hot-plug feature.");
42 module_param(no_extplug, int, 0);
43 MODULE_PARM_DESC(no_extplug,
44 "Do not use external plug signal for pseudo hot-plug.");
47 jme_mdio_read(struct net_device *netdev, int phy, int reg)
49 struct jme_adapter *jme = netdev_priv(netdev);
50 int i, val, again = (reg == MII_BMSR) ? 1 : 0;
53 jwrite32(jme, JME_SMI, SMI_OP_REQ |
58 for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
60 val = jread32(jme, JME_SMI);
61 if ((val & SMI_OP_REQ) == 0)
66 pr_err("phy(%d) read timeout : %d\n", phy, reg);
73 return (val & SMI_DATA_MASK) >> SMI_DATA_SHIFT;
77 jme_mdio_write(struct net_device *netdev,
78 int phy, int reg, int val)
80 struct jme_adapter *jme = netdev_priv(netdev);
83 jwrite32(jme, JME_SMI, SMI_OP_WRITE | SMI_OP_REQ |
84 ((val << SMI_DATA_SHIFT) & SMI_DATA_MASK) |
85 smi_phy_addr(phy) | smi_reg_addr(reg));
88 for (i = JME_PHY_TIMEOUT * 50 ; i > 0 ; --i) {
90 if ((jread32(jme, JME_SMI) & SMI_OP_REQ) == 0)
95 pr_err("phy(%d) write timeout : %d\n", phy, reg);
99 jme_reset_phy_processor(struct jme_adapter *jme)
103 jme_mdio_write(jme->dev,
105 MII_ADVERTISE, ADVERTISE_ALL |
106 ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
108 if (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
109 jme_mdio_write(jme->dev,
112 ADVERTISE_1000FULL | ADVERTISE_1000HALF);
114 val = jme_mdio_read(jme->dev,
118 jme_mdio_write(jme->dev,
120 MII_BMCR, val | BMCR_RESET);
124 jme_setup_wakeup_frame(struct jme_adapter *jme,
125 const u32 *mask, u32 crc, int fnr)
132 jwrite32(jme, JME_WFOI, WFOI_CRC_SEL | (fnr & WFOI_FRAME_SEL));
134 jwrite32(jme, JME_WFODP, crc);
140 for (i = 0 ; i < WAKEUP_FRAME_MASK_DWNR ; ++i) {
141 jwrite32(jme, JME_WFOI,
142 ((i << WFOI_MASK_SHIFT) & WFOI_MASK_SEL) |
143 (fnr & WFOI_FRAME_SEL));
145 jwrite32(jme, JME_WFODP, mask[i]);
151 jme_mac_rxclk_off(struct jme_adapter *jme)
153 jme->reg_gpreg1 |= GPREG1_RXCLKOFF;
154 jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
158 jme_mac_rxclk_on(struct jme_adapter *jme)
160 jme->reg_gpreg1 &= ~GPREG1_RXCLKOFF;
161 jwrite32f(jme, JME_GPREG1, jme->reg_gpreg1);
165 jme_mac_txclk_off(struct jme_adapter *jme)
167 jme->reg_ghc &= ~(GHC_TO_CLK_SRC | GHC_TXMAC_CLK_SRC);
168 jwrite32f(jme, JME_GHC, jme->reg_ghc);
172 jme_mac_txclk_on(struct jme_adapter *jme)
174 u32 speed = jme->reg_ghc & GHC_SPEED;
175 if (speed == GHC_SPEED_1000M)
176 jme->reg_ghc |= GHC_TO_CLK_GPHY | GHC_TXMAC_CLK_GPHY;
178 jme->reg_ghc |= GHC_TO_CLK_PCIE | GHC_TXMAC_CLK_PCIE;
179 jwrite32f(jme, JME_GHC, jme->reg_ghc);
183 jme_reset_ghc_speed(struct jme_adapter *jme)
185 jme->reg_ghc &= ~(GHC_SPEED | GHC_DPX);
186 jwrite32f(jme, JME_GHC, jme->reg_ghc);
190 jme_reset_250A2_workaround(struct jme_adapter *jme)
192 jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
194 jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
198 jme_assert_ghc_reset(struct jme_adapter *jme)
200 jme->reg_ghc |= GHC_SWRST;
201 jwrite32f(jme, JME_GHC, jme->reg_ghc);
205 jme_clear_ghc_reset(struct jme_adapter *jme)
207 jme->reg_ghc &= ~GHC_SWRST;
208 jwrite32f(jme, JME_GHC, jme->reg_ghc);
212 jme_reset_mac_processor(struct jme_adapter *jme)
214 static const u32 mask[WAKEUP_FRAME_MASK_DWNR] = {0, 0, 0, 0};
215 u32 crc = 0xCDCDCDCD;
219 jme_reset_ghc_speed(jme);
220 jme_reset_250A2_workaround(jme);
222 jme_mac_rxclk_on(jme);
223 jme_mac_txclk_on(jme);
225 jme_assert_ghc_reset(jme);
227 jme_mac_rxclk_off(jme);
228 jme_mac_txclk_off(jme);
230 jme_clear_ghc_reset(jme);
232 jme_mac_rxclk_on(jme);
233 jme_mac_txclk_on(jme);
235 jme_mac_rxclk_off(jme);
236 jme_mac_txclk_off(jme);
238 jwrite32(jme, JME_RXDBA_LO, 0x00000000);
239 jwrite32(jme, JME_RXDBA_HI, 0x00000000);
240 jwrite32(jme, JME_RXQDC, 0x00000000);
241 jwrite32(jme, JME_RXNDA, 0x00000000);
242 jwrite32(jme, JME_TXDBA_LO, 0x00000000);
243 jwrite32(jme, JME_TXDBA_HI, 0x00000000);
244 jwrite32(jme, JME_TXQDC, 0x00000000);
245 jwrite32(jme, JME_TXNDA, 0x00000000);
247 jwrite32(jme, JME_RXMCHT_LO, 0x00000000);
248 jwrite32(jme, JME_RXMCHT_HI, 0x00000000);
249 for (i = 0 ; i < WAKEUP_FRAME_NR ; ++i)
250 jme_setup_wakeup_frame(jme, mask, crc, i);
252 gpreg0 = GPREG0_DEFAULT | GPREG0_LNKINTPOLL;
254 gpreg0 = GPREG0_DEFAULT;
255 jwrite32(jme, JME_GPREG0, gpreg0);
259 jme_clear_pm_enable_wol(struct jme_adapter *jme)
261 jwrite32(jme, JME_PMCS, PMCS_STMASK | jme->reg_pmcs);
265 jme_clear_pm_disable_wol(struct jme_adapter *jme)
267 jwrite32(jme, JME_PMCS, PMCS_STMASK);
271 jme_reload_eeprom(struct jme_adapter *jme)
276 val = jread32(jme, JME_SMBCSR);
278 if (val & SMBCSR_EEPROMD) {
280 jwrite32(jme, JME_SMBCSR, val);
281 val |= SMBCSR_RELOAD;
282 jwrite32(jme, JME_SMBCSR, val);
285 for (i = JME_EEPROM_RELOAD_TIMEOUT; i > 0; --i) {
287 if ((jread32(jme, JME_SMBCSR) & SMBCSR_RELOAD) == 0)
292 pr_err("eeprom reload timeout\n");
301 jme_load_macaddr(struct net_device *netdev)
303 struct jme_adapter *jme = netdev_priv(netdev);
304 unsigned char macaddr[ETH_ALEN];
307 spin_lock_bh(&jme->macaddr_lock);
308 val = jread32(jme, JME_RXUMA_LO);
309 macaddr[0] = (val >> 0) & 0xFF;
310 macaddr[1] = (val >> 8) & 0xFF;
311 macaddr[2] = (val >> 16) & 0xFF;
312 macaddr[3] = (val >> 24) & 0xFF;
313 val = jread32(jme, JME_RXUMA_HI);
314 macaddr[4] = (val >> 0) & 0xFF;
315 macaddr[5] = (val >> 8) & 0xFF;
316 memcpy(netdev->dev_addr, macaddr, ETH_ALEN);
317 spin_unlock_bh(&jme->macaddr_lock);
321 jme_set_rx_pcc(struct jme_adapter *jme, int p)
325 jwrite32(jme, JME_PCCRX0,
326 ((PCC_OFF_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
327 ((PCC_OFF_CNT << PCCRX_SHIFT) & PCCRX_MASK));
330 jwrite32(jme, JME_PCCRX0,
331 ((PCC_P1_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
332 ((PCC_P1_CNT << PCCRX_SHIFT) & PCCRX_MASK));
335 jwrite32(jme, JME_PCCRX0,
336 ((PCC_P2_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
337 ((PCC_P2_CNT << PCCRX_SHIFT) & PCCRX_MASK));
340 jwrite32(jme, JME_PCCRX0,
341 ((PCC_P3_TO << PCCRXTO_SHIFT) & PCCRXTO_MASK) |
342 ((PCC_P3_CNT << PCCRX_SHIFT) & PCCRX_MASK));
349 if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
350 netif_info(jme, rx_status, jme->dev, "Switched to PCC_P%d\n", p);
354 jme_start_irq(struct jme_adapter *jme)
356 register struct dynpcc_info *dpi = &(jme->dpi);
358 jme_set_rx_pcc(jme, PCC_P1);
360 dpi->attempt = PCC_P1;
363 jwrite32(jme, JME_PCCTX,
364 ((PCC_TX_TO << PCCTXTO_SHIFT) & PCCTXTO_MASK) |
365 ((PCC_TX_CNT << PCCTX_SHIFT) & PCCTX_MASK) |
372 jwrite32(jme, JME_IENS, INTR_ENABLE);
376 jme_stop_irq(struct jme_adapter *jme)
381 jwrite32f(jme, JME_IENC, INTR_ENABLE);
385 jme_linkstat_from_phy(struct jme_adapter *jme)
389 phylink = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 17);
390 bmsr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMSR);
391 if (bmsr & BMSR_ANCOMP)
392 phylink |= PHY_LINK_AUTONEG_COMPLETE;
398 jme_set_phyfifo_5level(struct jme_adapter *jme)
400 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0004);
404 jme_set_phyfifo_8level(struct jme_adapter *jme)
406 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 27, 0x0000);
410 jme_check_link(struct net_device *netdev, int testonly)
412 struct jme_adapter *jme = netdev_priv(netdev);
413 u32 phylink, cnt = JME_SPDRSV_TIMEOUT, bmcr;
420 phylink = jme_linkstat_from_phy(jme);
422 phylink = jread32(jme, JME_PHY_LINK);
424 if (phylink & PHY_LINK_UP) {
425 if (!(phylink & PHY_LINK_AUTONEG_COMPLETE)) {
427 * If we did not enable AN
428 * Speed/Duplex Info should be obtained from SMI
430 phylink = PHY_LINK_UP;
432 bmcr = jme_mdio_read(jme->dev,
436 phylink |= ((bmcr & BMCR_SPEED1000) &&
437 (bmcr & BMCR_SPEED100) == 0) ?
438 PHY_LINK_SPEED_1000M :
439 (bmcr & BMCR_SPEED100) ?
440 PHY_LINK_SPEED_100M :
443 phylink |= (bmcr & BMCR_FULLDPLX) ?
446 strcat(linkmsg, "Forced: ");
449 * Keep polling for speed/duplex resolve complete
451 while (!(phylink & PHY_LINK_SPEEDDPU_RESOLVED) &&
457 phylink = jme_linkstat_from_phy(jme);
459 phylink = jread32(jme, JME_PHY_LINK);
462 pr_err("Waiting speed resolve timeout\n");
464 strcat(linkmsg, "ANed: ");
467 if (jme->phylink == phylink) {
474 jme->phylink = phylink;
477 * The speed/duplex setting of jme->reg_ghc already cleared
478 * by jme_reset_mac_processor()
480 switch (phylink & PHY_LINK_SPEED_MASK) {
481 case PHY_LINK_SPEED_10M:
482 jme->reg_ghc |= GHC_SPEED_10M;
483 strcat(linkmsg, "10 Mbps, ");
485 case PHY_LINK_SPEED_100M:
486 jme->reg_ghc |= GHC_SPEED_100M;
487 strcat(linkmsg, "100 Mbps, ");
489 case PHY_LINK_SPEED_1000M:
490 jme->reg_ghc |= GHC_SPEED_1000M;
491 strcat(linkmsg, "1000 Mbps, ");
497 if (phylink & PHY_LINK_DUPLEX) {
498 jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT);
499 jwrite32(jme, JME_TXTRHD, TXTRHD_FULLDUPLEX);
500 jme->reg_ghc |= GHC_DPX;
502 jwrite32(jme, JME_TXMCS, TXMCS_DEFAULT |
506 jwrite32(jme, JME_TXTRHD, TXTRHD_HALFDUPLEX);
509 jwrite32(jme, JME_GHC, jme->reg_ghc);
511 if (is_buggy250(jme->pdev->device, jme->chiprev)) {
512 jme->reg_gpreg1 &= ~(GPREG1_HALFMODEPATCH |
514 if (!(phylink & PHY_LINK_DUPLEX))
515 jme->reg_gpreg1 |= GPREG1_HALFMODEPATCH;
516 switch (phylink & PHY_LINK_SPEED_MASK) {
517 case PHY_LINK_SPEED_10M:
518 jme_set_phyfifo_8level(jme);
519 jme->reg_gpreg1 |= GPREG1_RSSPATCH;
521 case PHY_LINK_SPEED_100M:
522 jme_set_phyfifo_5level(jme);
523 jme->reg_gpreg1 |= GPREG1_RSSPATCH;
525 case PHY_LINK_SPEED_1000M:
526 jme_set_phyfifo_8level(jme);
532 jwrite32(jme, JME_GPREG1, jme->reg_gpreg1);
534 strcat(linkmsg, (phylink & PHY_LINK_DUPLEX) ?
537 strcat(linkmsg, (phylink & PHY_LINK_MDI_STAT) ?
540 netif_info(jme, link, jme->dev, "Link is up at %s\n", linkmsg);
541 netif_carrier_on(netdev);
546 netif_info(jme, link, jme->dev, "Link is down\n");
548 netif_carrier_off(netdev);
556 jme_setup_tx_resources(struct jme_adapter *jme)
558 struct jme_ring *txring = &(jme->txring[0]);
560 txring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
561 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
571 txring->desc = (void *)ALIGN((unsigned long)(txring->alloc),
573 txring->dma = ALIGN(txring->dmaalloc, RING_DESC_ALIGN);
574 txring->next_to_use = 0;
575 atomic_set(&txring->next_to_clean, 0);
576 atomic_set(&txring->nr_free, jme->tx_ring_size);
578 txring->bufinf = kcalloc(jme->tx_ring_size,
579 sizeof(struct jme_buffer_info),
581 if (unlikely(!(txring->bufinf)))
582 goto err_free_txring;
587 dma_free_coherent(&(jme->pdev->dev),
588 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
594 txring->dmaalloc = 0;
596 txring->bufinf = NULL;
602 jme_free_tx_resources(struct jme_adapter *jme)
605 struct jme_ring *txring = &(jme->txring[0]);
606 struct jme_buffer_info *txbi;
609 if (txring->bufinf) {
610 for (i = 0 ; i < jme->tx_ring_size ; ++i) {
611 txbi = txring->bufinf + i;
613 dev_kfree_skb(txbi->skb);
619 txbi->start_xmit = 0;
621 kfree(txring->bufinf);
624 dma_free_coherent(&(jme->pdev->dev),
625 TX_RING_ALLOC_SIZE(jme->tx_ring_size),
629 txring->alloc = NULL;
631 txring->dmaalloc = 0;
633 txring->bufinf = NULL;
635 txring->next_to_use = 0;
636 atomic_set(&txring->next_to_clean, 0);
637 atomic_set(&txring->nr_free, 0);
641 jme_enable_tx_engine(struct jme_adapter *jme)
646 jwrite32(jme, JME_TXCS, TXCS_DEFAULT | TXCS_SELECT_QUEUE0);
650 * Setup TX Queue 0 DMA Bass Address
652 jwrite32(jme, JME_TXDBA_LO, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
653 jwrite32(jme, JME_TXDBA_HI, (__u64)(jme->txring[0].dma) >> 32);
654 jwrite32(jme, JME_TXNDA, (__u64)jme->txring[0].dma & 0xFFFFFFFFUL);
657 * Setup TX Descptor Count
659 jwrite32(jme, JME_TXQDC, jme->tx_ring_size);
665 jwrite32f(jme, JME_TXCS, jme->reg_txcs |
670 * Start clock for TX MAC Processor
672 jme_mac_txclk_on(jme);
676 jme_disable_tx_engine(struct jme_adapter *jme)
684 jwrite32(jme, JME_TXCS, jme->reg_txcs | TXCS_SELECT_QUEUE0);
687 val = jread32(jme, JME_TXCS);
688 for (i = JME_TX_DISABLE_TIMEOUT ; (val & TXCS_ENABLE) && i > 0 ; --i) {
690 val = jread32(jme, JME_TXCS);
695 pr_err("Disable TX engine timeout\n");
698 * Stop clock for TX MAC Processor
700 jme_mac_txclk_off(jme);
704 jme_set_clean_rxdesc(struct jme_adapter *jme, int i)
706 struct jme_ring *rxring = &(jme->rxring[0]);
707 register struct rxdesc *rxdesc = rxring->desc;
708 struct jme_buffer_info *rxbi = rxring->bufinf;
714 rxdesc->desc1.bufaddrh = cpu_to_le32((__u64)rxbi->mapping >> 32);
715 rxdesc->desc1.bufaddrl = cpu_to_le32(
716 (__u64)rxbi->mapping & 0xFFFFFFFFUL);
717 rxdesc->desc1.datalen = cpu_to_le16(rxbi->len);
718 if (jme->dev->features & NETIF_F_HIGHDMA)
719 rxdesc->desc1.flags = RXFLAG_64BIT;
721 rxdesc->desc1.flags |= RXFLAG_OWN | RXFLAG_INT;
725 jme_make_new_rx_buf(struct jme_adapter *jme, int i)
727 struct jme_ring *rxring = &(jme->rxring[0]);
728 struct jme_buffer_info *rxbi = rxring->bufinf + i;
732 skb = netdev_alloc_skb(jme->dev,
733 jme->dev->mtu + RX_EXTRA_LEN);
737 mapping = dma_map_page(&jme->pdev->dev, virt_to_page(skb->data),
738 offset_in_page(skb->data), skb_tailroom(skb),
740 if (unlikely(dma_mapping_error(&jme->pdev->dev, mapping))) {
745 if (likely(rxbi->mapping))
746 dma_unmap_page(&jme->pdev->dev, rxbi->mapping, rxbi->len,
750 rxbi->len = skb_tailroom(skb);
751 rxbi->mapping = mapping;
756 jme_free_rx_buf(struct jme_adapter *jme, int i)
758 struct jme_ring *rxring = &(jme->rxring[0]);
759 struct jme_buffer_info *rxbi = rxring->bufinf;
763 dma_unmap_page(&jme->pdev->dev, rxbi->mapping, rxbi->len,
765 dev_kfree_skb(rxbi->skb);
773 jme_free_rx_resources(struct jme_adapter *jme)
776 struct jme_ring *rxring = &(jme->rxring[0]);
779 if (rxring->bufinf) {
780 for (i = 0 ; i < jme->rx_ring_size ; ++i)
781 jme_free_rx_buf(jme, i);
782 kfree(rxring->bufinf);
785 dma_free_coherent(&(jme->pdev->dev),
786 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
789 rxring->alloc = NULL;
791 rxring->dmaalloc = 0;
793 rxring->bufinf = NULL;
795 rxring->next_to_use = 0;
796 atomic_set(&rxring->next_to_clean, 0);
800 jme_setup_rx_resources(struct jme_adapter *jme)
803 struct jme_ring *rxring = &(jme->rxring[0]);
805 rxring->alloc = dma_alloc_coherent(&(jme->pdev->dev),
806 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
815 rxring->desc = (void *)ALIGN((unsigned long)(rxring->alloc),
817 rxring->dma = ALIGN(rxring->dmaalloc, RING_DESC_ALIGN);
818 rxring->next_to_use = 0;
819 atomic_set(&rxring->next_to_clean, 0);
821 rxring->bufinf = kcalloc(jme->rx_ring_size,
822 sizeof(struct jme_buffer_info),
824 if (unlikely(!(rxring->bufinf)))
825 goto err_free_rxring;
828 * Initiallize Receive Descriptors
830 for (i = 0 ; i < jme->rx_ring_size ; ++i) {
831 if (unlikely(jme_make_new_rx_buf(jme, i))) {
832 jme_free_rx_resources(jme);
836 jme_set_clean_rxdesc(jme, i);
842 dma_free_coherent(&(jme->pdev->dev),
843 RX_RING_ALLOC_SIZE(jme->rx_ring_size),
848 rxring->dmaalloc = 0;
850 rxring->bufinf = NULL;
856 jme_enable_rx_engine(struct jme_adapter *jme)
861 jwrite32(jme, JME_RXCS, jme->reg_rxcs |
866 * Setup RX DMA Bass Address
868 jwrite32(jme, JME_RXDBA_LO, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
869 jwrite32(jme, JME_RXDBA_HI, (__u64)(jme->rxring[0].dma) >> 32);
870 jwrite32(jme, JME_RXNDA, (__u64)(jme->rxring[0].dma) & 0xFFFFFFFFUL);
873 * Setup RX Descriptor Count
875 jwrite32(jme, JME_RXQDC, jme->rx_ring_size);
878 * Setup Unicast Filter
880 jme_set_unicastaddr(jme->dev);
881 jme_set_multi(jme->dev);
887 jwrite32f(jme, JME_RXCS, jme->reg_rxcs |
893 * Start clock for RX MAC Processor
895 jme_mac_rxclk_on(jme);
899 jme_restart_rx_engine(struct jme_adapter *jme)
904 jwrite32(jme, JME_RXCS, jme->reg_rxcs |
911 jme_disable_rx_engine(struct jme_adapter *jme)
919 jwrite32(jme, JME_RXCS, jme->reg_rxcs);
922 val = jread32(jme, JME_RXCS);
923 for (i = JME_RX_DISABLE_TIMEOUT ; (val & RXCS_ENABLE) && i > 0 ; --i) {
925 val = jread32(jme, JME_RXCS);
930 pr_err("Disable RX engine timeout\n");
933 * Stop clock for RX MAC Processor
935 jme_mac_rxclk_off(jme);
939 jme_udpsum(struct sk_buff *skb)
943 if (skb->len < (ETH_HLEN + sizeof(struct iphdr)))
945 if (skb->protocol != htons(ETH_P_IP))
947 skb_set_network_header(skb, ETH_HLEN);
948 if ((ip_hdr(skb)->protocol != IPPROTO_UDP) ||
949 (skb->len < (ETH_HLEN +
950 (ip_hdr(skb)->ihl << 2) +
951 sizeof(struct udphdr)))) {
952 skb_reset_network_header(skb);
955 skb_set_transport_header(skb,
956 ETH_HLEN + (ip_hdr(skb)->ihl << 2));
957 csum = udp_hdr(skb)->check;
958 skb_reset_transport_header(skb);
959 skb_reset_network_header(skb);
965 jme_rxsum_ok(struct jme_adapter *jme, u16 flags, struct sk_buff *skb)
967 if (!(flags & (RXWBFLAG_TCPON | RXWBFLAG_UDPON | RXWBFLAG_IPV4)))
970 if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_TCPON | RXWBFLAG_TCPCS))
971 == RXWBFLAG_TCPON)) {
972 if (flags & RXWBFLAG_IPV4)
973 netif_err(jme, rx_err, jme->dev, "TCP Checksum error\n");
977 if (unlikely((flags & (RXWBFLAG_MF | RXWBFLAG_UDPON | RXWBFLAG_UDPCS))
978 == RXWBFLAG_UDPON) && jme_udpsum(skb)) {
979 if (flags & RXWBFLAG_IPV4)
980 netif_err(jme, rx_err, jme->dev, "UDP Checksum error\n");
984 if (unlikely((flags & (RXWBFLAG_IPV4 | RXWBFLAG_IPCS))
986 netif_err(jme, rx_err, jme->dev, "IPv4 Checksum error\n");
994 jme_alloc_and_feed_skb(struct jme_adapter *jme, int idx)
996 struct jme_ring *rxring = &(jme->rxring[0]);
997 struct rxdesc *rxdesc = rxring->desc;
998 struct jme_buffer_info *rxbi = rxring->bufinf;
1006 dma_sync_single_for_cpu(&jme->pdev->dev, rxbi->mapping, rxbi->len,
1009 if (unlikely(jme_make_new_rx_buf(jme, idx))) {
1010 dma_sync_single_for_device(&jme->pdev->dev, rxbi->mapping,
1011 rxbi->len, DMA_FROM_DEVICE);
1013 ++(NET_STAT(jme).rx_dropped);
1015 framesize = le16_to_cpu(rxdesc->descwb.framesize)
1018 skb_reserve(skb, RX_PREPAD_SIZE);
1019 skb_put(skb, framesize);
1020 skb->protocol = eth_type_trans(skb, jme->dev);
1022 if (jme_rxsum_ok(jme, le16_to_cpu(rxdesc->descwb.flags), skb))
1023 skb->ip_summed = CHECKSUM_UNNECESSARY;
1025 skb_checksum_none_assert(skb);
1027 if (rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_TAGON)) {
1028 u16 vid = le16_to_cpu(rxdesc->descwb.vlan);
1030 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
1031 NET_STAT(jme).rx_bytes += 4;
1035 if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_DEST)) ==
1036 cpu_to_le16(RXWBFLAG_DEST_MUL))
1037 ++(NET_STAT(jme).multicast);
1039 NET_STAT(jme).rx_bytes += framesize;
1040 ++(NET_STAT(jme).rx_packets);
1043 jme_set_clean_rxdesc(jme, idx);
1048 jme_process_receive(struct jme_adapter *jme, int limit)
1050 struct jme_ring *rxring = &(jme->rxring[0]);
1051 struct rxdesc *rxdesc;
1052 int i, j, ccnt, desccnt, mask = jme->rx_ring_mask;
1054 if (unlikely(!atomic_dec_and_test(&jme->rx_cleaning)))
1057 if (unlikely(atomic_read(&jme->link_changing) != 1))
1060 if (unlikely(!netif_carrier_ok(jme->dev)))
1063 i = atomic_read(&rxring->next_to_clean);
1065 rxdesc = rxring->desc;
1068 if ((rxdesc->descwb.flags & cpu_to_le16(RXWBFLAG_OWN)) ||
1069 !(rxdesc->descwb.desccnt & RXWBDCNT_WBCPL))
1074 desccnt = rxdesc->descwb.desccnt & RXWBDCNT_DCNT;
1076 if (unlikely(desccnt > 1 ||
1077 rxdesc->descwb.errstat & RXWBERR_ALLERR)) {
1079 if (rxdesc->descwb.errstat & RXWBERR_CRCERR)
1080 ++(NET_STAT(jme).rx_crc_errors);
1081 else if (rxdesc->descwb.errstat & RXWBERR_OVERUN)
1082 ++(NET_STAT(jme).rx_fifo_errors);
1084 ++(NET_STAT(jme).rx_errors);
1087 limit -= desccnt - 1;
1089 for (j = i, ccnt = desccnt ; ccnt-- ; ) {
1090 jme_set_clean_rxdesc(jme, j);
1091 j = (j + 1) & (mask);
1095 jme_alloc_and_feed_skb(jme, i);
1098 i = (i + desccnt) & (mask);
1102 atomic_set(&rxring->next_to_clean, i);
1105 atomic_inc(&jme->rx_cleaning);
1107 return limit > 0 ? limit : 0;
1112 jme_attempt_pcc(struct dynpcc_info *dpi, int atmp)
1114 if (likely(atmp == dpi->cur)) {
1119 if (dpi->attempt == atmp) {
1122 dpi->attempt = atmp;
1129 jme_dynamic_pcc(struct jme_adapter *jme)
1131 register struct dynpcc_info *dpi = &(jme->dpi);
1133 if ((NET_STAT(jme).rx_bytes - dpi->last_bytes) > PCC_P3_THRESHOLD)
1134 jme_attempt_pcc(dpi, PCC_P3);
1135 else if ((NET_STAT(jme).rx_packets - dpi->last_pkts) > PCC_P2_THRESHOLD ||
1136 dpi->intr_cnt > PCC_INTR_THRESHOLD)
1137 jme_attempt_pcc(dpi, PCC_P2);
1139 jme_attempt_pcc(dpi, PCC_P1);
1141 if (unlikely(dpi->attempt != dpi->cur && dpi->cnt > 5)) {
1142 if (dpi->attempt < dpi->cur)
1143 tasklet_schedule(&jme->rxclean_task);
1144 jme_set_rx_pcc(jme, dpi->attempt);
1145 dpi->cur = dpi->attempt;
1151 jme_start_pcc_timer(struct jme_adapter *jme)
1153 struct dynpcc_info *dpi = &(jme->dpi);
1154 dpi->last_bytes = NET_STAT(jme).rx_bytes;
1155 dpi->last_pkts = NET_STAT(jme).rx_packets;
1157 jwrite32(jme, JME_TMCSR,
1158 TMCSR_EN | ((0xFFFFFF - PCC_INTERVAL_US) & TMCSR_CNT));
1162 jme_stop_pcc_timer(struct jme_adapter *jme)
1164 jwrite32(jme, JME_TMCSR, 0);
1168 jme_shutdown_nic(struct jme_adapter *jme)
1172 phylink = jme_linkstat_from_phy(jme);
1174 if (!(phylink & PHY_LINK_UP)) {
1176 * Disable all interrupt before issue timer
1179 jwrite32(jme, JME_TIMER2, TMCSR_EN | 0xFFFFFE);
1184 jme_pcc_tasklet(struct tasklet_struct *t)
1186 struct jme_adapter *jme = from_tasklet(jme, t, pcc_task);
1187 struct net_device *netdev = jme->dev;
1189 if (unlikely(test_bit(JME_FLAG_SHUTDOWN, &jme->flags))) {
1190 jme_shutdown_nic(jme);
1194 if (unlikely(!netif_carrier_ok(netdev) ||
1195 (atomic_read(&jme->link_changing) != 1)
1197 jme_stop_pcc_timer(jme);
1201 if (!(test_bit(JME_FLAG_POLL, &jme->flags)))
1202 jme_dynamic_pcc(jme);
1204 jme_start_pcc_timer(jme);
1208 jme_polling_mode(struct jme_adapter *jme)
1210 jme_set_rx_pcc(jme, PCC_OFF);
1214 jme_interrupt_mode(struct jme_adapter *jme)
1216 jme_set_rx_pcc(jme, PCC_P1);
1220 jme_pseudo_hotplug_enabled(struct jme_adapter *jme)
1223 apmc = jread32(jme, JME_APMC);
1224 return apmc & JME_APMC_PSEUDO_HP_EN;
1228 jme_start_shutdown_timer(struct jme_adapter *jme)
1232 apmc = jread32(jme, JME_APMC) | JME_APMC_PCIE_SD_EN;
1233 apmc &= ~JME_APMC_EPIEN_CTRL;
1235 jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_EN);
1238 jwrite32f(jme, JME_APMC, apmc);
1240 jwrite32f(jme, JME_TIMER2, 0);
1241 set_bit(JME_FLAG_SHUTDOWN, &jme->flags);
1242 jwrite32(jme, JME_TMCSR,
1243 TMCSR_EN | ((0xFFFFFF - APMC_PHP_SHUTDOWN_DELAY) & TMCSR_CNT));
1247 jme_stop_shutdown_timer(struct jme_adapter *jme)
1251 jwrite32f(jme, JME_TMCSR, 0);
1252 jwrite32f(jme, JME_TIMER2, 0);
1253 clear_bit(JME_FLAG_SHUTDOWN, &jme->flags);
1255 apmc = jread32(jme, JME_APMC);
1256 apmc &= ~(JME_APMC_PCIE_SD_EN | JME_APMC_EPIEN_CTRL);
1257 jwrite32f(jme, JME_APMC, apmc | JME_APMC_EPIEN_CTRL_DIS);
1259 jwrite32f(jme, JME_APMC, apmc);
1262 static void jme_link_change_work(struct work_struct *work)
1264 struct jme_adapter *jme = container_of(work, struct jme_adapter, linkch_task);
1265 struct net_device *netdev = jme->dev;
1268 while (!atomic_dec_and_test(&jme->link_changing)) {
1269 atomic_inc(&jme->link_changing);
1270 netif_info(jme, intr, jme->dev, "Get link change lock failed\n");
1271 while (atomic_read(&jme->link_changing) != 1)
1272 netif_info(jme, intr, jme->dev, "Waiting link change lock\n");
1275 if (jme_check_link(netdev, 1) && jme->old_mtu == netdev->mtu)
1278 jme->old_mtu = netdev->mtu;
1279 netif_stop_queue(netdev);
1280 if (jme_pseudo_hotplug_enabled(jme))
1281 jme_stop_shutdown_timer(jme);
1283 jme_stop_pcc_timer(jme);
1284 tasklet_disable(&jme->txclean_task);
1285 tasklet_disable(&jme->rxclean_task);
1286 tasklet_disable(&jme->rxempty_task);
1288 if (netif_carrier_ok(netdev)) {
1289 jme_disable_rx_engine(jme);
1290 jme_disable_tx_engine(jme);
1291 jme_reset_mac_processor(jme);
1292 jme_free_rx_resources(jme);
1293 jme_free_tx_resources(jme);
1295 if (test_bit(JME_FLAG_POLL, &jme->flags))
1296 jme_polling_mode(jme);
1298 netif_carrier_off(netdev);
1301 jme_check_link(netdev, 0);
1302 if (netif_carrier_ok(netdev)) {
1303 rc = jme_setup_rx_resources(jme);
1305 pr_err("Allocating resources for RX error, Device STOPPED!\n");
1306 goto out_enable_tasklet;
1309 rc = jme_setup_tx_resources(jme);
1311 pr_err("Allocating resources for TX error, Device STOPPED!\n");
1312 goto err_out_free_rx_resources;
1315 jme_enable_rx_engine(jme);
1316 jme_enable_tx_engine(jme);
1318 netif_start_queue(netdev);
1320 if (test_bit(JME_FLAG_POLL, &jme->flags))
1321 jme_interrupt_mode(jme);
1323 jme_start_pcc_timer(jme);
1324 } else if (jme_pseudo_hotplug_enabled(jme)) {
1325 jme_start_shutdown_timer(jme);
1328 goto out_enable_tasklet;
1330 err_out_free_rx_resources:
1331 jme_free_rx_resources(jme);
1333 tasklet_enable(&jme->txclean_task);
1334 tasklet_enable(&jme->rxclean_task);
1335 tasklet_enable(&jme->rxempty_task);
1337 atomic_inc(&jme->link_changing);
1341 jme_rx_clean_tasklet(struct tasklet_struct *t)
1343 struct jme_adapter *jme = from_tasklet(jme, t, rxclean_task);
1344 struct dynpcc_info *dpi = &(jme->dpi);
1346 jme_process_receive(jme, jme->rx_ring_size);
1352 jme_poll(JME_NAPI_HOLDER(holder), JME_NAPI_WEIGHT(budget))
1354 struct jme_adapter *jme = jme_napi_priv(holder);
1357 rest = jme_process_receive(jme, JME_NAPI_WEIGHT_VAL(budget));
1359 while (atomic_read(&jme->rx_empty) > 0) {
1360 atomic_dec(&jme->rx_empty);
1361 ++(NET_STAT(jme).rx_dropped);
1362 jme_restart_rx_engine(jme);
1364 atomic_inc(&jme->rx_empty);
1367 JME_RX_COMPLETE(netdev, holder);
1368 jme_interrupt_mode(jme);
1371 JME_NAPI_WEIGHT_SET(budget, rest);
1372 return JME_NAPI_WEIGHT_VAL(budget) - rest;
1376 jme_rx_empty_tasklet(struct tasklet_struct *t)
1378 struct jme_adapter *jme = from_tasklet(jme, t, rxempty_task);
1380 if (unlikely(atomic_read(&jme->link_changing) != 1))
1383 if (unlikely(!netif_carrier_ok(jme->dev)))
1386 netif_info(jme, rx_status, jme->dev, "RX Queue Full!\n");
1388 jme_rx_clean_tasklet(&jme->rxclean_task);
1390 while (atomic_read(&jme->rx_empty) > 0) {
1391 atomic_dec(&jme->rx_empty);
1392 ++(NET_STAT(jme).rx_dropped);
1393 jme_restart_rx_engine(jme);
1395 atomic_inc(&jme->rx_empty);
1399 jme_wake_queue_if_stopped(struct jme_adapter *jme)
1401 struct jme_ring *txring = &(jme->txring[0]);
1404 if (unlikely(netif_queue_stopped(jme->dev) &&
1405 atomic_read(&txring->nr_free) >= (jme->tx_wake_threshold))) {
1406 netif_info(jme, tx_done, jme->dev, "TX Queue Waked\n");
1407 netif_wake_queue(jme->dev);
1412 static void jme_tx_clean_tasklet(struct tasklet_struct *t)
1414 struct jme_adapter *jme = from_tasklet(jme, t, txclean_task);
1415 struct jme_ring *txring = &(jme->txring[0]);
1416 struct txdesc *txdesc = txring->desc;
1417 struct jme_buffer_info *txbi = txring->bufinf, *ctxbi, *ttxbi;
1418 int i, j, cnt = 0, max, err, mask;
1420 tx_dbg(jme, "Into txclean\n");
1422 if (unlikely(!atomic_dec_and_test(&jme->tx_cleaning)))
1425 if (unlikely(atomic_read(&jme->link_changing) != 1))
1428 if (unlikely(!netif_carrier_ok(jme->dev)))
1431 max = jme->tx_ring_size - atomic_read(&txring->nr_free);
1432 mask = jme->tx_ring_mask;
1434 for (i = atomic_read(&txring->next_to_clean) ; cnt < max ; ) {
1438 if (likely(ctxbi->skb &&
1439 !(txdesc[i].descwb.flags & TXWBFLAG_OWN))) {
1441 tx_dbg(jme, "txclean: %d+%d@%lu\n",
1442 i, ctxbi->nr_desc, jiffies);
1444 err = txdesc[i].descwb.flags & TXWBFLAG_ALLERR;
1446 for (j = 1 ; j < ctxbi->nr_desc ; ++j) {
1447 ttxbi = txbi + ((i + j) & (mask));
1448 txdesc[(i + j) & (mask)].dw[0] = 0;
1450 dma_unmap_page(&jme->pdev->dev,
1451 ttxbi->mapping, ttxbi->len,
1458 dev_kfree_skb(ctxbi->skb);
1460 cnt += ctxbi->nr_desc;
1462 if (unlikely(err)) {
1463 ++(NET_STAT(jme).tx_carrier_errors);
1465 ++(NET_STAT(jme).tx_packets);
1466 NET_STAT(jme).tx_bytes += ctxbi->len;
1471 ctxbi->start_xmit = 0;
1477 i = (i + ctxbi->nr_desc) & mask;
1482 tx_dbg(jme, "txclean: done %d@%lu\n", i, jiffies);
1483 atomic_set(&txring->next_to_clean, i);
1484 atomic_add(cnt, &txring->nr_free);
1486 jme_wake_queue_if_stopped(jme);
1489 atomic_inc(&jme->tx_cleaning);
1493 jme_intr_msi(struct jme_adapter *jme, u32 intrstat)
1498 jwrite32f(jme, JME_IENC, INTR_ENABLE);
1500 if (intrstat & (INTR_LINKCH | INTR_SWINTR)) {
1502 * Link change event is critical
1503 * all other events are ignored
1505 jwrite32(jme, JME_IEVE, intrstat);
1506 schedule_work(&jme->linkch_task);
1510 if (intrstat & INTR_TMINTR) {
1511 jwrite32(jme, JME_IEVE, INTR_TMINTR);
1512 tasklet_schedule(&jme->pcc_task);
1515 if (intrstat & (INTR_PCCTXTO | INTR_PCCTX)) {
1516 jwrite32(jme, JME_IEVE, INTR_PCCTXTO | INTR_PCCTX | INTR_TX0);
1517 tasklet_schedule(&jme->txclean_task);
1520 if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
1521 jwrite32(jme, JME_IEVE, (intrstat & (INTR_PCCRX0TO |
1527 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
1528 if (intrstat & INTR_RX0EMP)
1529 atomic_inc(&jme->rx_empty);
1531 if ((intrstat & (INTR_PCCRX0TO | INTR_PCCRX0 | INTR_RX0EMP))) {
1532 if (likely(JME_RX_SCHEDULE_PREP(jme))) {
1533 jme_polling_mode(jme);
1534 JME_RX_SCHEDULE(jme);
1538 if (intrstat & INTR_RX0EMP) {
1539 atomic_inc(&jme->rx_empty);
1540 tasklet_hi_schedule(&jme->rxempty_task);
1541 } else if (intrstat & (INTR_PCCRX0TO | INTR_PCCRX0)) {
1542 tasklet_hi_schedule(&jme->rxclean_task);
1548 * Re-enable interrupt
1550 jwrite32f(jme, JME_IENS, INTR_ENABLE);
1554 jme_intr(int irq, void *dev_id)
1556 struct net_device *netdev = dev_id;
1557 struct jme_adapter *jme = netdev_priv(netdev);
1560 intrstat = jread32(jme, JME_IEVE);
1563 * Check if it's really an interrupt for us
1565 if (unlikely((intrstat & INTR_ENABLE) == 0))
1569 * Check if the device still exist
1571 if (unlikely(intrstat == ~((typeof(intrstat))0)))
1574 jme_intr_msi(jme, intrstat);
1580 jme_msi(int irq, void *dev_id)
1582 struct net_device *netdev = dev_id;
1583 struct jme_adapter *jme = netdev_priv(netdev);
1586 intrstat = jread32(jme, JME_IEVE);
1588 jme_intr_msi(jme, intrstat);
1594 jme_reset_link(struct jme_adapter *jme)
1596 jwrite32(jme, JME_TMCSR, TMCSR_SWIT);
1600 jme_restart_an(struct jme_adapter *jme)
1604 spin_lock_bh(&jme->phy_lock);
1605 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1606 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
1607 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
1608 spin_unlock_bh(&jme->phy_lock);
1612 jme_request_irq(struct jme_adapter *jme)
1615 struct net_device *netdev = jme->dev;
1616 irq_handler_t handler = jme_intr;
1617 int irq_flags = IRQF_SHARED;
1619 if (!pci_enable_msi(jme->pdev)) {
1620 set_bit(JME_FLAG_MSI, &jme->flags);
1625 rc = request_irq(jme->pdev->irq, handler, irq_flags, netdev->name,
1629 "Unable to request %s interrupt (return: %d)\n",
1630 test_bit(JME_FLAG_MSI, &jme->flags) ? "MSI" : "INTx",
1633 if (test_bit(JME_FLAG_MSI, &jme->flags)) {
1634 pci_disable_msi(jme->pdev);
1635 clear_bit(JME_FLAG_MSI, &jme->flags);
1638 netdev->irq = jme->pdev->irq;
1645 jme_free_irq(struct jme_adapter *jme)
1647 free_irq(jme->pdev->irq, jme->dev);
1648 if (test_bit(JME_FLAG_MSI, &jme->flags)) {
1649 pci_disable_msi(jme->pdev);
1650 clear_bit(JME_FLAG_MSI, &jme->flags);
1651 jme->dev->irq = jme->pdev->irq;
1656 jme_new_phy_on(struct jme_adapter *jme)
1660 reg = jread32(jme, JME_PHY_PWR);
1661 reg &= ~(PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
1662 PHY_PWR_DWN2 | PHY_PWR_CLKSEL);
1663 jwrite32(jme, JME_PHY_PWR, reg);
1665 pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, ®);
1666 reg &= ~PE1_GPREG0_PBG;
1667 reg |= PE1_GPREG0_ENBG;
1668 pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
1672 jme_new_phy_off(struct jme_adapter *jme)
1676 reg = jread32(jme, JME_PHY_PWR);
1677 reg |= PHY_PWR_DWN1SEL | PHY_PWR_DWN1SW |
1678 PHY_PWR_DWN2 | PHY_PWR_CLKSEL;
1679 jwrite32(jme, JME_PHY_PWR, reg);
1681 pci_read_config_dword(jme->pdev, PCI_PRIV_PE1, ®);
1682 reg &= ~PE1_GPREG0_PBG;
1683 reg |= PE1_GPREG0_PDD3COLD;
1684 pci_write_config_dword(jme->pdev, PCI_PRIV_PE1, reg);
1688 jme_phy_on(struct jme_adapter *jme)
1692 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1693 bmcr &= ~BMCR_PDOWN;
1694 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
1696 if (new_phy_power_ctrl(jme->chip_main_rev))
1697 jme_new_phy_on(jme);
1701 jme_phy_off(struct jme_adapter *jme)
1705 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1707 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, bmcr);
1709 if (new_phy_power_ctrl(jme->chip_main_rev))
1710 jme_new_phy_off(jme);
1714 jme_phy_specreg_read(struct jme_adapter *jme, u32 specreg)
1718 phy_addr = JM_PHY_SPEC_REG_READ | specreg;
1719 jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_ADDR_REG,
1721 return jme_mdio_read(jme->dev, jme->mii_if.phy_id,
1722 JM_PHY_SPEC_DATA_REG);
1726 jme_phy_specreg_write(struct jme_adapter *jme, u32 ext_reg, u32 phy_data)
1730 phy_addr = JM_PHY_SPEC_REG_WRITE | ext_reg;
1731 jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_DATA_REG,
1733 jme_mdio_write(jme->dev, jme->mii_if.phy_id, JM_PHY_SPEC_ADDR_REG,
1738 jme_phy_calibration(struct jme_adapter *jme)
1740 u32 ctrl1000, phy_data;
1744 /* Enabel PHY test mode 1 */
1745 ctrl1000 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_CTRL1000);
1746 ctrl1000 &= ~PHY_GAD_TEST_MODE_MSK;
1747 ctrl1000 |= PHY_GAD_TEST_MODE_1;
1748 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_CTRL1000, ctrl1000);
1750 phy_data = jme_phy_specreg_read(jme, JM_PHY_EXT_COMM_2_REG);
1751 phy_data &= ~JM_PHY_EXT_COMM_2_CALI_MODE_0;
1752 phy_data |= JM_PHY_EXT_COMM_2_CALI_LATCH |
1753 JM_PHY_EXT_COMM_2_CALI_ENABLE;
1754 jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_2_REG, phy_data);
1756 phy_data = jme_phy_specreg_read(jme, JM_PHY_EXT_COMM_2_REG);
1757 phy_data &= ~(JM_PHY_EXT_COMM_2_CALI_ENABLE |
1758 JM_PHY_EXT_COMM_2_CALI_MODE_0 |
1759 JM_PHY_EXT_COMM_2_CALI_LATCH);
1760 jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_2_REG, phy_data);
1762 /* Disable PHY test mode */
1763 ctrl1000 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_CTRL1000);
1764 ctrl1000 &= ~PHY_GAD_TEST_MODE_MSK;
1765 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_CTRL1000, ctrl1000);
1770 jme_phy_setEA(struct jme_adapter *jme)
1772 u32 phy_comm0 = 0, phy_comm1 = 0;
1775 pci_read_config_byte(jme->pdev, PCI_PRIV_SHARE_NICCTRL, &nic_ctrl);
1776 if ((nic_ctrl & 0x3) == JME_FLAG_PHYEA_ENABLE)
1779 switch (jme->pdev->device) {
1780 case PCI_DEVICE_ID_JMICRON_JMC250:
1781 if (((jme->chip_main_rev == 5) &&
1782 ((jme->chip_sub_rev == 0) || (jme->chip_sub_rev == 1) ||
1783 (jme->chip_sub_rev == 3))) ||
1784 (jme->chip_main_rev >= 6)) {
1788 if ((jme->chip_main_rev == 3) &&
1789 ((jme->chip_sub_rev == 1) || (jme->chip_sub_rev == 2)))
1792 case PCI_DEVICE_ID_JMICRON_JMC260:
1793 if (((jme->chip_main_rev == 5) &&
1794 ((jme->chip_sub_rev == 0) || (jme->chip_sub_rev == 1) ||
1795 (jme->chip_sub_rev == 3))) ||
1796 (jme->chip_main_rev >= 6)) {
1800 if ((jme->chip_main_rev == 3) &&
1801 ((jme->chip_sub_rev == 1) || (jme->chip_sub_rev == 2)))
1803 if ((jme->chip_main_rev == 2) && (jme->chip_sub_rev == 0))
1805 if ((jme->chip_main_rev == 2) && (jme->chip_sub_rev == 2))
1812 jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_0_REG, phy_comm0);
1814 jme_phy_specreg_write(jme, JM_PHY_EXT_COMM_1_REG, phy_comm1);
1820 jme_open(struct net_device *netdev)
1822 struct jme_adapter *jme = netdev_priv(netdev);
1825 jme_clear_pm_disable_wol(jme);
1826 JME_NAPI_ENABLE(jme);
1828 tasklet_setup(&jme->txclean_task, jme_tx_clean_tasklet);
1829 tasklet_setup(&jme->rxclean_task, jme_rx_clean_tasklet);
1830 tasklet_setup(&jme->rxempty_task, jme_rx_empty_tasklet);
1832 rc = jme_request_irq(jme);
1839 if (test_bit(JME_FLAG_SSET, &jme->flags))
1840 jme_set_link_ksettings(netdev, &jme->old_cmd);
1842 jme_reset_phy_processor(jme);
1843 jme_phy_calibration(jme);
1845 jme_reset_link(jme);
1850 netif_stop_queue(netdev);
1851 netif_carrier_off(netdev);
1856 jme_set_100m_half(struct jme_adapter *jme)
1861 bmcr = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_BMCR);
1862 tmp = bmcr & ~(BMCR_ANENABLE | BMCR_SPEED100 |
1863 BMCR_SPEED1000 | BMCR_FULLDPLX);
1864 tmp |= BMCR_SPEED100;
1867 jme_mdio_write(jme->dev, jme->mii_if.phy_id, MII_BMCR, tmp);
1870 jwrite32(jme, JME_GHC, GHC_SPEED_100M | GHC_LINK_POLL);
1872 jwrite32(jme, JME_GHC, GHC_SPEED_100M);
1875 #define JME_WAIT_LINK_TIME 2000 /* 2000ms */
1877 jme_wait_link(struct jme_adapter *jme)
1879 u32 phylink, to = JME_WAIT_LINK_TIME;
1882 phylink = jme_linkstat_from_phy(jme);
1883 while (!(phylink & PHY_LINK_UP) && (to -= 10) > 0) {
1884 usleep_range(10000, 11000);
1885 phylink = jme_linkstat_from_phy(jme);
1890 jme_powersave_phy(struct jme_adapter *jme)
1892 if (jme->reg_pmcs && device_may_wakeup(&jme->pdev->dev)) {
1893 jme_set_100m_half(jme);
1894 if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
1896 jme_clear_pm_enable_wol(jme);
1903 jme_close(struct net_device *netdev)
1905 struct jme_adapter *jme = netdev_priv(netdev);
1907 netif_stop_queue(netdev);
1908 netif_carrier_off(netdev);
1913 JME_NAPI_DISABLE(jme);
1915 cancel_work_sync(&jme->linkch_task);
1916 tasklet_kill(&jme->txclean_task);
1917 tasklet_kill(&jme->rxclean_task);
1918 tasklet_kill(&jme->rxempty_task);
1920 jme_disable_rx_engine(jme);
1921 jme_disable_tx_engine(jme);
1922 jme_reset_mac_processor(jme);
1923 jme_free_rx_resources(jme);
1924 jme_free_tx_resources(jme);
1932 jme_alloc_txdesc(struct jme_adapter *jme,
1933 struct sk_buff *skb)
1935 struct jme_ring *txring = &(jme->txring[0]);
1936 int idx, nr_alloc, mask = jme->tx_ring_mask;
1938 idx = txring->next_to_use;
1939 nr_alloc = skb_shinfo(skb)->nr_frags + 2;
1941 if (unlikely(atomic_read(&txring->nr_free) < nr_alloc))
1944 atomic_sub(nr_alloc, &txring->nr_free);
1946 txring->next_to_use = (txring->next_to_use + nr_alloc) & mask;
1952 jme_fill_tx_map(struct pci_dev *pdev,
1953 struct txdesc *txdesc,
1954 struct jme_buffer_info *txbi,
1962 dmaaddr = dma_map_page(&pdev->dev, page, page_offset, len,
1965 if (unlikely(dma_mapping_error(&pdev->dev, dmaaddr)))
1968 dma_sync_single_for_device(&pdev->dev, dmaaddr, len, DMA_TO_DEVICE);
1972 txdesc->desc2.flags = TXFLAG_OWN;
1973 txdesc->desc2.flags |= (hidma) ? TXFLAG_64BIT : 0;
1974 txdesc->desc2.datalen = cpu_to_le16(len);
1975 txdesc->desc2.bufaddrh = cpu_to_le32((__u64)dmaaddr >> 32);
1976 txdesc->desc2.bufaddrl = cpu_to_le32(
1977 (__u64)dmaaddr & 0xFFFFFFFFUL);
1979 txbi->mapping = dmaaddr;
1984 static void jme_drop_tx_map(struct jme_adapter *jme, int startidx, int count)
1986 struct jme_ring *txring = &(jme->txring[0]);
1987 struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
1988 int mask = jme->tx_ring_mask;
1991 for (j = 0 ; j < count ; j++) {
1992 ctxbi = txbi + ((startidx + j + 2) & (mask));
1993 dma_unmap_page(&jme->pdev->dev, ctxbi->mapping, ctxbi->len,
2002 jme_map_tx_skb(struct jme_adapter *jme, struct sk_buff *skb, int idx)
2004 struct jme_ring *txring = &(jme->txring[0]);
2005 struct txdesc *txdesc = txring->desc, *ctxdesc;
2006 struct jme_buffer_info *txbi = txring->bufinf, *ctxbi;
2007 bool hidma = jme->dev->features & NETIF_F_HIGHDMA;
2008 int i, nr_frags = skb_shinfo(skb)->nr_frags;
2009 int mask = jme->tx_ring_mask;
2013 for (i = 0 ; i < nr_frags ; ++i) {
2014 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2016 ctxdesc = txdesc + ((idx + i + 2) & (mask));
2017 ctxbi = txbi + ((idx + i + 2) & (mask));
2019 ret = jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi,
2020 skb_frag_page(frag), skb_frag_off(frag),
2021 skb_frag_size(frag), hidma);
2023 jme_drop_tx_map(jme, idx, i);
2028 len = skb_is_nonlinear(skb) ? skb_headlen(skb) : skb->len;
2029 ctxdesc = txdesc + ((idx + 1) & (mask));
2030 ctxbi = txbi + ((idx + 1) & (mask));
2031 ret = jme_fill_tx_map(jme->pdev, ctxdesc, ctxbi, virt_to_page(skb->data),
2032 offset_in_page(skb->data), len, hidma);
2034 jme_drop_tx_map(jme, idx, i);
2043 jme_tx_tso(struct sk_buff *skb, __le16 *mss, u8 *flags)
2045 *mss = cpu_to_le16(skb_shinfo(skb)->gso_size << TXDESC_MSS_SHIFT);
2047 *flags |= TXFLAG_LSEN;
2049 if (skb->protocol == htons(ETH_P_IP)) {
2050 struct iphdr *iph = ip_hdr(skb);
2053 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
2058 tcp_v6_gso_csum_prep(skb);
2068 jme_tx_csum(struct jme_adapter *jme, struct sk_buff *skb, u8 *flags)
2070 if (skb->ip_summed == CHECKSUM_PARTIAL) {
2073 switch (skb->protocol) {
2074 case htons(ETH_P_IP):
2075 ip_proto = ip_hdr(skb)->protocol;
2077 case htons(ETH_P_IPV6):
2078 ip_proto = ipv6_hdr(skb)->nexthdr;
2087 *flags |= TXFLAG_TCPCS;
2090 *flags |= TXFLAG_UDPCS;
2093 netif_err(jme, tx_err, jme->dev, "Error upper layer protocol\n");
2100 jme_tx_vlan(struct sk_buff *skb, __le16 *vlan, u8 *flags)
2102 if (skb_vlan_tag_present(skb)) {
2103 *flags |= TXFLAG_TAGON;
2104 *vlan = cpu_to_le16(skb_vlan_tag_get(skb));
2109 jme_fill_tx_desc(struct jme_adapter *jme, struct sk_buff *skb, int idx)
2111 struct jme_ring *txring = &(jme->txring[0]);
2112 struct txdesc *txdesc;
2113 struct jme_buffer_info *txbi;
2117 txdesc = (struct txdesc *)txring->desc + idx;
2118 txbi = txring->bufinf + idx;
2124 txdesc->desc1.pktsize = cpu_to_le16(skb->len);
2126 * Set OWN bit at final.
2127 * When kernel transmit faster than NIC.
2128 * And NIC trying to send this descriptor before we tell
2129 * it to start sending this TX queue.
2130 * Other fields are already filled correctly.
2133 flags = TXFLAG_OWN | TXFLAG_INT;
2135 * Set checksum flags while not tso
2137 if (jme_tx_tso(skb, &txdesc->desc1.mss, &flags))
2138 jme_tx_csum(jme, skb, &flags);
2139 jme_tx_vlan(skb, &txdesc->desc1.vlan, &flags);
2140 ret = jme_map_tx_skb(jme, skb, idx);
2144 txdesc->desc1.flags = flags;
2146 * Set tx buffer info after telling NIC to send
2147 * For better tx_clean timing
2150 txbi->nr_desc = skb_shinfo(skb)->nr_frags + 2;
2152 txbi->len = skb->len;
2153 txbi->start_xmit = jiffies;
2154 if (!txbi->start_xmit)
2155 txbi->start_xmit = (0UL-1);
2161 jme_stop_queue_if_full(struct jme_adapter *jme)
2163 struct jme_ring *txring = &(jme->txring[0]);
2164 struct jme_buffer_info *txbi = txring->bufinf;
2165 int idx = atomic_read(&txring->next_to_clean);
2170 if (unlikely(atomic_read(&txring->nr_free) < (MAX_SKB_FRAGS+2))) {
2171 netif_stop_queue(jme->dev);
2172 netif_info(jme, tx_queued, jme->dev, "TX Queue Paused\n");
2174 if (atomic_read(&txring->nr_free)
2175 >= (jme->tx_wake_threshold)) {
2176 netif_wake_queue(jme->dev);
2177 netif_info(jme, tx_queued, jme->dev, "TX Queue Fast Waked\n");
2181 if (unlikely(txbi->start_xmit &&
2182 (jiffies - txbi->start_xmit) >= TX_TIMEOUT &&
2184 netif_stop_queue(jme->dev);
2185 netif_info(jme, tx_queued, jme->dev,
2186 "TX Queue Stopped %d@%lu\n", idx, jiffies);
2191 * This function is already protected by netif_tx_lock()
2195 jme_start_xmit(struct sk_buff *skb, struct net_device *netdev)
2197 struct jme_adapter *jme = netdev_priv(netdev);
2200 if (unlikely(skb_is_gso(skb) && skb_cow_head(skb, 0))) {
2201 dev_kfree_skb_any(skb);
2202 ++(NET_STAT(jme).tx_dropped);
2203 return NETDEV_TX_OK;
2206 idx = jme_alloc_txdesc(jme, skb);
2208 if (unlikely(idx < 0)) {
2209 netif_stop_queue(netdev);
2210 netif_err(jme, tx_err, jme->dev,
2211 "BUG! Tx ring full when queue awake!\n");
2213 return NETDEV_TX_BUSY;
2216 if (jme_fill_tx_desc(jme, skb, idx))
2217 return NETDEV_TX_OK;
2219 jwrite32(jme, JME_TXCS, jme->reg_txcs |
2220 TXCS_SELECT_QUEUE0 |
2224 tx_dbg(jme, "xmit: %d+%d@%lu\n",
2225 idx, skb_shinfo(skb)->nr_frags + 2, jiffies);
2226 jme_stop_queue_if_full(jme);
2228 return NETDEV_TX_OK;
2232 jme_set_unicastaddr(struct net_device *netdev)
2234 struct jme_adapter *jme = netdev_priv(netdev);
2237 val = (netdev->dev_addr[3] & 0xff) << 24 |
2238 (netdev->dev_addr[2] & 0xff) << 16 |
2239 (netdev->dev_addr[1] & 0xff) << 8 |
2240 (netdev->dev_addr[0] & 0xff);
2241 jwrite32(jme, JME_RXUMA_LO, val);
2242 val = (netdev->dev_addr[5] & 0xff) << 8 |
2243 (netdev->dev_addr[4] & 0xff);
2244 jwrite32(jme, JME_RXUMA_HI, val);
2248 jme_set_macaddr(struct net_device *netdev, void *p)
2250 struct jme_adapter *jme = netdev_priv(netdev);
2251 struct sockaddr *addr = p;
2253 if (netif_running(netdev))
2256 spin_lock_bh(&jme->macaddr_lock);
2257 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
2258 jme_set_unicastaddr(netdev);
2259 spin_unlock_bh(&jme->macaddr_lock);
2265 jme_set_multi(struct net_device *netdev)
2267 struct jme_adapter *jme = netdev_priv(netdev);
2268 u32 mc_hash[2] = {};
2270 spin_lock_bh(&jme->rxmcs_lock);
2272 jme->reg_rxmcs |= RXMCS_BRDFRAME | RXMCS_UNIFRAME;
2274 if (netdev->flags & IFF_PROMISC) {
2275 jme->reg_rxmcs |= RXMCS_ALLFRAME;
2276 } else if (netdev->flags & IFF_ALLMULTI) {
2277 jme->reg_rxmcs |= RXMCS_ALLMULFRAME;
2278 } else if (netdev->flags & IFF_MULTICAST) {
2279 struct netdev_hw_addr *ha;
2282 jme->reg_rxmcs |= RXMCS_MULFRAME | RXMCS_MULFILTERED;
2283 netdev_for_each_mc_addr(ha, netdev) {
2284 bit_nr = ether_crc(ETH_ALEN, ha->addr) & 0x3F;
2285 mc_hash[bit_nr >> 5] |= 1 << (bit_nr & 0x1F);
2288 jwrite32(jme, JME_RXMCHT_LO, mc_hash[0]);
2289 jwrite32(jme, JME_RXMCHT_HI, mc_hash[1]);
2293 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
2295 spin_unlock_bh(&jme->rxmcs_lock);
2299 jme_change_mtu(struct net_device *netdev, int new_mtu)
2301 struct jme_adapter *jme = netdev_priv(netdev);
2303 netdev->mtu = new_mtu;
2304 netdev_update_features(netdev);
2306 jme_restart_rx_engine(jme);
2307 jme_reset_link(jme);
2313 jme_tx_timeout(struct net_device *netdev, unsigned int txqueue)
2315 struct jme_adapter *jme = netdev_priv(netdev);
2318 jme_reset_phy_processor(jme);
2319 if (test_bit(JME_FLAG_SSET, &jme->flags))
2320 jme_set_link_ksettings(netdev, &jme->old_cmd);
2323 * Force to Reset the link again
2325 jme_reset_link(jme);
2329 jme_get_drvinfo(struct net_device *netdev,
2330 struct ethtool_drvinfo *info)
2332 struct jme_adapter *jme = netdev_priv(netdev);
2334 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
2335 strlcpy(info->version, DRV_VERSION, sizeof(info->version));
2336 strlcpy(info->bus_info, pci_name(jme->pdev), sizeof(info->bus_info));
2340 jme_get_regs_len(struct net_device *netdev)
2346 mmapio_memcpy(struct jme_adapter *jme, u32 *p, u32 reg, int len)
2350 for (i = 0 ; i < len ; i += 4)
2351 p[i >> 2] = jread32(jme, reg + i);
2355 mdio_memcpy(struct jme_adapter *jme, u32 *p, int reg_nr)
2358 u16 *p16 = (u16 *)p;
2360 for (i = 0 ; i < reg_nr ; ++i)
2361 p16[i] = jme_mdio_read(jme->dev, jme->mii_if.phy_id, i);
2365 jme_get_regs(struct net_device *netdev, struct ethtool_regs *regs, void *p)
2367 struct jme_adapter *jme = netdev_priv(netdev);
2368 u32 *p32 = (u32 *)p;
2370 memset(p, 0xFF, JME_REG_LEN);
2373 mmapio_memcpy(jme, p32, JME_MAC, JME_MAC_LEN);
2376 mmapio_memcpy(jme, p32, JME_PHY, JME_PHY_LEN);
2379 mmapio_memcpy(jme, p32, JME_MISC, JME_MISC_LEN);
2382 mmapio_memcpy(jme, p32, JME_RSS, JME_RSS_LEN);
2385 mdio_memcpy(jme, p32, JME_PHY_REG_NR);
2388 static int jme_get_coalesce(struct net_device *netdev,
2389 struct ethtool_coalesce *ecmd,
2390 struct kernel_ethtool_coalesce *kernel_coal,
2391 struct netlink_ext_ack *extack)
2393 struct jme_adapter *jme = netdev_priv(netdev);
2395 ecmd->tx_coalesce_usecs = PCC_TX_TO;
2396 ecmd->tx_max_coalesced_frames = PCC_TX_CNT;
2398 if (test_bit(JME_FLAG_POLL, &jme->flags)) {
2399 ecmd->use_adaptive_rx_coalesce = false;
2400 ecmd->rx_coalesce_usecs = 0;
2401 ecmd->rx_max_coalesced_frames = 0;
2405 ecmd->use_adaptive_rx_coalesce = true;
2407 switch (jme->dpi.cur) {
2409 ecmd->rx_coalesce_usecs = PCC_P1_TO;
2410 ecmd->rx_max_coalesced_frames = PCC_P1_CNT;
2413 ecmd->rx_coalesce_usecs = PCC_P2_TO;
2414 ecmd->rx_max_coalesced_frames = PCC_P2_CNT;
2417 ecmd->rx_coalesce_usecs = PCC_P3_TO;
2418 ecmd->rx_max_coalesced_frames = PCC_P3_CNT;
2427 static int jme_set_coalesce(struct net_device *netdev,
2428 struct ethtool_coalesce *ecmd,
2429 struct kernel_ethtool_coalesce *kernel_coal,
2430 struct netlink_ext_ack *extack)
2432 struct jme_adapter *jme = netdev_priv(netdev);
2433 struct dynpcc_info *dpi = &(jme->dpi);
2435 if (netif_running(netdev))
2438 if (ecmd->use_adaptive_rx_coalesce &&
2439 test_bit(JME_FLAG_POLL, &jme->flags)) {
2440 clear_bit(JME_FLAG_POLL, &jme->flags);
2441 jme->jme_rx = netif_rx;
2443 dpi->attempt = PCC_P1;
2445 jme_set_rx_pcc(jme, PCC_P1);
2446 jme_interrupt_mode(jme);
2447 } else if (!(ecmd->use_adaptive_rx_coalesce) &&
2448 !(test_bit(JME_FLAG_POLL, &jme->flags))) {
2449 set_bit(JME_FLAG_POLL, &jme->flags);
2450 jme->jme_rx = netif_receive_skb;
2451 jme_interrupt_mode(jme);
2458 jme_get_pauseparam(struct net_device *netdev,
2459 struct ethtool_pauseparam *ecmd)
2461 struct jme_adapter *jme = netdev_priv(netdev);
2464 ecmd->tx_pause = (jme->reg_txpfc & TXPFC_PF_EN) != 0;
2465 ecmd->rx_pause = (jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0;
2467 spin_lock_bh(&jme->phy_lock);
2468 val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
2469 spin_unlock_bh(&jme->phy_lock);
2472 (val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0;
2476 jme_set_pauseparam(struct net_device *netdev,
2477 struct ethtool_pauseparam *ecmd)
2479 struct jme_adapter *jme = netdev_priv(netdev);
2482 if (((jme->reg_txpfc & TXPFC_PF_EN) != 0) ^
2483 (ecmd->tx_pause != 0)) {
2486 jme->reg_txpfc |= TXPFC_PF_EN;
2488 jme->reg_txpfc &= ~TXPFC_PF_EN;
2490 jwrite32(jme, JME_TXPFC, jme->reg_txpfc);
2493 spin_lock_bh(&jme->rxmcs_lock);
2494 if (((jme->reg_rxmcs & RXMCS_FLOWCTRL) != 0) ^
2495 (ecmd->rx_pause != 0)) {
2498 jme->reg_rxmcs |= RXMCS_FLOWCTRL;
2500 jme->reg_rxmcs &= ~RXMCS_FLOWCTRL;
2502 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
2504 spin_unlock_bh(&jme->rxmcs_lock);
2506 spin_lock_bh(&jme->phy_lock);
2507 val = jme_mdio_read(jme->dev, jme->mii_if.phy_id, MII_ADVERTISE);
2508 if (((val & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM)) != 0) ^
2509 (ecmd->autoneg != 0)) {
2512 val |= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2514 val &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
2516 jme_mdio_write(jme->dev, jme->mii_if.phy_id,
2517 MII_ADVERTISE, val);
2519 spin_unlock_bh(&jme->phy_lock);
2525 jme_get_wol(struct net_device *netdev,
2526 struct ethtool_wolinfo *wol)
2528 struct jme_adapter *jme = netdev_priv(netdev);
2530 wol->supported = WAKE_MAGIC | WAKE_PHY;
2534 if (jme->reg_pmcs & (PMCS_LFEN | PMCS_LREN))
2535 wol->wolopts |= WAKE_PHY;
2537 if (jme->reg_pmcs & PMCS_MFEN)
2538 wol->wolopts |= WAKE_MAGIC;
2543 jme_set_wol(struct net_device *netdev,
2544 struct ethtool_wolinfo *wol)
2546 struct jme_adapter *jme = netdev_priv(netdev);
2548 if (wol->wolopts & (WAKE_MAGICSECURE |
2557 if (wol->wolopts & WAKE_PHY)
2558 jme->reg_pmcs |= PMCS_LFEN | PMCS_LREN;
2560 if (wol->wolopts & WAKE_MAGIC)
2561 jme->reg_pmcs |= PMCS_MFEN;
2567 jme_get_link_ksettings(struct net_device *netdev,
2568 struct ethtool_link_ksettings *cmd)
2570 struct jme_adapter *jme = netdev_priv(netdev);
2572 spin_lock_bh(&jme->phy_lock);
2573 mii_ethtool_get_link_ksettings(&jme->mii_if, cmd);
2574 spin_unlock_bh(&jme->phy_lock);
2579 jme_set_link_ksettings(struct net_device *netdev,
2580 const struct ethtool_link_ksettings *cmd)
2582 struct jme_adapter *jme = netdev_priv(netdev);
2585 if (cmd->base.speed == SPEED_1000 &&
2586 cmd->base.autoneg != AUTONEG_ENABLE)
2590 * Check If user changed duplex only while force_media.
2591 * Hardware would not generate link change interrupt.
2593 if (jme->mii_if.force_media &&
2594 cmd->base.autoneg != AUTONEG_ENABLE &&
2595 (jme->mii_if.full_duplex != cmd->base.duplex))
2598 spin_lock_bh(&jme->phy_lock);
2599 rc = mii_ethtool_set_link_ksettings(&jme->mii_if, cmd);
2600 spin_unlock_bh(&jme->phy_lock);
2604 jme_reset_link(jme);
2605 jme->old_cmd = *cmd;
2606 set_bit(JME_FLAG_SSET, &jme->flags);
2613 jme_ioctl(struct net_device *netdev, struct ifreq *rq, int cmd)
2616 struct jme_adapter *jme = netdev_priv(netdev);
2617 struct mii_ioctl_data *mii_data = if_mii(rq);
2618 unsigned int duplex_chg;
2620 if (cmd == SIOCSMIIREG) {
2621 u16 val = mii_data->val_in;
2622 if (!(val & (BMCR_RESET|BMCR_ANENABLE)) &&
2623 (val & BMCR_SPEED1000))
2627 spin_lock_bh(&jme->phy_lock);
2628 rc = generic_mii_ioctl(&jme->mii_if, mii_data, cmd, &duplex_chg);
2629 spin_unlock_bh(&jme->phy_lock);
2631 if (!rc && (cmd == SIOCSMIIREG)) {
2633 jme_reset_link(jme);
2634 jme_get_link_ksettings(netdev, &jme->old_cmd);
2635 set_bit(JME_FLAG_SSET, &jme->flags);
2642 jme_get_link(struct net_device *netdev)
2644 struct jme_adapter *jme = netdev_priv(netdev);
2645 return jread32(jme, JME_PHY_LINK) & PHY_LINK_UP;
2649 jme_get_msglevel(struct net_device *netdev)
2651 struct jme_adapter *jme = netdev_priv(netdev);
2652 return jme->msg_enable;
2656 jme_set_msglevel(struct net_device *netdev, u32 value)
2658 struct jme_adapter *jme = netdev_priv(netdev);
2659 jme->msg_enable = value;
2662 static netdev_features_t
2663 jme_fix_features(struct net_device *netdev, netdev_features_t features)
2665 if (netdev->mtu > 1900)
2666 features &= ~(NETIF_F_ALL_TSO | NETIF_F_CSUM_MASK);
2671 jme_set_features(struct net_device *netdev, netdev_features_t features)
2673 struct jme_adapter *jme = netdev_priv(netdev);
2675 spin_lock_bh(&jme->rxmcs_lock);
2676 if (features & NETIF_F_RXCSUM)
2677 jme->reg_rxmcs |= RXMCS_CHECKSUM;
2679 jme->reg_rxmcs &= ~RXMCS_CHECKSUM;
2680 jwrite32(jme, JME_RXMCS, jme->reg_rxmcs);
2681 spin_unlock_bh(&jme->rxmcs_lock);
2686 #ifdef CONFIG_NET_POLL_CONTROLLER
2687 static void jme_netpoll(struct net_device *dev)
2689 unsigned long flags;
2691 local_irq_save(flags);
2692 jme_intr(dev->irq, dev);
2693 local_irq_restore(flags);
2698 jme_nway_reset(struct net_device *netdev)
2700 struct jme_adapter *jme = netdev_priv(netdev);
2701 jme_restart_an(jme);
2706 jme_smb_read(struct jme_adapter *jme, unsigned int addr)
2711 val = jread32(jme, JME_SMBCSR);
2712 to = JME_SMB_BUSY_TIMEOUT;
2713 while ((val & SMBCSR_BUSY) && --to) {
2715 val = jread32(jme, JME_SMBCSR);
2718 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
2722 jwrite32(jme, JME_SMBINTF,
2723 ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
2724 SMBINTF_HWRWN_READ |
2727 val = jread32(jme, JME_SMBINTF);
2728 to = JME_SMB_BUSY_TIMEOUT;
2729 while ((val & SMBINTF_HWCMD) && --to) {
2731 val = jread32(jme, JME_SMBINTF);
2734 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
2738 return (val & SMBINTF_HWDATR) >> SMBINTF_HWDATR_SHIFT;
2742 jme_smb_write(struct jme_adapter *jme, unsigned int addr, u8 data)
2747 val = jread32(jme, JME_SMBCSR);
2748 to = JME_SMB_BUSY_TIMEOUT;
2749 while ((val & SMBCSR_BUSY) && --to) {
2751 val = jread32(jme, JME_SMBCSR);
2754 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
2758 jwrite32(jme, JME_SMBINTF,
2759 ((data << SMBINTF_HWDATW_SHIFT) & SMBINTF_HWDATW) |
2760 ((addr << SMBINTF_HWADDR_SHIFT) & SMBINTF_HWADDR) |
2761 SMBINTF_HWRWN_WRITE |
2764 val = jread32(jme, JME_SMBINTF);
2765 to = JME_SMB_BUSY_TIMEOUT;
2766 while ((val & SMBINTF_HWCMD) && --to) {
2768 val = jread32(jme, JME_SMBINTF);
2771 netif_err(jme, hw, jme->dev, "SMB Bus Busy\n");
2779 jme_get_eeprom_len(struct net_device *netdev)
2781 struct jme_adapter *jme = netdev_priv(netdev);
2783 val = jread32(jme, JME_SMBCSR);
2784 return (val & SMBCSR_EEPROMD) ? JME_SMB_LEN : 0;
2788 jme_get_eeprom(struct net_device *netdev,
2789 struct ethtool_eeprom *eeprom, u8 *data)
2791 struct jme_adapter *jme = netdev_priv(netdev);
2792 int i, offset = eeprom->offset, len = eeprom->len;
2795 * ethtool will check the boundary for us
2797 eeprom->magic = JME_EEPROM_MAGIC;
2798 for (i = 0 ; i < len ; ++i)
2799 data[i] = jme_smb_read(jme, i + offset);
2805 jme_set_eeprom(struct net_device *netdev,
2806 struct ethtool_eeprom *eeprom, u8 *data)
2808 struct jme_adapter *jme = netdev_priv(netdev);
2809 int i, offset = eeprom->offset, len = eeprom->len;
2811 if (eeprom->magic != JME_EEPROM_MAGIC)
2815 * ethtool will check the boundary for us
2817 for (i = 0 ; i < len ; ++i)
2818 jme_smb_write(jme, i + offset, data[i]);
2823 static const struct ethtool_ops jme_ethtool_ops = {
2824 .supported_coalesce_params = ETHTOOL_COALESCE_USECS |
2825 ETHTOOL_COALESCE_MAX_FRAMES |
2826 ETHTOOL_COALESCE_USE_ADAPTIVE_RX,
2827 .get_drvinfo = jme_get_drvinfo,
2828 .get_regs_len = jme_get_regs_len,
2829 .get_regs = jme_get_regs,
2830 .get_coalesce = jme_get_coalesce,
2831 .set_coalesce = jme_set_coalesce,
2832 .get_pauseparam = jme_get_pauseparam,
2833 .set_pauseparam = jme_set_pauseparam,
2834 .get_wol = jme_get_wol,
2835 .set_wol = jme_set_wol,
2836 .get_link = jme_get_link,
2837 .get_msglevel = jme_get_msglevel,
2838 .set_msglevel = jme_set_msglevel,
2839 .nway_reset = jme_nway_reset,
2840 .get_eeprom_len = jme_get_eeprom_len,
2841 .get_eeprom = jme_get_eeprom,
2842 .set_eeprom = jme_set_eeprom,
2843 .get_link_ksettings = jme_get_link_ksettings,
2844 .set_link_ksettings = jme_set_link_ksettings,
2848 jme_pci_dma64(struct pci_dev *pdev)
2850 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
2851 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
2854 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250 &&
2855 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(40)))
2858 if (!dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32)))
2865 jme_phy_init(struct jme_adapter *jme)
2869 reg26 = jme_mdio_read(jme->dev, jme->mii_if.phy_id, 26);
2870 jme_mdio_write(jme->dev, jme->mii_if.phy_id, 26, reg26 | 0x1000);
2874 jme_check_hw_ver(struct jme_adapter *jme)
2878 chipmode = jread32(jme, JME_CHIPMODE);
2880 jme->fpgaver = (chipmode & CM_FPGAVER_MASK) >> CM_FPGAVER_SHIFT;
2881 jme->chiprev = (chipmode & CM_CHIPREV_MASK) >> CM_CHIPREV_SHIFT;
2882 jme->chip_main_rev = jme->chiprev & 0xF;
2883 jme->chip_sub_rev = (jme->chiprev >> 4) & 0xF;
2886 static const struct net_device_ops jme_netdev_ops = {
2887 .ndo_open = jme_open,
2888 .ndo_stop = jme_close,
2889 .ndo_validate_addr = eth_validate_addr,
2890 .ndo_eth_ioctl = jme_ioctl,
2891 .ndo_start_xmit = jme_start_xmit,
2892 .ndo_set_mac_address = jme_set_macaddr,
2893 .ndo_set_rx_mode = jme_set_multi,
2894 .ndo_change_mtu = jme_change_mtu,
2895 .ndo_tx_timeout = jme_tx_timeout,
2896 .ndo_fix_features = jme_fix_features,
2897 .ndo_set_features = jme_set_features,
2898 #ifdef CONFIG_NET_POLL_CONTROLLER
2899 .ndo_poll_controller = jme_netpoll,
2904 jme_init_one(struct pci_dev *pdev,
2905 const struct pci_device_id *ent)
2907 int rc = 0, using_dac, i;
2908 struct net_device *netdev;
2909 struct jme_adapter *jme;
2914 * set up PCI device basics
2916 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
2917 PCIE_LINK_STATE_CLKPM);
2919 rc = pci_enable_device(pdev);
2921 pr_err("Cannot enable PCI device\n");
2925 using_dac = jme_pci_dma64(pdev);
2926 if (using_dac < 0) {
2927 pr_err("Cannot set PCI DMA Mask\n");
2929 goto err_out_disable_pdev;
2932 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
2933 pr_err("No PCI resource region found\n");
2935 goto err_out_disable_pdev;
2938 rc = pci_request_regions(pdev, DRV_NAME);
2940 pr_err("Cannot obtain PCI resource region\n");
2941 goto err_out_disable_pdev;
2944 pci_set_master(pdev);
2947 * alloc and init net device
2949 netdev = alloc_etherdev(sizeof(*jme));
2952 goto err_out_release_regions;
2954 netdev->netdev_ops = &jme_netdev_ops;
2955 netdev->ethtool_ops = &jme_ethtool_ops;
2956 netdev->watchdog_timeo = TX_TIMEOUT;
2957 netdev->hw_features = NETIF_F_IP_CSUM |
2963 netdev->features = NETIF_F_IP_CSUM |
2968 NETIF_F_HW_VLAN_CTAG_TX |
2969 NETIF_F_HW_VLAN_CTAG_RX;
2971 netdev->features |= NETIF_F_HIGHDMA;
2973 /* MTU range: 1280 - 9202*/
2974 netdev->min_mtu = IPV6_MIN_MTU;
2975 netdev->max_mtu = MAX_ETHERNET_JUMBO_PACKET_SIZE - ETH_HLEN;
2977 SET_NETDEV_DEV(netdev, &pdev->dev);
2978 pci_set_drvdata(pdev, netdev);
2983 jme = netdev_priv(netdev);
2986 jme->jme_rx = netif_rx;
2987 jme->old_mtu = netdev->mtu = 1500;
2989 jme->tx_ring_size = 1 << 10;
2990 jme->tx_ring_mask = jme->tx_ring_size - 1;
2991 jme->tx_wake_threshold = 1 << 9;
2992 jme->rx_ring_size = 1 << 9;
2993 jme->rx_ring_mask = jme->rx_ring_size - 1;
2994 jme->msg_enable = JME_DEF_MSG_ENABLE;
2995 jme->regs = ioremap(pci_resource_start(pdev, 0),
2996 pci_resource_len(pdev, 0));
2998 pr_err("Mapping PCI resource region error\n");
3000 goto err_out_free_netdev;
3004 apmc = jread32(jme, JME_APMC) & ~JME_APMC_PSEUDO_HP_EN;
3005 jwrite32(jme, JME_APMC, apmc);
3006 } else if (force_pseudohp) {
3007 apmc = jread32(jme, JME_APMC) | JME_APMC_PSEUDO_HP_EN;
3008 jwrite32(jme, JME_APMC, apmc);
3011 NETIF_NAPI_SET(netdev, &jme->napi, jme_poll, NAPI_POLL_WEIGHT)
3013 spin_lock_init(&jme->phy_lock);
3014 spin_lock_init(&jme->macaddr_lock);
3015 spin_lock_init(&jme->rxmcs_lock);
3017 atomic_set(&jme->link_changing, 1);
3018 atomic_set(&jme->rx_cleaning, 1);
3019 atomic_set(&jme->tx_cleaning, 1);
3020 atomic_set(&jme->rx_empty, 1);
3022 tasklet_setup(&jme->pcc_task, jme_pcc_tasklet);
3023 INIT_WORK(&jme->linkch_task, jme_link_change_work);
3024 jme->dpi.cur = PCC_P1;
3027 jme->reg_rxcs = RXCS_DEFAULT;
3028 jme->reg_rxmcs = RXMCS_DEFAULT;
3030 jme->reg_pmcs = PMCS_MFEN;
3031 jme->reg_gpreg1 = GPREG1_DEFAULT;
3033 if (jme->reg_rxmcs & RXMCS_CHECKSUM)
3034 netdev->features |= NETIF_F_RXCSUM;
3037 * Get Max Read Req Size from PCI Config Space
3039 pci_read_config_byte(pdev, PCI_DCSR_MRRS, &jme->mrrs);
3040 jme->mrrs &= PCI_DCSR_MRRS_MASK;
3041 switch (jme->mrrs) {
3043 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_128B;
3046 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_256B;
3049 jme->reg_txcs = TXCS_DEFAULT | TXCS_DMASIZE_512B;
3054 * Must check before reset_mac_processor
3056 jme_check_hw_ver(jme);
3057 jme->mii_if.dev = netdev;
3059 jme->mii_if.phy_id = 0;
3060 for (i = 1 ; i < 32 ; ++i) {
3061 bmcr = jme_mdio_read(netdev, i, MII_BMCR);
3062 bmsr = jme_mdio_read(netdev, i, MII_BMSR);
3063 if (bmcr != 0xFFFFU && (bmcr != 0 || bmsr != 0)) {
3064 jme->mii_if.phy_id = i;
3069 if (!jme->mii_if.phy_id) {
3071 pr_err("Can not find phy_id\n");
3075 jme->reg_ghc |= GHC_LINK_POLL;
3077 jme->mii_if.phy_id = 1;
3079 if (pdev->device == PCI_DEVICE_ID_JMICRON_JMC250)
3080 jme->mii_if.supports_gmii = true;
3082 jme->mii_if.supports_gmii = false;
3083 jme->mii_if.phy_id_mask = 0x1F;
3084 jme->mii_if.reg_num_mask = 0x1F;
3085 jme->mii_if.mdio_read = jme_mdio_read;
3086 jme->mii_if.mdio_write = jme_mdio_write;
3088 jme_clear_pm_disable_wol(jme);
3089 device_init_wakeup(&pdev->dev, true);
3091 jme_set_phyfifo_5level(jme);
3092 jme->pcirev = pdev->revision;
3098 * Reset MAC processor and reload EEPROM for MAC Address
3100 jme_reset_mac_processor(jme);
3101 rc = jme_reload_eeprom(jme);
3103 pr_err("Reload eeprom for reading MAC Address error\n");
3106 jme_load_macaddr(netdev);
3109 * Tell stack that we are not ready to work until open()
3111 netif_carrier_off(netdev);
3113 rc = register_netdev(netdev);
3115 pr_err("Cannot register net device\n");
3119 netif_info(jme, probe, jme->dev, "%s%s chiprev:%x pcirev:%x macaddr:%pM\n",
3120 (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC250) ?
3121 "JMC250 Gigabit Ethernet" :
3122 (jme->pdev->device == PCI_DEVICE_ID_JMICRON_JMC260) ?
3123 "JMC260 Fast Ethernet" : "Unknown",
3124 (jme->fpgaver != 0) ? " (FPGA)" : "",
3125 (jme->fpgaver != 0) ? jme->fpgaver : jme->chiprev,
3126 jme->pcirev, netdev->dev_addr);
3132 err_out_free_netdev:
3133 free_netdev(netdev);
3134 err_out_release_regions:
3135 pci_release_regions(pdev);
3136 err_out_disable_pdev:
3137 pci_disable_device(pdev);
3143 jme_remove_one(struct pci_dev *pdev)
3145 struct net_device *netdev = pci_get_drvdata(pdev);
3146 struct jme_adapter *jme = netdev_priv(netdev);
3148 unregister_netdev(netdev);
3150 free_netdev(netdev);
3151 pci_release_regions(pdev);
3152 pci_disable_device(pdev);
3157 jme_shutdown(struct pci_dev *pdev)
3159 struct net_device *netdev = pci_get_drvdata(pdev);
3160 struct jme_adapter *jme = netdev_priv(netdev);
3162 jme_powersave_phy(jme);
3163 pci_pme_active(pdev, true);
3166 #ifdef CONFIG_PM_SLEEP
3168 jme_suspend(struct device *dev)
3170 struct net_device *netdev = dev_get_drvdata(dev);
3171 struct jme_adapter *jme = netdev_priv(netdev);
3173 if (!netif_running(netdev))
3176 atomic_dec(&jme->link_changing);
3178 netif_device_detach(netdev);
3179 netif_stop_queue(netdev);
3182 tasklet_disable(&jme->txclean_task);
3183 tasklet_disable(&jme->rxclean_task);
3184 tasklet_disable(&jme->rxempty_task);
3186 if (netif_carrier_ok(netdev)) {
3187 if (test_bit(JME_FLAG_POLL, &jme->flags))
3188 jme_polling_mode(jme);
3190 jme_stop_pcc_timer(jme);
3191 jme_disable_rx_engine(jme);
3192 jme_disable_tx_engine(jme);
3193 jme_reset_mac_processor(jme);
3194 jme_free_rx_resources(jme);
3195 jme_free_tx_resources(jme);
3196 netif_carrier_off(netdev);
3200 tasklet_enable(&jme->txclean_task);
3201 tasklet_enable(&jme->rxclean_task);
3202 tasklet_enable(&jme->rxempty_task);
3204 jme_powersave_phy(jme);
3210 jme_resume(struct device *dev)
3212 struct net_device *netdev = dev_get_drvdata(dev);
3213 struct jme_adapter *jme = netdev_priv(netdev);
3215 if (!netif_running(netdev))
3218 jme_clear_pm_disable_wol(jme);
3220 if (test_bit(JME_FLAG_SSET, &jme->flags))
3221 jme_set_link_ksettings(netdev, &jme->old_cmd);
3223 jme_reset_phy_processor(jme);
3224 jme_phy_calibration(jme);
3226 netif_device_attach(netdev);
3228 atomic_inc(&jme->link_changing);
3230 jme_reset_link(jme);
3237 static SIMPLE_DEV_PM_OPS(jme_pm_ops, jme_suspend, jme_resume);
3238 #define JME_PM_OPS (&jme_pm_ops)
3242 #define JME_PM_OPS NULL
3245 static const struct pci_device_id jme_pci_tbl[] = {
3246 { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC250) },
3247 { PCI_VDEVICE(JMICRON, PCI_DEVICE_ID_JMICRON_JMC260) },
3251 static struct pci_driver jme_driver = {
3253 .id_table = jme_pci_tbl,
3254 .probe = jme_init_one,
3255 .remove = jme_remove_one,
3256 .shutdown = jme_shutdown,
3257 .driver.pm = JME_PM_OPS,
3261 jme_init_module(void)
3263 pr_info("JMicron JMC2XX ethernet driver version %s\n", DRV_VERSION);
3264 return pci_register_driver(&jme_driver);
3268 jme_cleanup_module(void)
3270 pci_unregister_driver(&jme_driver);
3273 module_init(jme_init_module);
3274 module_exit(jme_cleanup_module);
3277 MODULE_DESCRIPTION("JMicron JMC2x0 PCI Express Ethernet driver");
3278 MODULE_LICENSE("GPL");
3279 MODULE_VERSION(DRV_VERSION);
3280 MODULE_DEVICE_TABLE(pci, jme_pci_tbl);