1 /* SPDX-License-Identifier: GPL-2.0-or-later */
3 * This file contains low level CPU setup functions.
7 #include <asm/processor.h>
9 #include <asm/cputable.h>
10 #include <asm/ppc_asm.h>
11 #include <asm/asm-offsets.h>
12 #include <asm/cache.h>
13 #include <asm/book3s/64/mmu-hash.h>
15 /* Entry: r3 = crap, r4 = ptr to cputable entry
17 * Note that we can be called twice for pseudo-PVRs
19 _GLOBAL(__setup_cpu_power7)
28 li r4,(LPCR_LPES1 >> LPCR_LPES_SH)
33 _GLOBAL(__restore_cpu_power7)
42 li r4,(LPCR_LPES1 >> LPCR_LPES_SH)
47 _GLOBAL(__setup_cpu_power8)
59 ori r3, r3, LPCR_PECEDH
60 li r4,0 /* LPES = 0 */
64 bl __init_PMU_HV_ISA207
68 _GLOBAL(__restore_cpu_power8)
81 ori r3, r3, LPCR_PECEDH
82 li r4,0 /* LPES = 0 */
86 bl __init_PMU_HV_ISA207
90 _GLOBAL(__setup_cpu_power9)
103 LOAD_REG_IMMEDIATE(r4, LPCR_PECEDH | LPCR_PECE_HVEE | LPCR_HVICE | LPCR_HEIC)
105 LOAD_REG_IMMEDIATE(r4, LPCR_UPRT | LPCR_HR)
107 li r4,0 /* LPES = 0 */
108 bl __init_LPCR_ISA300
114 _GLOBAL(__restore_cpu_power9)
128 LOAD_REG_IMMEDIATE(r4, LPCR_PECEDH | LPCR_PECE_HVEE | LPCR_HVICE | LPCR_HEIC)
130 LOAD_REG_IMMEDIATE(r4, LPCR_UPRT | LPCR_HR)
132 li r4,0 /* LPES = 0 */
133 bl __init_LPCR_ISA300
140 /* Disable CPU_FTR_HVMODE and exit if MSR:HV is not set */
144 ld r5,CPU_SPEC_FEATURES(r4)
145 LOAD_REG_IMMEDIATE(r6,CPU_FTR_HVMODE | CPU_FTR_P9_TM_HV_ASSIST)
147 std r5,CPU_SPEC_FEATURES(r4)
151 /* Setup a sane LPCR:
152 * Called with initial LPCR in R3 and desired LPES 2-bit value in R4
154 * LPES = 0b01 (HSRR0/1 used for 0x500)
158 * VC = 0b100 (VPM0=1, VPM1=0, ISL=0)
159 * VRMASD = 0b10000 (L=1, LP=00)
161 * Other bits untouched for now
164 rldimi r3,r5, LPCR_VRMASD_SH, 64-LPCR_VRMASD_SH-5
166 /* POWER9 has no VRMASD */
168 rldimi r3,r4, LPCR_LPES_SH, 64-LPCR_LPES_SH-2
169 ori r3,r3,(LPCR_PECE0|LPCR_PECE1|LPCR_PECE2)
171 rldimi r3,r5, LPCR_DPFD_SH, 64-LPCR_DPFD_SH-3
172 clrrdi r3,r3,1 /* clear HDICE */
174 rldimi r3,r5, LPCR_VC_SH, 0
181 ori r3,r3,FSCR_TAR|FSCR_DSCR|FSCR_EBB
187 ori r3,r3,HFSCR_TAR|HFSCR_TM|HFSCR_BHRB|HFSCR_PM|\
188 HFSCR_DSCR|HFSCR_VECVSX|HFSCR_FP|HFSCR_EBB|HFSCR_MSGP
197 __init_PMU_HV_ISA207: