2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
29 #include <linux/seq_file.h>
30 #include <linux/slab.h>
32 #include <drm/amdgpu_drm.h>
33 #include <drm/drm_debugfs.h>
37 #include "amdgpu_trace.h"
39 #define AMDGPU_IB_TEST_TIMEOUT msecs_to_jiffies(1000)
40 #define AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT msecs_to_jiffies(2000)
44 * IBs (Indirect Buffers) and areas of GPU accessible memory where
45 * commands are stored. You can put a pointer to the IB in the
46 * command ring and the hw will fetch the commands from the IB
47 * and execute them. Generally userspace acceleration drivers
48 * produce command buffers which are send to the kernel and
49 * put in IBs for execution by the requested ring.
53 * amdgpu_ib_get - request an IB (Indirect Buffer)
55 * @adev: amdgpu_device pointer
56 * @vm: amdgpu_vm pointer
57 * @size: requested IB size
58 * @pool_type: IB pool type (delayed, immediate, direct)
59 * @ib: IB object returned
61 * Request an IB (all asics). IBs are allocated using the
63 * Returns 0 on success, error on failure.
65 int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
66 unsigned size, enum amdgpu_ib_pool_type pool_type,
72 r = amdgpu_sa_bo_new(&adev->ib_pools[pool_type],
73 &ib->sa_bo, size, 256);
75 dev_err(adev->dev, "failed to get a new IB (%d)\n", r);
79 ib->ptr = amdgpu_sa_bo_cpu_addr(ib->sa_bo);
82 ib->gpu_addr = amdgpu_sa_bo_gpu_addr(ib->sa_bo);
89 * amdgpu_ib_free - free an IB (Indirect Buffer)
91 * @adev: amdgpu_device pointer
92 * @ib: IB object to free
93 * @f: the fence SA bo need wait on for the ib alloation
95 * Free an IB (all asics).
97 void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
100 amdgpu_sa_bo_free(adev, &ib->sa_bo, f);
104 * amdgpu_ib_schedule - schedule an IB (Indirect Buffer) on the ring
106 * @ring: ring index the IB is associated with
107 * @num_ibs: number of IBs to schedule
108 * @ibs: IB objects to schedule
109 * @job: job to schedule
110 * @f: fence created during this submission
112 * Schedule an IB on the associated ring (all asics).
113 * Returns 0 on success, error on failure.
115 * On SI, there are two parallel engines fed from the primary ring,
116 * the CE (Constant Engine) and the DE (Drawing Engine). Since
117 * resource descriptors have moved to memory, the CE allows you to
118 * prime the caches while the DE is updating register state so that
119 * the resource descriptors will be already in cache when the draw is
120 * processed. To accomplish this, the userspace driver submits two
121 * IBs, one for the CE and one for the DE. If there is a CE IB (called
122 * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
123 * to SI there was just a DE IB.
125 int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
126 struct amdgpu_ib *ibs, struct amdgpu_job *job,
127 struct dma_fence **f)
129 struct amdgpu_device *adev = ring->adev;
130 struct amdgpu_ib *ib = &ibs[0];
131 struct dma_fence *tmp = NULL;
132 bool skip_preamble, need_ctx_switch;
133 unsigned patch_offset = ~0;
134 struct amdgpu_vm *vm;
136 uint32_t status = 0, alloc_size;
137 unsigned fence_flags = 0;
142 bool need_pipe_sync = false;
147 /* ring tests don't use a job */
150 fence_ctx = job->base.s_fence ?
151 job->base.s_fence->scheduled.context : 0;
157 if (!ring->sched.ready) {
158 dev_err(adev->dev, "couldn't schedule ib on ring <%s>\n", ring->name);
162 if (vm && !job->vmid) {
163 dev_err(adev->dev, "VM IB without ID\n");
167 if ((ib->flags & AMDGPU_IB_FLAGS_SECURE) &&
168 (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)) {
169 dev_err(adev->dev, "secure submissions not supported on compute rings\n");
173 alloc_size = ring->funcs->emit_frame_size + num_ibs *
174 ring->funcs->emit_ib_size;
176 r = amdgpu_ring_alloc(ring, alloc_size);
178 dev_err(adev->dev, "scheduling IB failed (%d).\n", r);
182 need_ctx_switch = ring->current_ctx != fence_ctx;
183 if (ring->funcs->emit_pipeline_sync && job &&
184 ((tmp = amdgpu_sync_get_fence(&job->sched_sync)) ||
185 (amdgpu_sriov_vf(adev) && need_ctx_switch) ||
186 amdgpu_vm_need_pipeline_sync(ring, job))) {
187 need_pipe_sync = true;
190 trace_amdgpu_ib_pipe_sync(job, tmp);
195 if ((ib->flags & AMDGPU_IB_FLAG_EMIT_MEM_SYNC) && ring->funcs->emit_mem_sync)
196 ring->funcs->emit_mem_sync(ring);
198 if (ring->funcs->insert_start)
199 ring->funcs->insert_start(ring);
202 r = amdgpu_vm_flush(ring, job, need_pipe_sync);
204 amdgpu_ring_undo(ring);
209 if (job && ring->funcs->init_cond_exec)
210 patch_offset = amdgpu_ring_init_cond_exec(ring);
213 if (!(adev->flags & AMD_IS_APU))
216 if (ring->funcs->emit_hdp_flush)
217 amdgpu_ring_emit_hdp_flush(ring);
219 amdgpu_asic_flush_hdp(adev, ring);
223 status |= AMDGPU_HAVE_CTX_SWITCH;
225 skip_preamble = ring->current_ctx == fence_ctx;
226 if (job && ring->funcs->emit_cntxcntl) {
227 status |= job->preamble_status;
228 status |= job->preemption_status;
229 amdgpu_ring_emit_cntxcntl(ring, status);
232 /* Setup initial TMZiness and send it off.
235 if (job && ring->funcs->emit_frame_cntl) {
236 secure = ib->flags & AMDGPU_IB_FLAGS_SECURE;
237 amdgpu_ring_emit_frame_cntl(ring, true, secure);
240 for (i = 0; i < num_ibs; ++i) {
243 /* drop preamble IBs if we don't have a context switch */
244 if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) &&
246 !(status & AMDGPU_PREAMBLE_IB_PRESENT_FIRST) &&
248 !amdgpu_sriov_vf(adev)) /* for SRIOV preemption, Preamble CE ib must be inserted anyway */
251 if (job && ring->funcs->emit_frame_cntl) {
252 if (secure != !!(ib->flags & AMDGPU_IB_FLAGS_SECURE)) {
253 amdgpu_ring_emit_frame_cntl(ring, false, secure);
255 amdgpu_ring_emit_frame_cntl(ring, true, secure);
259 amdgpu_ring_emit_ib(ring, job, ib, status);
260 status &= ~AMDGPU_HAVE_CTX_SWITCH;
263 if (job && ring->funcs->emit_frame_cntl)
264 amdgpu_ring_emit_frame_cntl(ring, false, secure);
267 if (!(adev->flags & AMD_IS_APU))
269 amdgpu_asic_invalidate_hdp(adev, ring);
271 if (ib->flags & AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE)
272 fence_flags |= AMDGPU_FENCE_FLAG_TC_WB_ONLY;
274 /* wrap the last IB with fence */
275 if (job && job->uf_addr) {
276 amdgpu_ring_emit_fence(ring, job->uf_addr, job->uf_sequence,
277 fence_flags | AMDGPU_FENCE_FLAG_64BIT);
280 r = amdgpu_fence_emit(ring, f, fence_flags);
282 dev_err(adev->dev, "failed to emit fence (%d)\n", r);
283 if (job && job->vmid)
284 amdgpu_vmid_reset(adev, ring->funcs->vmhub, job->vmid);
285 amdgpu_ring_undo(ring);
289 if (ring->funcs->insert_end)
290 ring->funcs->insert_end(ring);
292 if (patch_offset != ~0 && ring->funcs->patch_cond_exec)
293 amdgpu_ring_patch_cond_exec(ring, patch_offset);
295 ring->current_ctx = fence_ctx;
296 if (vm && ring->funcs->emit_switch_buffer)
297 amdgpu_ring_emit_switch_buffer(ring);
298 amdgpu_ring_commit(ring);
303 * amdgpu_ib_pool_init - Init the IB (Indirect Buffer) pool
305 * @adev: amdgpu_device pointer
307 * Initialize the suballocator to manage a pool of memory
308 * for use as IBs (all asics).
309 * Returns 0 on success, error on failure.
311 int amdgpu_ib_pool_init(struct amdgpu_device *adev)
316 if (adev->ib_pool_ready)
319 for (i = 0; i < AMDGPU_IB_POOL_MAX; i++) {
320 if (i == AMDGPU_IB_POOL_DIRECT)
321 size = PAGE_SIZE * 2;
323 size = AMDGPU_IB_POOL_SIZE;
325 r = amdgpu_sa_bo_manager_init(adev, &adev->ib_pools[i],
326 size, AMDGPU_GPU_PAGE_SIZE,
327 AMDGPU_GEM_DOMAIN_GTT);
331 adev->ib_pool_ready = true;
337 amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]);
342 * amdgpu_ib_pool_fini - Free the IB (Indirect Buffer) pool
344 * @adev: amdgpu_device pointer
346 * Tear down the suballocator managing the pool of memory
347 * for use as IBs (all asics).
349 void amdgpu_ib_pool_fini(struct amdgpu_device *adev)
353 if (!adev->ib_pool_ready)
356 for (i = 0; i < AMDGPU_IB_POOL_MAX; i++)
357 amdgpu_sa_bo_manager_fini(adev, &adev->ib_pools[i]);
358 adev->ib_pool_ready = false;
362 * amdgpu_ib_ring_tests - test IBs on the rings
364 * @adev: amdgpu_device pointer
366 * Test an IB (Indirect Buffer) on each ring.
367 * If the test fails, disable the ring.
368 * Returns 0 on success, error if the primary GFX ring
371 int amdgpu_ib_ring_tests(struct amdgpu_device *adev)
373 long tmo_gfx, tmo_mm;
377 tmo_mm = tmo_gfx = AMDGPU_IB_TEST_TIMEOUT;
378 if (amdgpu_sriov_vf(adev)) {
379 /* for MM engines in hypervisor side they are not scheduled together
380 * with CP and SDMA engines, so even in exclusive mode MM engine could
381 * still running on other VF thus the IB TEST TIMEOUT for MM engines
382 * under SR-IOV should be set to a long time. 8 sec should be enough
383 * for the MM comes back to this VF.
385 tmo_mm = 8 * AMDGPU_IB_TEST_TIMEOUT;
388 if (amdgpu_sriov_runtime(adev)) {
389 /* for CP & SDMA engines since they are scheduled together so
390 * need to make the timeout width enough to cover the time
391 * cost waiting for it coming back under RUNTIME only
393 tmo_gfx = 8 * AMDGPU_IB_TEST_TIMEOUT;
394 } else if (adev->gmc.xgmi.hive_id) {
395 tmo_gfx = AMDGPU_IB_TEST_GFX_XGMI_TIMEOUT;
398 for (i = 0; i < adev->num_rings; ++i) {
399 struct amdgpu_ring *ring = adev->rings[i];
402 /* KIQ rings don't have an IB test because we never submit IBs
403 * to them and they have no interrupt support.
405 if (!ring->sched.ready || !ring->funcs->test_ib)
408 /* MM engine need more time */
409 if (ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
410 ring->funcs->type == AMDGPU_RING_TYPE_VCE ||
411 ring->funcs->type == AMDGPU_RING_TYPE_UVD_ENC ||
412 ring->funcs->type == AMDGPU_RING_TYPE_VCN_DEC ||
413 ring->funcs->type == AMDGPU_RING_TYPE_VCN_ENC ||
414 ring->funcs->type == AMDGPU_RING_TYPE_VCN_JPEG)
419 r = amdgpu_ring_test_ib(ring, tmo);
421 DRM_DEV_DEBUG(adev->dev, "ib test on %s succeeded\n",
426 ring->sched.ready = false;
427 DRM_DEV_ERROR(adev->dev, "IB test failed on %s (%d).\n",
430 if (ring == &adev->gfx.gfx_ring[0]) {
431 /* oh, oh, that's really bad */
432 adev->accel_working = false;
445 #if defined(CONFIG_DEBUG_FS)
447 static int amdgpu_debugfs_sa_info(struct seq_file *m, void *data)
449 struct drm_info_node *node = (struct drm_info_node *) m->private;
450 struct drm_device *dev = node->minor->dev;
451 struct amdgpu_device *adev = drm_to_adev(dev);
453 seq_printf(m, "--------------------- DELAYED --------------------- \n");
454 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DELAYED],
456 seq_printf(m, "-------------------- IMMEDIATE -------------------- \n");
457 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_IMMEDIATE],
459 seq_printf(m, "--------------------- DIRECT ---------------------- \n");
460 amdgpu_sa_bo_dump_debug_info(&adev->ib_pools[AMDGPU_IB_POOL_DIRECT], m);
465 static const struct drm_info_list amdgpu_debugfs_sa_list[] = {
466 {"amdgpu_sa_info", &amdgpu_debugfs_sa_info, 0, NULL},
471 int amdgpu_debugfs_sa_init(struct amdgpu_device *adev)
473 #if defined(CONFIG_DEBUG_FS)
474 return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_sa_list,
475 ARRAY_SIZE(amdgpu_debugfs_sa_list));