2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
23 * Authors: Dave Airlie
27 #include <linux/export.h>
28 #include <linux/pci.h>
30 #include <drm/drm_edid.h>
31 #include <drm/amdgpu_drm.h>
33 #include "amdgpu_i2c.h"
34 #include "amdgpu_atombios.h"
36 #include "atombios_dp.h"
37 #include "atombios_i2c.h"
40 static int amdgpu_i2c_pre_xfer(struct i2c_adapter *i2c_adap)
42 struct amdgpu_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
43 struct amdgpu_device *adev = drm_to_adev(i2c->dev);
44 struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
47 mutex_lock(&i2c->mutex);
49 /* switch the pads to ddc mode */
50 if (rec->hw_capable) {
51 temp = RREG32(rec->mask_clk_reg);
53 WREG32(rec->mask_clk_reg, temp);
56 /* clear the output pin values */
57 temp = RREG32(rec->a_clk_reg) & ~rec->a_clk_mask;
58 WREG32(rec->a_clk_reg, temp);
60 temp = RREG32(rec->a_data_reg) & ~rec->a_data_mask;
61 WREG32(rec->a_data_reg, temp);
63 /* set the pins to input */
64 temp = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
65 WREG32(rec->en_clk_reg, temp);
67 temp = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
68 WREG32(rec->en_data_reg, temp);
70 /* mask the gpio pins for software use */
71 temp = RREG32(rec->mask_clk_reg) | rec->mask_clk_mask;
72 WREG32(rec->mask_clk_reg, temp);
73 temp = RREG32(rec->mask_clk_reg);
75 temp = RREG32(rec->mask_data_reg) | rec->mask_data_mask;
76 WREG32(rec->mask_data_reg, temp);
77 temp = RREG32(rec->mask_data_reg);
82 static void amdgpu_i2c_post_xfer(struct i2c_adapter *i2c_adap)
84 struct amdgpu_i2c_chan *i2c = i2c_get_adapdata(i2c_adap);
85 struct amdgpu_device *adev = drm_to_adev(i2c->dev);
86 struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
89 /* unmask the gpio pins for software use */
90 temp = RREG32(rec->mask_clk_reg) & ~rec->mask_clk_mask;
91 WREG32(rec->mask_clk_reg, temp);
92 temp = RREG32(rec->mask_clk_reg);
94 temp = RREG32(rec->mask_data_reg) & ~rec->mask_data_mask;
95 WREG32(rec->mask_data_reg, temp);
96 temp = RREG32(rec->mask_data_reg);
98 mutex_unlock(&i2c->mutex);
101 static int amdgpu_i2c_get_clock(void *i2c_priv)
103 struct amdgpu_i2c_chan *i2c = i2c_priv;
104 struct amdgpu_device *adev = drm_to_adev(i2c->dev);
105 struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
108 /* read the value off the pin */
109 val = RREG32(rec->y_clk_reg);
110 val &= rec->y_clk_mask;
116 static int amdgpu_i2c_get_data(void *i2c_priv)
118 struct amdgpu_i2c_chan *i2c = i2c_priv;
119 struct amdgpu_device *adev = drm_to_adev(i2c->dev);
120 struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
123 /* read the value off the pin */
124 val = RREG32(rec->y_data_reg);
125 val &= rec->y_data_mask;
130 static void amdgpu_i2c_set_clock(void *i2c_priv, int clock)
132 struct amdgpu_i2c_chan *i2c = i2c_priv;
133 struct amdgpu_device *adev = drm_to_adev(i2c->dev);
134 struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
137 /* set pin direction */
138 val = RREG32(rec->en_clk_reg) & ~rec->en_clk_mask;
139 val |= clock ? 0 : rec->en_clk_mask;
140 WREG32(rec->en_clk_reg, val);
143 static void amdgpu_i2c_set_data(void *i2c_priv, int data)
145 struct amdgpu_i2c_chan *i2c = i2c_priv;
146 struct amdgpu_device *adev = drm_to_adev(i2c->dev);
147 struct amdgpu_i2c_bus_rec *rec = &i2c->rec;
150 /* set pin direction */
151 val = RREG32(rec->en_data_reg) & ~rec->en_data_mask;
152 val |= data ? 0 : rec->en_data_mask;
153 WREG32(rec->en_data_reg, val);
156 static const struct i2c_algorithm amdgpu_atombios_i2c_algo = {
157 .master_xfer = amdgpu_atombios_i2c_xfer,
158 .functionality = amdgpu_atombios_i2c_func,
161 struct amdgpu_i2c_chan *amdgpu_i2c_create(struct drm_device *dev,
162 const struct amdgpu_i2c_bus_rec *rec,
165 struct amdgpu_i2c_chan *i2c;
168 /* don't add the mm_i2c bus unless hw_i2c is enabled */
169 if (rec->mm_i2c && (amdgpu_hw_i2c == 0))
172 i2c = kzalloc(sizeof(struct amdgpu_i2c_chan), GFP_KERNEL);
177 i2c->adapter.owner = THIS_MODULE;
178 i2c->adapter.dev.parent = dev->dev;
180 i2c_set_adapdata(&i2c->adapter, i2c);
181 mutex_init(&i2c->mutex);
182 if (rec->hw_capable &&
184 /* hw i2c using atom */
185 snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
186 "AMDGPU i2c hw bus %s", name);
187 i2c->adapter.algo = &amdgpu_atombios_i2c_algo;
188 ret = i2c_add_adapter(&i2c->adapter);
192 /* set the amdgpu bit adapter */
193 snprintf(i2c->adapter.name, sizeof(i2c->adapter.name),
194 "AMDGPU i2c bit bus %s", name);
195 i2c->adapter.algo_data = &i2c->bit;
196 i2c->bit.pre_xfer = amdgpu_i2c_pre_xfer;
197 i2c->bit.post_xfer = amdgpu_i2c_post_xfer;
198 i2c->bit.setsda = amdgpu_i2c_set_data;
199 i2c->bit.setscl = amdgpu_i2c_set_clock;
200 i2c->bit.getsda = amdgpu_i2c_get_data;
201 i2c->bit.getscl = amdgpu_i2c_get_clock;
202 i2c->bit.udelay = 10;
203 i2c->bit.timeout = usecs_to_jiffies(2200); /* from VESA */
205 ret = i2c_bit_add_bus(&i2c->adapter);
207 DRM_ERROR("Failed to register bit i2c %s\n", name);
219 void amdgpu_i2c_destroy(struct amdgpu_i2c_chan *i2c)
223 WARN_ON(i2c->has_aux);
224 i2c_del_adapter(&i2c->adapter);
228 /* remove all the buses */
229 void amdgpu_i2c_fini(struct amdgpu_device *adev)
233 for (i = 0; i < AMDGPU_MAX_I2C_BUS; i++) {
234 if (adev->i2c_bus[i]) {
235 amdgpu_i2c_destroy(adev->i2c_bus[i]);
236 adev->i2c_bus[i] = NULL;
241 /* looks up bus based on id */
242 struct amdgpu_i2c_chan *
243 amdgpu_i2c_lookup(struct amdgpu_device *adev,
244 const struct amdgpu_i2c_bus_rec *i2c_bus)
248 for (i = 0; i < AMDGPU_MAX_I2C_BUS; i++) {
249 if (adev->i2c_bus[i] &&
250 (adev->i2c_bus[i]->rec.i2c_id == i2c_bus->i2c_id)) {
251 return adev->i2c_bus[i];
257 static int amdgpu_i2c_get_byte(struct amdgpu_i2c_chan *i2c_bus,
264 struct i2c_msg msgs[] = {
282 if (i2c_transfer(&i2c_bus->adapter, msgs, 2) != 2) {
283 DRM_DEBUG("i2c 0x%02x read failed\n", addr);
288 DRM_DEBUG("val = 0x%02x\n", *val);
293 static int amdgpu_i2c_put_byte(struct amdgpu_i2c_chan *i2c_bus,
299 struct i2c_msg msg = {
309 if (i2c_transfer(&i2c_bus->adapter, &msg, 1) != 1) {
310 DRM_DEBUG("i2c 0x%02x 0x%02x write failed\n", addr, val);
317 /* ddc router switching */
319 amdgpu_i2c_router_select_ddc_port(const struct amdgpu_connector *amdgpu_connector)
323 if (!amdgpu_connector->router.ddc_valid)
326 if (!amdgpu_connector->router_bus)
329 if (amdgpu_i2c_get_byte(amdgpu_connector->router_bus,
330 amdgpu_connector->router.i2c_addr,
333 val &= ~amdgpu_connector->router.ddc_mux_control_pin;
334 amdgpu_i2c_put_byte(amdgpu_connector->router_bus,
335 amdgpu_connector->router.i2c_addr,
337 if (amdgpu_i2c_get_byte(amdgpu_connector->router_bus,
338 amdgpu_connector->router.i2c_addr,
341 val &= ~amdgpu_connector->router.ddc_mux_control_pin;
342 val |= amdgpu_connector->router.ddc_mux_state;
343 amdgpu_i2c_put_byte(amdgpu_connector->router_bus,
344 amdgpu_connector->router.i2c_addr,
348 /* clock/data router switching */
350 amdgpu_i2c_router_select_cd_port(const struct amdgpu_connector *amdgpu_connector)
354 if (!amdgpu_connector->router.cd_valid)
357 if (!amdgpu_connector->router_bus)
360 if (amdgpu_i2c_get_byte(amdgpu_connector->router_bus,
361 amdgpu_connector->router.i2c_addr,
364 val &= ~amdgpu_connector->router.cd_mux_control_pin;
365 amdgpu_i2c_put_byte(amdgpu_connector->router_bus,
366 amdgpu_connector->router.i2c_addr,
368 if (amdgpu_i2c_get_byte(amdgpu_connector->router_bus,
369 amdgpu_connector->router.i2c_addr,
372 val &= ~amdgpu_connector->router.cd_mux_control_pin;
373 val |= amdgpu_connector->router.cd_mux_state;
374 amdgpu_i2c_put_byte(amdgpu_connector->router_bus,
375 amdgpu_connector->router.i2c_addr,