2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #ifndef __AMDGPU_OBJECT_H__
29 #define __AMDGPU_OBJECT_H__
31 #include <drm/amdgpu_drm.h>
33 #include "amdgpu_res_cursor.h"
35 #ifdef CONFIG_MMU_NOTIFIER
36 #include <linux/mmu_notifier.h>
39 #define AMDGPU_BO_INVALID_OFFSET LONG_MAX
40 #define AMDGPU_BO_MAX_PLACEMENTS 3
42 /* BO flag to indicate a KFD userptr BO */
43 #define AMDGPU_AMDKFD_CREATE_USERPTR_BO (1ULL << 63)
45 #define to_amdgpu_bo_user(abo) container_of((abo), struct amdgpu_bo_user, bo)
46 #define to_amdgpu_bo_vm(abo) container_of((abo), struct amdgpu_bo_vm, bo)
48 struct amdgpu_bo_param {
55 enum ttm_bo_type type;
57 struct dma_resv *resv;
58 void (*destroy)(struct ttm_buffer_object *bo);
59 /* xcp partition number plus 1, 0 means any partition */
63 /* bo virtual addresses in a vm */
64 struct amdgpu_bo_va_mapping {
65 struct amdgpu_bo_va *bo_va;
66 struct list_head list;
70 uint64_t __subtree_last;
75 /* User space allocated BO in a VM */
77 struct amdgpu_vm_bo_base base;
79 /* protected by bo being reserved */
82 /* all other members protected by the VM PD being reserved */
83 struct dma_fence *last_pt_update;
85 /* mappings for this bo_va */
86 struct list_head invalids;
87 struct list_head valids;
89 /* If the mappings are cleared or filled */
95 * protected by vm reservation lock
96 * if non-zero, cannot unmap from GPU because user queues may still access it
98 unsigned int queue_refcount;
102 /* Protected by tbo.reserved */
103 u32 preferred_domains;
105 struct ttm_place placements[AMDGPU_BO_MAX_PLACEMENTS];
106 struct ttm_placement placement;
107 struct ttm_buffer_object tbo;
108 struct ttm_bo_kmap_obj kmap;
110 /* per VM structure for page tables and with virtual addresses */
111 struct amdgpu_vm_bo_base *vm_bo;
112 /* Constant after initialization */
113 struct amdgpu_bo *parent;
115 #ifdef CONFIG_MMU_NOTIFIER
116 struct mmu_interval_notifier notifier;
118 struct kgd_mem *kfd_bo;
121 * For GPUs with spatial partitioning, xcp partition number, -1 means
122 * any partition. For other ASICs without spatial partition, always 0
123 * for memory accounting.
128 struct amdgpu_bo_user {
137 struct amdgpu_bo_vm {
139 struct amdgpu_vm_bo_base entries[];
142 static inline struct amdgpu_bo *ttm_to_amdgpu_bo(struct ttm_buffer_object *tbo)
144 return container_of(tbo, struct amdgpu_bo, tbo);
148 * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
149 * @mem_type: ttm memory type
151 * Returns corresponding domain of the ttm mem_type
153 static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
157 return AMDGPU_GEM_DOMAIN_VRAM;
159 return AMDGPU_GEM_DOMAIN_GTT;
161 return AMDGPU_GEM_DOMAIN_CPU;
163 return AMDGPU_GEM_DOMAIN_GDS;
165 return AMDGPU_GEM_DOMAIN_GWS;
167 return AMDGPU_GEM_DOMAIN_OA;
168 case AMDGPU_PL_DOORBELL:
169 return AMDGPU_GEM_DOMAIN_DOORBELL;
177 * amdgpu_bo_reserve - reserve bo
179 * @no_intr: don't return -ERESTARTSYS on pending signal
182 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
183 * a signal. Release all buffer reservations and return to user-space.
185 static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
187 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
190 r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
191 if (unlikely(r != 0)) {
192 if (r != -ERESTARTSYS)
193 dev_err(adev->dev, "%p reserve failed\n", bo);
199 static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
201 ttm_bo_unreserve(&bo->tbo);
204 static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
206 return bo->tbo.base.size;
209 static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
211 return bo->tbo.base.size / AMDGPU_GPU_PAGE_SIZE;
214 static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
216 return (bo->tbo.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
220 * amdgpu_bo_mmap_offset - return mmap offset of bo
221 * @bo: amdgpu object for which we query the offset
223 * Returns mmap offset of the object.
225 static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
227 return drm_vma_node_offset_addr(&bo->tbo.base.vma_node);
231 * amdgpu_bo_explicit_sync - return whether the bo is explicitly synced
233 static inline bool amdgpu_bo_explicit_sync(struct amdgpu_bo *bo)
235 return bo->flags & AMDGPU_GEM_CREATE_EXPLICIT_SYNC;
239 * amdgpu_bo_encrypted - test if the BO is encrypted
240 * @bo: pointer to a buffer object
242 * Return true if the buffer object is encrypted, false otherwise.
244 static inline bool amdgpu_bo_encrypted(struct amdgpu_bo *bo)
246 return bo->flags & AMDGPU_GEM_CREATE_ENCRYPTED;
249 bool amdgpu_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
250 void amdgpu_bo_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
252 int amdgpu_bo_create(struct amdgpu_device *adev,
253 struct amdgpu_bo_param *bp,
254 struct amdgpu_bo **bo_ptr);
255 int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
256 unsigned long size, int align,
257 u32 domain, struct amdgpu_bo **bo_ptr,
258 u64 *gpu_addr, void **cpu_addr);
259 int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
260 unsigned long size, int align,
261 u32 domain, struct amdgpu_bo **bo_ptr,
262 u64 *gpu_addr, void **cpu_addr);
263 int amdgpu_bo_create_isp_user(struct amdgpu_device *adev,
264 struct dma_buf *dbuf, u32 domain,
265 struct amdgpu_bo **bo,
267 int amdgpu_bo_create_kernel_at(struct amdgpu_device *adev,
268 uint64_t offset, uint64_t size,
269 struct amdgpu_bo **bo_ptr, void **cpu_addr);
270 int amdgpu_bo_create_user(struct amdgpu_device *adev,
271 struct amdgpu_bo_param *bp,
272 struct amdgpu_bo_user **ubo_ptr);
273 int amdgpu_bo_create_vm(struct amdgpu_device *adev,
274 struct amdgpu_bo_param *bp,
275 struct amdgpu_bo_vm **ubo_ptr);
276 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
278 void amdgpu_bo_free_isp_user(struct amdgpu_bo *bo);
279 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
280 void *amdgpu_bo_kptr(struct amdgpu_bo *bo);
281 void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
282 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
283 void amdgpu_bo_unref(struct amdgpu_bo **bo);
284 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain);
285 void amdgpu_bo_unpin(struct amdgpu_bo *bo);
286 int amdgpu_bo_init(struct amdgpu_device *adev);
287 void amdgpu_bo_fini(struct amdgpu_device *adev);
288 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
289 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
290 int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
291 uint32_t metadata_size, uint64_t flags);
292 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
293 size_t buffer_size, uint32_t *metadata_size,
295 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
297 struct ttm_resource *new_mem);
298 void amdgpu_bo_release_notify(struct ttm_buffer_object *bo);
299 vm_fault_t amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
300 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
302 int amdgpu_bo_sync_wait_resv(struct amdgpu_device *adev, struct dma_resv *resv,
303 enum amdgpu_sync_mode sync_mode, void *owner,
305 int amdgpu_bo_sync_wait(struct amdgpu_bo *bo, void *owner, bool intr);
306 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
307 u64 amdgpu_bo_gpu_offset_no_check(struct amdgpu_bo *bo);
308 uint32_t amdgpu_bo_mem_stats_placement(struct amdgpu_bo *bo);
309 uint32_t amdgpu_bo_get_preferred_domain(struct amdgpu_device *adev,
315 static inline struct amdgpu_sa_manager *
316 to_amdgpu_sa_manager(struct drm_suballoc_manager *manager)
318 return container_of(manager, struct amdgpu_sa_manager, base);
321 static inline uint64_t amdgpu_sa_bo_gpu_addr(struct drm_suballoc *sa_bo)
323 return to_amdgpu_sa_manager(sa_bo->manager)->gpu_addr +
324 drm_suballoc_soffset(sa_bo);
327 static inline void *amdgpu_sa_bo_cpu_addr(struct drm_suballoc *sa_bo)
329 return to_amdgpu_sa_manager(sa_bo->manager)->cpu_ptr +
330 drm_suballoc_soffset(sa_bo);
333 int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
334 struct amdgpu_sa_manager *sa_manager,
335 unsigned size, u32 align, u32 domain);
336 void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
337 struct amdgpu_sa_manager *sa_manager);
338 int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
339 struct amdgpu_sa_manager *sa_manager);
340 int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
341 struct drm_suballoc **sa_bo,
343 void amdgpu_sa_bo_free(struct drm_suballoc **sa_bo,
344 struct dma_fence *fence);
345 #if defined(CONFIG_DEBUG_FS)
346 void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,
348 u64 amdgpu_bo_print_info(int id, struct amdgpu_bo *bo, struct seq_file *m);
350 void amdgpu_debugfs_sa_init(struct amdgpu_device *adev);
352 bool amdgpu_bo_support_uswc(u64 bo_flags);