2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
23 #include <linux/fdtable.h>
24 #include <linux/uaccess.h>
25 #include <linux/mmu_context.h>
28 #include "amdgpu_amdkfd.h"
32 #include "gca/gfx_7_2_d.h"
33 #include "gca/gfx_7_2_enum.h"
34 #include "gca/gfx_7_2_sh_mask.h"
35 #include "oss/oss_2_0_d.h"
36 #include "oss/oss_2_0_sh_mask.h"
37 #include "gmc/gmc_7_1_d.h"
38 #include "gmc/gmc_7_1_sh_mask.h"
39 #include "cik_structs.h"
41 enum hqd_dequeue_request_type {
48 MAX_TRAPID = 8, /* 3 bits in the bitfield. */
49 MAX_WATCH_ADDRESSES = 4
53 ADDRESS_WATCH_REG_ADDR_HI = 0,
54 ADDRESS_WATCH_REG_ADDR_LO,
55 ADDRESS_WATCH_REG_CNTL,
59 /* not defined in the CI/KV reg file */
61 ADDRESS_WATCH_REG_CNTL_ATC_BIT = 0x10000000UL,
62 ADDRESS_WATCH_REG_CNTL_DEFAULT_MASK = 0x00FFFFFF,
63 ADDRESS_WATCH_REG_ADDLOW_MASK_EXTENSION = 0x03000000,
64 /* extend the mask to 26 bits to match the low address field */
65 ADDRESS_WATCH_REG_ADDLOW_SHIFT = 6,
66 ADDRESS_WATCH_REG_ADDHIGH_MASK = 0xFFFF
69 static const uint32_t watchRegs[MAX_WATCH_ADDRESSES * ADDRESS_WATCH_REG_MAX] = {
70 mmTCP_WATCH0_ADDR_H, mmTCP_WATCH0_ADDR_L, mmTCP_WATCH0_CNTL,
71 mmTCP_WATCH1_ADDR_H, mmTCP_WATCH1_ADDR_L, mmTCP_WATCH1_CNTL,
72 mmTCP_WATCH2_ADDR_H, mmTCP_WATCH2_ADDR_L, mmTCP_WATCH2_CNTL,
73 mmTCP_WATCH3_ADDR_H, mmTCP_WATCH3_ADDR_L, mmTCP_WATCH3_CNTL
76 union TCP_WATCH_CNTL_BITS {
90 * Register access functions
93 static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid,
94 uint32_t sh_mem_config, uint32_t sh_mem_ape1_base,
95 uint32_t sh_mem_ape1_limit, uint32_t sh_mem_bases);
97 static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid,
100 static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id);
101 static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
102 uint32_t queue_id, uint32_t __user *wptr,
103 uint32_t wptr_shift, uint32_t wptr_mask,
104 struct mm_struct *mm);
105 static int kgd_hqd_dump(struct kgd_dev *kgd,
106 uint32_t pipe_id, uint32_t queue_id,
107 uint32_t (**dump)[2], uint32_t *n_regs);
108 static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd,
109 uint32_t __user *wptr, struct mm_struct *mm);
110 static int kgd_hqd_sdma_dump(struct kgd_dev *kgd,
111 uint32_t engine_id, uint32_t queue_id,
112 uint32_t (**dump)[2], uint32_t *n_regs);
113 static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address,
114 uint32_t pipe_id, uint32_t queue_id);
116 static int kgd_hqd_destroy(struct kgd_dev *kgd, void *mqd,
117 enum kfd_preempt_type reset_type,
118 unsigned int utimeout, uint32_t pipe_id,
120 static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd);
121 static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
122 unsigned int utimeout);
123 static int kgd_address_watch_disable(struct kgd_dev *kgd);
124 static int kgd_address_watch_execute(struct kgd_dev *kgd,
125 unsigned int watch_point_id,
129 static int kgd_wave_control_execute(struct kgd_dev *kgd,
130 uint32_t gfx_index_val,
132 static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd,
133 unsigned int watch_point_id,
134 unsigned int reg_offset);
136 static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd, uint8_t vmid);
137 static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd,
140 static void set_scratch_backing_va(struct kgd_dev *kgd,
141 uint64_t va, uint32_t vmid);
142 static void set_vm_context_page_table_base(struct kgd_dev *kgd, uint32_t vmid,
143 uint64_t page_table_base);
144 static int invalidate_tlbs(struct kgd_dev *kgd, uint16_t pasid);
145 static int invalidate_tlbs_vmid(struct kgd_dev *kgd, uint16_t vmid);
146 static uint32_t read_vmid_from_vmfault_reg(struct kgd_dev *kgd);
148 /* Because of REG_GET_FIELD() being used, we put this function in the
149 * asic specific file.
151 static int get_tile_config(struct kgd_dev *kgd,
152 struct tile_config *config)
154 struct amdgpu_device *adev = (struct amdgpu_device *)kgd;
156 config->gb_addr_config = adev->gfx.config.gb_addr_config;
157 config->num_banks = REG_GET_FIELD(adev->gfx.config.mc_arb_ramcfg,
158 MC_ARB_RAMCFG, NOOFBANK);
159 config->num_ranks = REG_GET_FIELD(adev->gfx.config.mc_arb_ramcfg,
160 MC_ARB_RAMCFG, NOOFRANKS);
162 config->tile_config_ptr = adev->gfx.config.tile_mode_array;
163 config->num_tile_configs =
164 ARRAY_SIZE(adev->gfx.config.tile_mode_array);
165 config->macro_tile_config_ptr =
166 adev->gfx.config.macrotile_mode_array;
167 config->num_macro_tile_configs =
168 ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
173 static const struct kfd2kgd_calls kfd2kgd = {
174 .program_sh_mem_settings = kgd_program_sh_mem_settings,
175 .set_pasid_vmid_mapping = kgd_set_pasid_vmid_mapping,
176 .init_interrupts = kgd_init_interrupts,
177 .hqd_load = kgd_hqd_load,
178 .hqd_sdma_load = kgd_hqd_sdma_load,
179 .hqd_dump = kgd_hqd_dump,
180 .hqd_sdma_dump = kgd_hqd_sdma_dump,
181 .hqd_is_occupied = kgd_hqd_is_occupied,
182 .hqd_sdma_is_occupied = kgd_hqd_sdma_is_occupied,
183 .hqd_destroy = kgd_hqd_destroy,
184 .hqd_sdma_destroy = kgd_hqd_sdma_destroy,
185 .address_watch_disable = kgd_address_watch_disable,
186 .address_watch_execute = kgd_address_watch_execute,
187 .wave_control_execute = kgd_wave_control_execute,
188 .address_watch_get_offset = kgd_address_watch_get_offset,
189 .get_atc_vmid_pasid_mapping_pasid = get_atc_vmid_pasid_mapping_pasid,
190 .get_atc_vmid_pasid_mapping_valid = get_atc_vmid_pasid_mapping_valid,
191 .set_scratch_backing_va = set_scratch_backing_va,
192 .get_tile_config = get_tile_config,
193 .set_vm_context_page_table_base = set_vm_context_page_table_base,
194 .invalidate_tlbs = invalidate_tlbs,
195 .invalidate_tlbs_vmid = invalidate_tlbs_vmid,
196 .read_vmid_from_vmfault_reg = read_vmid_from_vmfault_reg,
199 struct kfd2kgd_calls *amdgpu_amdkfd_gfx_7_get_functions(void)
201 return (struct kfd2kgd_calls *)&kfd2kgd;
204 static inline struct amdgpu_device *get_amdgpu_device(struct kgd_dev *kgd)
206 return (struct amdgpu_device *)kgd;
209 static void lock_srbm(struct kgd_dev *kgd, uint32_t mec, uint32_t pipe,
210 uint32_t queue, uint32_t vmid)
212 struct amdgpu_device *adev = get_amdgpu_device(kgd);
213 uint32_t value = PIPEID(pipe) | MEID(mec) | VMID(vmid) | QUEUEID(queue);
215 mutex_lock(&adev->srbm_mutex);
216 WREG32(mmSRBM_GFX_CNTL, value);
219 static void unlock_srbm(struct kgd_dev *kgd)
221 struct amdgpu_device *adev = get_amdgpu_device(kgd);
223 WREG32(mmSRBM_GFX_CNTL, 0);
224 mutex_unlock(&adev->srbm_mutex);
227 static void acquire_queue(struct kgd_dev *kgd, uint32_t pipe_id,
230 struct amdgpu_device *adev = get_amdgpu_device(kgd);
232 uint32_t mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
233 uint32_t pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
235 lock_srbm(kgd, mec, pipe, queue_id, 0);
238 static void release_queue(struct kgd_dev *kgd)
243 static void kgd_program_sh_mem_settings(struct kgd_dev *kgd, uint32_t vmid,
244 uint32_t sh_mem_config,
245 uint32_t sh_mem_ape1_base,
246 uint32_t sh_mem_ape1_limit,
247 uint32_t sh_mem_bases)
249 struct amdgpu_device *adev = get_amdgpu_device(kgd);
251 lock_srbm(kgd, 0, 0, 0, vmid);
253 WREG32(mmSH_MEM_CONFIG, sh_mem_config);
254 WREG32(mmSH_MEM_APE1_BASE, sh_mem_ape1_base);
255 WREG32(mmSH_MEM_APE1_LIMIT, sh_mem_ape1_limit);
256 WREG32(mmSH_MEM_BASES, sh_mem_bases);
261 static int kgd_set_pasid_vmid_mapping(struct kgd_dev *kgd, unsigned int pasid,
264 struct amdgpu_device *adev = get_amdgpu_device(kgd);
267 * We have to assume that there is no outstanding mapping.
268 * The ATC_VMID_PASID_MAPPING_UPDATE_STATUS bit could be 0 because
269 * a mapping is in progress or because a mapping finished and the
270 * SW cleared it. So the protocol is to always wait & clear.
272 uint32_t pasid_mapping = (pasid == 0) ? 0 : (uint32_t)pasid |
273 ATC_VMID0_PASID_MAPPING__VALID_MASK;
275 WREG32(mmATC_VMID0_PASID_MAPPING + vmid, pasid_mapping);
277 while (!(RREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS) & (1U << vmid)))
279 WREG32(mmATC_VMID_PASID_MAPPING_UPDATE_STATUS, 1U << vmid);
281 /* Mapping vmid to pasid also for IH block */
282 WREG32(mmIH_VMID_0_LUT + vmid, pasid_mapping);
287 static int kgd_init_interrupts(struct kgd_dev *kgd, uint32_t pipe_id)
289 struct amdgpu_device *adev = get_amdgpu_device(kgd);
293 mec = (pipe_id / adev->gfx.mec.num_pipe_per_mec) + 1;
294 pipe = (pipe_id % adev->gfx.mec.num_pipe_per_mec);
296 lock_srbm(kgd, mec, pipe, 0, 0);
298 WREG32(mmCPC_INT_CNTL, CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK |
299 CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE_MASK);
306 static inline uint32_t get_sdma_base_addr(struct cik_sdma_rlc_registers *m)
310 retval = m->sdma_engine_id * SDMA1_REGISTER_OFFSET +
311 m->sdma_queue_id * KFD_CIK_SDMA_QUEUE_OFFSET;
313 pr_debug("kfd: sdma base address: 0x%x\n", retval);
318 static inline struct cik_mqd *get_mqd(void *mqd)
320 return (struct cik_mqd *)mqd;
323 static inline struct cik_sdma_rlc_registers *get_sdma_mqd(void *mqd)
325 return (struct cik_sdma_rlc_registers *)mqd;
328 static int kgd_hqd_load(struct kgd_dev *kgd, void *mqd, uint32_t pipe_id,
329 uint32_t queue_id, uint32_t __user *wptr,
330 uint32_t wptr_shift, uint32_t wptr_mask,
331 struct mm_struct *mm)
333 struct amdgpu_device *adev = get_amdgpu_device(kgd);
336 uint32_t reg, wptr_val, data;
337 bool valid_wptr = false;
341 acquire_queue(kgd, pipe_id, queue_id);
343 /* HQD registers extend from CP_MQD_BASE_ADDR to CP_MQD_CONTROL. */
344 mqd_hqd = &m->cp_mqd_base_addr_lo;
346 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_MQD_CONTROL; reg++)
347 WREG32(reg, mqd_hqd[reg - mmCP_MQD_BASE_ADDR]);
349 /* Copy userspace write pointer value to register.
350 * Activate doorbell logic to monitor subsequent changes.
352 data = REG_SET_FIELD(m->cp_hqd_pq_doorbell_control,
353 CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
354 WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, data);
356 /* read_user_ptr may take the mm->mmap_sem.
357 * release srbm_mutex to avoid circular dependency between
358 * srbm_mutex->mm_sem->reservation_ww_class_mutex->srbm_mutex.
361 valid_wptr = read_user_wptr(mm, wptr, wptr_val);
362 acquire_queue(kgd, pipe_id, queue_id);
364 WREG32(mmCP_HQD_PQ_WPTR, (wptr_val << wptr_shift) & wptr_mask);
366 data = REG_SET_FIELD(m->cp_hqd_active, CP_HQD_ACTIVE, ACTIVE, 1);
367 WREG32(mmCP_HQD_ACTIVE, data);
374 static int kgd_hqd_dump(struct kgd_dev *kgd,
375 uint32_t pipe_id, uint32_t queue_id,
376 uint32_t (**dump)[2], uint32_t *n_regs)
378 struct amdgpu_device *adev = get_amdgpu_device(kgd);
380 #define HQD_N_REGS (35+4)
381 #define DUMP_REG(addr) do { \
382 if (WARN_ON_ONCE(i >= HQD_N_REGS)) \
384 (*dump)[i][0] = (addr) << 2; \
385 (*dump)[i++][1] = RREG32(addr); \
388 *dump = kmalloc_array(HQD_N_REGS * 2, sizeof(uint32_t), GFP_KERNEL);
392 acquire_queue(kgd, pipe_id, queue_id);
394 DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE0);
395 DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE1);
396 DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE2);
397 DUMP_REG(mmCOMPUTE_STATIC_THREAD_MGMT_SE3);
399 for (reg = mmCP_MQD_BASE_ADDR; reg <= mmCP_MQD_CONTROL; reg++)
404 WARN_ON_ONCE(i != HQD_N_REGS);
410 static int kgd_hqd_sdma_load(struct kgd_dev *kgd, void *mqd,
411 uint32_t __user *wptr, struct mm_struct *mm)
413 struct amdgpu_device *adev = get_amdgpu_device(kgd);
414 struct cik_sdma_rlc_registers *m;
415 unsigned long end_jiffies;
416 uint32_t sdma_base_addr;
419 m = get_sdma_mqd(mqd);
420 sdma_base_addr = get_sdma_base_addr(m);
422 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL,
423 m->sdma_rlc_rb_cntl & (~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK));
425 end_jiffies = msecs_to_jiffies(2000) + jiffies;
427 data = RREG32(sdma_base_addr + mmSDMA0_RLC0_CONTEXT_STATUS);
428 if (data & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
430 if (time_after(jiffies, end_jiffies))
432 usleep_range(500, 1000);
434 if (m->sdma_engine_id) {
435 data = RREG32(mmSDMA1_GFX_CONTEXT_CNTL);
436 data = REG_SET_FIELD(data, SDMA1_GFX_CONTEXT_CNTL,
438 WREG32(mmSDMA1_GFX_CONTEXT_CNTL, data);
440 data = RREG32(mmSDMA0_GFX_CONTEXT_CNTL);
441 data = REG_SET_FIELD(data, SDMA0_GFX_CONTEXT_CNTL,
443 WREG32(mmSDMA0_GFX_CONTEXT_CNTL, data);
446 data = REG_SET_FIELD(m->sdma_rlc_doorbell, SDMA0_RLC0_DOORBELL,
448 WREG32(sdma_base_addr + mmSDMA0_RLC0_DOORBELL, data);
449 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR, m->sdma_rlc_rb_rptr);
451 if (read_user_wptr(mm, wptr, data))
452 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_WPTR, data);
454 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_WPTR,
455 m->sdma_rlc_rb_rptr);
457 WREG32(sdma_base_addr + mmSDMA0_RLC0_VIRTUAL_ADDR,
458 m->sdma_rlc_virtual_addr);
459 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE, m->sdma_rlc_rb_base);
460 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_BASE_HI,
461 m->sdma_rlc_rb_base_hi);
462 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR_ADDR_LO,
463 m->sdma_rlc_rb_rptr_addr_lo);
464 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR_ADDR_HI,
465 m->sdma_rlc_rb_rptr_addr_hi);
467 data = REG_SET_FIELD(m->sdma_rlc_rb_cntl, SDMA0_RLC0_RB_CNTL,
469 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL, data);
474 static int kgd_hqd_sdma_dump(struct kgd_dev *kgd,
475 uint32_t engine_id, uint32_t queue_id,
476 uint32_t (**dump)[2], uint32_t *n_regs)
478 struct amdgpu_device *adev = get_amdgpu_device(kgd);
479 uint32_t sdma_offset = engine_id * SDMA1_REGISTER_OFFSET +
480 queue_id * KFD_CIK_SDMA_QUEUE_OFFSET;
483 #define HQD_N_REGS (19+4)
485 *dump = kmalloc_array(HQD_N_REGS * 2, sizeof(uint32_t), GFP_KERNEL);
489 for (reg = mmSDMA0_RLC0_RB_CNTL; reg <= mmSDMA0_RLC0_DOORBELL; reg++)
490 DUMP_REG(sdma_offset + reg);
491 for (reg = mmSDMA0_RLC0_VIRTUAL_ADDR; reg <= mmSDMA0_RLC0_WATERMARK;
493 DUMP_REG(sdma_offset + reg);
495 WARN_ON_ONCE(i != HQD_N_REGS);
501 static bool kgd_hqd_is_occupied(struct kgd_dev *kgd, uint64_t queue_address,
502 uint32_t pipe_id, uint32_t queue_id)
504 struct amdgpu_device *adev = get_amdgpu_device(kgd);
509 acquire_queue(kgd, pipe_id, queue_id);
510 act = RREG32(mmCP_HQD_ACTIVE);
512 low = lower_32_bits(queue_address >> 8);
513 high = upper_32_bits(queue_address >> 8);
515 if (low == RREG32(mmCP_HQD_PQ_BASE) &&
516 high == RREG32(mmCP_HQD_PQ_BASE_HI))
523 static bool kgd_hqd_sdma_is_occupied(struct kgd_dev *kgd, void *mqd)
525 struct amdgpu_device *adev = get_amdgpu_device(kgd);
526 struct cik_sdma_rlc_registers *m;
527 uint32_t sdma_base_addr;
528 uint32_t sdma_rlc_rb_cntl;
530 m = get_sdma_mqd(mqd);
531 sdma_base_addr = get_sdma_base_addr(m);
533 sdma_rlc_rb_cntl = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL);
535 if (sdma_rlc_rb_cntl & SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK)
541 static int kgd_hqd_destroy(struct kgd_dev *kgd, void *mqd,
542 enum kfd_preempt_type reset_type,
543 unsigned int utimeout, uint32_t pipe_id,
546 struct amdgpu_device *adev = get_amdgpu_device(kgd);
548 enum hqd_dequeue_request_type type;
549 unsigned long flags, end_jiffies;
552 if (adev->in_gpu_reset)
555 acquire_queue(kgd, pipe_id, queue_id);
556 WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, 0);
558 switch (reset_type) {
559 case KFD_PREEMPT_TYPE_WAVEFRONT_DRAIN:
562 case KFD_PREEMPT_TYPE_WAVEFRONT_RESET:
570 /* Workaround: If IQ timer is active and the wait time is close to or
571 * equal to 0, dequeueing is not safe. Wait until either the wait time
572 * is larger or timer is cleared. Also, ensure that IQ_REQ_PEND is
573 * cleared before continuing. Also, ensure wait times are set to at
576 local_irq_save(flags);
578 retry = 5000; /* wait for 500 usecs at maximum */
580 temp = RREG32(mmCP_HQD_IQ_TIMER);
581 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, PROCESSING_IQ)) {
582 pr_debug("HW is processing IQ\n");
585 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, ACTIVE)) {
586 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, RETRY_TYPE)
587 == 3) /* SEM-rearm is safe */
589 /* Wait time 3 is safe for CP, but our MMIO read/write
590 * time is close to 1 microsecond, so check for 10 to
591 * leave more buffer room
593 if (REG_GET_FIELD(temp, CP_HQD_IQ_TIMER, WAIT_TIME)
596 pr_debug("IQ timer is active\n");
601 pr_err("CP HQD IQ timer status time out\n");
609 temp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
610 if (!(temp & CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_MASK))
612 pr_debug("Dequeue request is pending\n");
615 pr_err("CP HQD dequeue request time out\n");
621 local_irq_restore(flags);
624 WREG32(mmCP_HQD_DEQUEUE_REQUEST, type);
626 end_jiffies = (utimeout * HZ / 1000) + jiffies;
628 temp = RREG32(mmCP_HQD_ACTIVE);
629 if (!(temp & CP_HQD_ACTIVE__ACTIVE_MASK))
631 if (time_after(jiffies, end_jiffies)) {
632 pr_err("cp queue preemption time out\n");
636 usleep_range(500, 1000);
643 static int kgd_hqd_sdma_destroy(struct kgd_dev *kgd, void *mqd,
644 unsigned int utimeout)
646 struct amdgpu_device *adev = get_amdgpu_device(kgd);
647 struct cik_sdma_rlc_registers *m;
648 uint32_t sdma_base_addr;
650 unsigned long end_jiffies = (utimeout * HZ / 1000) + jiffies;
652 m = get_sdma_mqd(mqd);
653 sdma_base_addr = get_sdma_base_addr(m);
655 temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL);
656 temp = temp & ~SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK;
657 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL, temp);
660 temp = RREG32(sdma_base_addr + mmSDMA0_RLC0_CONTEXT_STATUS);
661 if (temp & SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK)
663 if (time_after(jiffies, end_jiffies))
665 usleep_range(500, 1000);
668 WREG32(sdma_base_addr + mmSDMA0_RLC0_DOORBELL, 0);
669 WREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL,
670 RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_CNTL) |
671 SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK);
673 m->sdma_rlc_rb_rptr = RREG32(sdma_base_addr + mmSDMA0_RLC0_RB_RPTR);
678 static int kgd_address_watch_disable(struct kgd_dev *kgd)
680 struct amdgpu_device *adev = get_amdgpu_device(kgd);
681 union TCP_WATCH_CNTL_BITS cntl;
686 cntl.bitfields.valid = 0;
687 cntl.bitfields.mask = ADDRESS_WATCH_REG_CNTL_DEFAULT_MASK;
688 cntl.bitfields.atc = 1;
690 /* Turning off this address until we set all the registers */
691 for (i = 0; i < MAX_WATCH_ADDRESSES; i++)
692 WREG32(watchRegs[i * ADDRESS_WATCH_REG_MAX +
693 ADDRESS_WATCH_REG_CNTL], cntl.u32All);
698 static int kgd_address_watch_execute(struct kgd_dev *kgd,
699 unsigned int watch_point_id,
704 struct amdgpu_device *adev = get_amdgpu_device(kgd);
705 union TCP_WATCH_CNTL_BITS cntl;
707 cntl.u32All = cntl_val;
709 /* Turning off this watch point until we set all the registers */
710 cntl.bitfields.valid = 0;
711 WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
712 ADDRESS_WATCH_REG_CNTL], cntl.u32All);
714 WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
715 ADDRESS_WATCH_REG_ADDR_HI], addr_hi);
717 WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
718 ADDRESS_WATCH_REG_ADDR_LO], addr_lo);
720 /* Enable the watch point */
721 cntl.bitfields.valid = 1;
723 WREG32(watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX +
724 ADDRESS_WATCH_REG_CNTL], cntl.u32All);
729 static int kgd_wave_control_execute(struct kgd_dev *kgd,
730 uint32_t gfx_index_val,
733 struct amdgpu_device *adev = get_amdgpu_device(kgd);
736 mutex_lock(&adev->grbm_idx_mutex);
738 WREG32(mmGRBM_GFX_INDEX, gfx_index_val);
739 WREG32(mmSQ_CMD, sq_cmd);
741 /* Restore the GRBM_GFX_INDEX register */
743 data = GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK |
744 GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
745 GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
747 WREG32(mmGRBM_GFX_INDEX, data);
749 mutex_unlock(&adev->grbm_idx_mutex);
754 static uint32_t kgd_address_watch_get_offset(struct kgd_dev *kgd,
755 unsigned int watch_point_id,
756 unsigned int reg_offset)
758 return watchRegs[watch_point_id * ADDRESS_WATCH_REG_MAX + reg_offset];
761 static bool get_atc_vmid_pasid_mapping_valid(struct kgd_dev *kgd,
765 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
767 reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
768 return reg & ATC_VMID0_PASID_MAPPING__VALID_MASK;
771 static uint16_t get_atc_vmid_pasid_mapping_pasid(struct kgd_dev *kgd,
775 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
777 reg = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
778 return reg & ATC_VMID0_PASID_MAPPING__PASID_MASK;
781 static void set_scratch_backing_va(struct kgd_dev *kgd,
782 uint64_t va, uint32_t vmid)
784 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
786 lock_srbm(kgd, 0, 0, 0, vmid);
787 WREG32(mmSH_HIDDEN_PRIVATE_BASE_VMID, va);
791 static void set_vm_context_page_table_base(struct kgd_dev *kgd, uint32_t vmid,
792 uint64_t page_table_base)
794 struct amdgpu_device *adev = get_amdgpu_device(kgd);
796 if (!amdgpu_amdkfd_is_kfd_vmid(adev, vmid)) {
797 pr_err("trying to set page table base for wrong VMID\n");
800 WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8,
801 lower_32_bits(page_table_base));
804 static int invalidate_tlbs(struct kgd_dev *kgd, uint16_t pasid)
806 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
810 if (adev->in_gpu_reset)
813 for (vmid = 0; vmid < 16; vmid++) {
814 if (!amdgpu_amdkfd_is_kfd_vmid(adev, vmid))
817 tmp = RREG32(mmATC_VMID0_PASID_MAPPING + vmid);
818 if ((tmp & ATC_VMID0_PASID_MAPPING__VALID_MASK) &&
819 (tmp & ATC_VMID0_PASID_MAPPING__PASID_MASK) == pasid) {
820 WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
821 RREG32(mmVM_INVALIDATE_RESPONSE);
829 static int invalidate_tlbs_vmid(struct kgd_dev *kgd, uint16_t vmid)
831 struct amdgpu_device *adev = (struct amdgpu_device *) kgd;
833 if (!amdgpu_amdkfd_is_kfd_vmid(adev, vmid)) {
834 pr_err("non kfd vmid\n");
838 WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
839 RREG32(mmVM_INVALIDATE_RESPONSE);
844 * read_vmid_from_vmfault_reg - read vmid from register
846 * adev: amdgpu_device pointer
847 * @vmid: vmid pointer
848 * read vmid from register (CIK).
850 static uint32_t read_vmid_from_vmfault_reg(struct kgd_dev *kgd)
852 struct amdgpu_device *adev = get_amdgpu_device(kgd);
854 uint32_t status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
856 return REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);