2 * Copyright 2021 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include "amdgpu_jpeg.h"
26 #include "amdgpu_pm.h"
29 #include "jpeg_v2_0.h"
30 #include "jpeg_v4_0.h"
31 #include "mmsch_v4_0.h"
33 #include "vcn/vcn_4_0_0_offset.h"
34 #include "vcn/vcn_4_0_0_sh_mask.h"
35 #include "ivsrcid/vcn/irqsrcs_vcn_4_0.h"
37 #define regUVD_JPEG_PITCH_INTERNAL_OFFSET 0x401f
39 static int jpeg_v4_0_start_sriov(struct amdgpu_device *adev);
40 static void jpeg_v4_0_set_dec_ring_funcs(struct amdgpu_device *adev);
41 static void jpeg_v4_0_set_irq_funcs(struct amdgpu_device *adev);
42 static int jpeg_v4_0_set_powergating_state(void *handle,
43 enum amd_powergating_state state);
44 static void jpeg_v4_0_set_ras_funcs(struct amdgpu_device *adev);
46 static void jpeg_v4_0_dec_ring_set_wptr(struct amdgpu_ring *ring);
49 * jpeg_v4_0_early_init - set function pointers
51 * @handle: amdgpu_device pointer
53 * Set ring and irq function pointers
55 static int jpeg_v4_0_early_init(void *handle)
57 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
60 adev->jpeg.num_jpeg_inst = 1;
61 adev->jpeg.num_jpeg_rings = 1;
63 jpeg_v4_0_set_dec_ring_funcs(adev);
64 jpeg_v4_0_set_irq_funcs(adev);
65 jpeg_v4_0_set_ras_funcs(adev);
71 * jpeg_v4_0_sw_init - sw init for JPEG block
73 * @handle: amdgpu_device pointer
75 * Load firmware and sw initialization
77 static int jpeg_v4_0_sw_init(void *handle)
79 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
80 struct amdgpu_ring *ring;
84 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
85 VCN_4_0__SRCID__JPEG_DECODE, &adev->jpeg.inst->irq);
89 /* JPEG DJPEG POISON EVENT */
90 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
91 VCN_4_0__SRCID_DJPEG0_POISON, &adev->jpeg.inst->ras_poison_irq);
95 /* JPEG EJPEG POISON EVENT */
96 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN,
97 VCN_4_0__SRCID_EJPEG0_POISON, &adev->jpeg.inst->ras_poison_irq);
101 r = amdgpu_jpeg_sw_init(adev);
105 r = amdgpu_jpeg_resume(adev);
109 ring = adev->jpeg.inst->ring_dec;
110 ring->use_doorbell = true;
111 ring->doorbell_index = amdgpu_sriov_vf(adev) ? (((adev->doorbell_index.vcn.vcn_ring0_1) << 1) + 4) : ((adev->doorbell_index.vcn.vcn_ring0_1 << 1) + 1);
112 ring->vm_hub = AMDGPU_MMHUB0(0);
114 sprintf(ring->name, "jpeg_dec");
115 r = amdgpu_ring_init(adev, ring, 512, &adev->jpeg.inst->irq, 0,
116 AMDGPU_RING_PRIO_DEFAULT, NULL);
120 adev->jpeg.internal.jpeg_pitch[0] = regUVD_JPEG_PITCH_INTERNAL_OFFSET;
121 adev->jpeg.inst->external.jpeg_pitch[0] = SOC15_REG_OFFSET(JPEG, 0, regUVD_JPEG_PITCH);
123 r = amdgpu_jpeg_ras_sw_init(adev);
131 * jpeg_v4_0_sw_fini - sw fini for JPEG block
133 * @handle: amdgpu_device pointer
135 * JPEG suspend and free up sw allocation
137 static int jpeg_v4_0_sw_fini(void *handle)
139 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
142 r = amdgpu_jpeg_suspend(adev);
146 r = amdgpu_jpeg_sw_fini(adev);
152 * jpeg_v4_0_hw_init - start and test JPEG block
154 * @handle: amdgpu_device pointer
157 static int jpeg_v4_0_hw_init(void *handle)
159 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
160 struct amdgpu_ring *ring = adev->jpeg.inst->ring_dec;
163 if (amdgpu_sriov_vf(adev)) {
164 r = jpeg_v4_0_start_sriov(adev);
169 jpeg_v4_0_dec_ring_set_wptr(ring);
170 ring->sched.ready = true;
172 adev->nbio.funcs->vcn_doorbell_range(adev, ring->use_doorbell,
173 (adev->doorbell_index.vcn.vcn_ring0_1 << 1), 0);
175 WREG32_SOC15(VCN, 0, regVCN_JPEG_DB_CTRL,
176 ring->doorbell_index << VCN_JPEG_DB_CTRL__OFFSET__SHIFT |
177 VCN_JPEG_DB_CTRL__EN_MASK);
179 r = amdgpu_ring_test_helper(ring);
184 DRM_DEV_INFO(adev->dev, "JPEG decode initialized successfully.\n");
190 * jpeg_v4_0_hw_fini - stop the hardware block
192 * @handle: amdgpu_device pointer
194 * Stop the JPEG block, mark ring as not ready any more
196 static int jpeg_v4_0_hw_fini(void *handle)
198 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
200 cancel_delayed_work_sync(&adev->vcn.idle_work);
201 if (!amdgpu_sriov_vf(adev)) {
202 if (adev->jpeg.cur_state != AMD_PG_STATE_GATE &&
203 RREG32_SOC15(JPEG, 0, regUVD_JRBC_STATUS))
204 jpeg_v4_0_set_powergating_state(adev, AMD_PG_STATE_GATE);
206 if (amdgpu_ras_is_supported(adev, AMDGPU_RAS_BLOCK__JPEG))
207 amdgpu_irq_put(adev, &adev->jpeg.inst->ras_poison_irq, 0);
213 * jpeg_v4_0_suspend - suspend JPEG block
215 * @handle: amdgpu_device pointer
217 * HW fini and suspend JPEG block
219 static int jpeg_v4_0_suspend(void *handle)
221 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
224 r = jpeg_v4_0_hw_fini(adev);
228 r = amdgpu_jpeg_suspend(adev);
234 * jpeg_v4_0_resume - resume JPEG block
236 * @handle: amdgpu_device pointer
238 * Resume firmware and hw init JPEG block
240 static int jpeg_v4_0_resume(void *handle)
242 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
245 r = amdgpu_jpeg_resume(adev);
249 r = jpeg_v4_0_hw_init(adev);
254 static void jpeg_v4_0_disable_clock_gating(struct amdgpu_device *adev)
258 data = RREG32_SOC15(JPEG, 0, regJPEG_CGC_CTRL);
259 if (adev->cg_flags & AMD_CG_SUPPORT_JPEG_MGCG) {
260 data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
261 data &= (~JPEG_CGC_CTRL__JPEG_DEC_MODE_MASK);
263 data &= ~JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
266 data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
267 data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
268 WREG32_SOC15(JPEG, 0, regJPEG_CGC_CTRL, data);
270 data = RREG32_SOC15(JPEG, 0, regJPEG_CGC_GATE);
271 data &= ~(JPEG_CGC_GATE__JPEG_DEC_MASK
272 | JPEG_CGC_GATE__JPEG2_DEC_MASK
273 | JPEG_CGC_GATE__JMCIF_MASK
274 | JPEG_CGC_GATE__JRBBM_MASK);
275 WREG32_SOC15(JPEG, 0, regJPEG_CGC_GATE, data);
278 static void jpeg_v4_0_enable_clock_gating(struct amdgpu_device *adev)
282 data = RREG32_SOC15(JPEG, 0, regJPEG_CGC_CTRL);
283 if (adev->cg_flags & AMD_CG_SUPPORT_JPEG_MGCG) {
284 data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
285 data |= JPEG_CGC_CTRL__JPEG_DEC_MODE_MASK;
287 data &= ~JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
290 data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
291 data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
292 WREG32_SOC15(JPEG, 0, regJPEG_CGC_CTRL, data);
294 data = RREG32_SOC15(JPEG, 0, regJPEG_CGC_GATE);
295 data |= (JPEG_CGC_GATE__JPEG_DEC_MASK
296 |JPEG_CGC_GATE__JPEG2_DEC_MASK
297 |JPEG_CGC_GATE__JMCIF_MASK
298 |JPEG_CGC_GATE__JRBBM_MASK);
299 WREG32_SOC15(JPEG, 0, regJPEG_CGC_GATE, data);
302 static int jpeg_v4_0_disable_static_power_gating(struct amdgpu_device *adev)
304 if (adev->pg_flags & AMD_PG_SUPPORT_JPEG) {
308 data = 1 << UVD_PGFSM_CONFIG__UVDJ_PWR_CONFIG__SHIFT;
309 WREG32(SOC15_REG_OFFSET(JPEG, 0, regUVD_PGFSM_CONFIG), data);
311 r = SOC15_WAIT_ON_RREG(JPEG, 0,
312 regUVD_PGFSM_STATUS, UVD_PGFSM_STATUS_UVDJ_PWR_ON,
313 UVD_PGFSM_STATUS__UVDJ_PWR_STATUS_MASK);
316 DRM_DEV_ERROR(adev->dev, "amdgpu: JPEG disable power gating failed\n");
321 /* disable anti hang mechanism */
322 WREG32_P(SOC15_REG_OFFSET(JPEG, 0, regUVD_JPEG_POWER_STATUS), 0,
323 ~UVD_JPEG_POWER_STATUS__JPEG_POWER_STATUS_MASK);
325 /* keep the JPEG in static PG mode */
326 WREG32_P(SOC15_REG_OFFSET(JPEG, 0, regUVD_JPEG_POWER_STATUS), 0,
327 ~UVD_JPEG_POWER_STATUS__JPEG_PG_MODE_MASK);
332 static int jpeg_v4_0_enable_static_power_gating(struct amdgpu_device *adev)
334 /* enable anti hang mechanism */
335 WREG32_P(SOC15_REG_OFFSET(JPEG, 0, regUVD_JPEG_POWER_STATUS),
336 UVD_JPEG_POWER_STATUS__JPEG_POWER_STATUS_MASK,
337 ~UVD_JPEG_POWER_STATUS__JPEG_POWER_STATUS_MASK);
339 if (adev->pg_flags & AMD_PG_SUPPORT_JPEG) {
343 data = 2 << UVD_PGFSM_CONFIG__UVDJ_PWR_CONFIG__SHIFT;
344 WREG32(SOC15_REG_OFFSET(JPEG, 0, regUVD_PGFSM_CONFIG), data);
346 r = SOC15_WAIT_ON_RREG(JPEG, 0, regUVD_PGFSM_STATUS,
347 (2 << UVD_PGFSM_STATUS__UVDJ_PWR_STATUS__SHIFT),
348 UVD_PGFSM_STATUS__UVDJ_PWR_STATUS_MASK);
351 DRM_DEV_ERROR(adev->dev, "amdgpu: JPEG enable power gating failed\n");
360 * jpeg_v4_0_start - start JPEG block
362 * @adev: amdgpu_device pointer
364 * Setup and start the JPEG block
366 static int jpeg_v4_0_start(struct amdgpu_device *adev)
368 struct amdgpu_ring *ring = adev->jpeg.inst->ring_dec;
371 if (adev->pm.dpm_enabled)
372 amdgpu_dpm_enable_jpeg(adev, true);
374 /* disable power gating */
375 r = jpeg_v4_0_disable_static_power_gating(adev);
379 /* JPEG disable CGC */
380 jpeg_v4_0_disable_clock_gating(adev);
382 /* MJPEG global tiling registers */
383 WREG32_SOC15(JPEG, 0, regJPEG_DEC_GFX10_ADDR_CONFIG,
384 adev->gfx.config.gb_addr_config);
387 /* enable JMI channel */
388 WREG32_P(SOC15_REG_OFFSET(JPEG, 0, regUVD_JMI_CNTL), 0,
389 ~UVD_JMI_CNTL__SOFT_RESET_MASK);
391 /* enable System Interrupt for JRBC */
392 WREG32_P(SOC15_REG_OFFSET(JPEG, 0, regJPEG_SYS_INT_EN),
393 JPEG_SYS_INT_EN__DJRBC_MASK,
394 ~JPEG_SYS_INT_EN__DJRBC_MASK);
396 WREG32_SOC15(JPEG, 0, regUVD_LMI_JRBC_RB_VMID, 0);
397 WREG32_SOC15(JPEG, 0, regUVD_JRBC_RB_CNTL, (0x00000001L | 0x00000002L));
398 WREG32_SOC15(JPEG, 0, regUVD_LMI_JRBC_RB_64BIT_BAR_LOW,
399 lower_32_bits(ring->gpu_addr));
400 WREG32_SOC15(JPEG, 0, regUVD_LMI_JRBC_RB_64BIT_BAR_HIGH,
401 upper_32_bits(ring->gpu_addr));
402 WREG32_SOC15(JPEG, 0, regUVD_JRBC_RB_RPTR, 0);
403 WREG32_SOC15(JPEG, 0, regUVD_JRBC_RB_WPTR, 0);
404 WREG32_SOC15(JPEG, 0, regUVD_JRBC_RB_CNTL, 0x00000002L);
405 WREG32_SOC15(JPEG, 0, regUVD_JRBC_RB_SIZE, ring->ring_size / 4);
406 ring->wptr = RREG32_SOC15(JPEG, 0, regUVD_JRBC_RB_WPTR);
411 static int jpeg_v4_0_start_sriov(struct amdgpu_device *adev)
413 struct amdgpu_ring *ring;
415 uint32_t param, resp, expected;
416 uint32_t tmp, timeout;
418 struct amdgpu_mm_table *table = &adev->virt.mm_table;
421 uint32_t size, size_dw;
422 uint32_t init_status;
424 struct mmsch_v4_0_cmd_direct_write
426 struct mmsch_v4_0_cmd_end end = { {0} };
427 struct mmsch_v4_0_init_header header;
429 direct_wt.cmd_header.command_type =
430 MMSCH_COMMAND__DIRECT_REG_WRITE;
431 end.cmd_header.command_type =
434 size = sizeof(struct mmsch_v4_0_init_header);
435 table_loc = (uint32_t *)table->cpu_addr;
436 memcpy(&header, (void *)table_loc, size);
438 header.version = MMSCH_VERSION;
439 header.total_size = RREG32_SOC15(VCN, 0, regMMSCH_VF_CTX_SIZE);
441 header.jpegdec.init_status = 0;
442 header.jpegdec.table_offset = 0;
443 header.jpegdec.table_size = 0;
445 table_loc = (uint32_t *)table->cpu_addr;
446 table_loc += header.total_size;
450 ring = adev->jpeg.inst->ring_dec;
452 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(JPEG, 0,
453 regUVD_LMI_JRBC_RB_64BIT_BAR_LOW),
454 lower_32_bits(ring->gpu_addr));
455 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(JPEG, 0,
456 regUVD_LMI_JRBC_RB_64BIT_BAR_HIGH),
457 upper_32_bits(ring->gpu_addr));
458 MMSCH_V4_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(JPEG, 0,
459 regUVD_JRBC_RB_SIZE), ring->ring_size / 4);
462 MMSCH_V4_0_INSERT_END();
465 header.jpegdec.init_status = 0;
466 header.jpegdec.table_offset = header.total_size;
467 header.jpegdec.table_size = table_size;
468 header.total_size += table_size;
470 /* Update init table header in memory */
471 size = sizeof(struct mmsch_v4_0_init_header);
472 table_loc = (uint32_t *)table->cpu_addr;
473 memcpy((void *)table_loc, &header, size);
475 /* Perform HDP flush before writing to MMSCH registers */
476 amdgpu_device_flush_hdp(adev, NULL);
478 /* message MMSCH (in VCN[0]) to initialize this client
479 * 1, write to mmsch_vf_ctx_addr_lo/hi register with GPU mc addr
480 * of memory descriptor location
482 ctx_addr = table->gpu_addr;
483 WREG32_SOC15(VCN, 0, regMMSCH_VF_CTX_ADDR_LO, lower_32_bits(ctx_addr));
484 WREG32_SOC15(VCN, 0, regMMSCH_VF_CTX_ADDR_HI, upper_32_bits(ctx_addr));
486 /* 2, update vmid of descriptor */
487 tmp = RREG32_SOC15(VCN, 0, regMMSCH_VF_VMID);
488 tmp &= ~MMSCH_VF_VMID__VF_CTX_VMID_MASK;
489 /* use domain0 for MM scheduler */
490 tmp |= (0 << MMSCH_VF_VMID__VF_CTX_VMID__SHIFT);
491 WREG32_SOC15(VCN, 0, regMMSCH_VF_VMID, tmp);
493 /* 3, notify mmsch about the size of this descriptor */
494 size = header.total_size;
495 WREG32_SOC15(VCN, 0, regMMSCH_VF_CTX_SIZE, size);
497 /* 4, set resp to zero */
498 WREG32_SOC15(VCN, 0, regMMSCH_VF_MAILBOX_RESP, 0);
500 /* 5, kick off the initialization and wait until
501 * MMSCH_VF_MAILBOX_RESP becomes non-zero
504 WREG32_SOC15(VCN, 0, regMMSCH_VF_MAILBOX_HOST, param);
508 expected = MMSCH_VF_MAILBOX_RESP__OK;
509 init_status = ((struct mmsch_v4_0_init_header *)(table_loc))->jpegdec.init_status;
510 while (resp != expected) {
511 resp = RREG32_SOC15(VCN, 0, regMMSCH_VF_MAILBOX_RESP);
517 if (tmp >= timeout) {
518 DRM_ERROR("failed to init MMSCH. TIME-OUT after %d usec"\
519 " waiting for regMMSCH_VF_MAILBOX_RESP "\
520 "(expected=0x%08x, readback=0x%08x)\n",
521 tmp, expected, resp);
525 if (resp != expected && resp != MMSCH_VF_MAILBOX_RESP__INCOMPLETE
526 && init_status != MMSCH_VF_ENGINE_STATUS__PASS) {
527 DRM_ERROR("MMSCH init status is incorrect! readback=0x%08x, header init status for jpeg: %x\n", resp, init_status);
536 * jpeg_v4_0_stop - stop JPEG block
538 * @adev: amdgpu_device pointer
540 * stop the JPEG block
542 static int jpeg_v4_0_stop(struct amdgpu_device *adev)
547 WREG32_P(SOC15_REG_OFFSET(JPEG, 0, regUVD_JMI_CNTL),
548 UVD_JMI_CNTL__SOFT_RESET_MASK,
549 ~UVD_JMI_CNTL__SOFT_RESET_MASK);
551 jpeg_v4_0_enable_clock_gating(adev);
553 /* enable power gating */
554 r = jpeg_v4_0_enable_static_power_gating(adev);
558 if (adev->pm.dpm_enabled)
559 amdgpu_dpm_enable_jpeg(adev, false);
565 * jpeg_v4_0_dec_ring_get_rptr - get read pointer
567 * @ring: amdgpu_ring pointer
569 * Returns the current hardware read pointer
571 static uint64_t jpeg_v4_0_dec_ring_get_rptr(struct amdgpu_ring *ring)
573 struct amdgpu_device *adev = ring->adev;
575 return RREG32_SOC15(JPEG, 0, regUVD_JRBC_RB_RPTR);
579 * jpeg_v4_0_dec_ring_get_wptr - get write pointer
581 * @ring: amdgpu_ring pointer
583 * Returns the current hardware write pointer
585 static uint64_t jpeg_v4_0_dec_ring_get_wptr(struct amdgpu_ring *ring)
587 struct amdgpu_device *adev = ring->adev;
589 if (ring->use_doorbell)
590 return *ring->wptr_cpu_addr;
592 return RREG32_SOC15(JPEG, 0, regUVD_JRBC_RB_WPTR);
596 * jpeg_v4_0_dec_ring_set_wptr - set write pointer
598 * @ring: amdgpu_ring pointer
600 * Commits the write pointer to the hardware
602 static void jpeg_v4_0_dec_ring_set_wptr(struct amdgpu_ring *ring)
604 struct amdgpu_device *adev = ring->adev;
606 if (ring->use_doorbell) {
607 *ring->wptr_cpu_addr = lower_32_bits(ring->wptr);
608 WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
610 WREG32_SOC15(JPEG, 0, regUVD_JRBC_RB_WPTR, lower_32_bits(ring->wptr));
614 static bool jpeg_v4_0_is_idle(void *handle)
616 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
619 ret &= (((RREG32_SOC15(JPEG, 0, regUVD_JRBC_STATUS) &
620 UVD_JRBC_STATUS__RB_JOB_DONE_MASK) ==
621 UVD_JRBC_STATUS__RB_JOB_DONE_MASK));
626 static int jpeg_v4_0_wait_for_idle(void *handle)
628 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
630 return SOC15_WAIT_ON_RREG(JPEG, 0, regUVD_JRBC_STATUS,
631 UVD_JRBC_STATUS__RB_JOB_DONE_MASK,
632 UVD_JRBC_STATUS__RB_JOB_DONE_MASK);
635 static int jpeg_v4_0_set_clockgating_state(void *handle,
636 enum amd_clockgating_state state)
638 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
639 bool enable = state == AMD_CG_STATE_GATE;
642 if (!jpeg_v4_0_is_idle(handle))
644 jpeg_v4_0_enable_clock_gating(adev);
646 jpeg_v4_0_disable_clock_gating(adev);
652 static int jpeg_v4_0_set_powergating_state(void *handle,
653 enum amd_powergating_state state)
655 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
658 if (amdgpu_sriov_vf(adev)) {
659 adev->jpeg.cur_state = AMD_PG_STATE_UNGATE;
663 if (state == adev->jpeg.cur_state)
666 if (state == AMD_PG_STATE_GATE)
667 ret = jpeg_v4_0_stop(adev);
669 ret = jpeg_v4_0_start(adev);
672 adev->jpeg.cur_state = state;
677 static int jpeg_v4_0_set_interrupt_state(struct amdgpu_device *adev,
678 struct amdgpu_irq_src *source,
680 enum amdgpu_interrupt_state state)
685 static int jpeg_v4_0_set_ras_interrupt_state(struct amdgpu_device *adev,
686 struct amdgpu_irq_src *source,
688 enum amdgpu_interrupt_state state)
693 static int jpeg_v4_0_process_interrupt(struct amdgpu_device *adev,
694 struct amdgpu_irq_src *source,
695 struct amdgpu_iv_entry *entry)
697 DRM_DEBUG("IH: JPEG TRAP\n");
699 switch (entry->src_id) {
700 case VCN_4_0__SRCID__JPEG_DECODE:
701 amdgpu_fence_process(adev->jpeg.inst->ring_dec);
704 DRM_DEV_ERROR(adev->dev, "Unhandled interrupt: %d %d\n",
705 entry->src_id, entry->src_data[0]);
712 static const struct amd_ip_funcs jpeg_v4_0_ip_funcs = {
714 .early_init = jpeg_v4_0_early_init,
716 .sw_init = jpeg_v4_0_sw_init,
717 .sw_fini = jpeg_v4_0_sw_fini,
718 .hw_init = jpeg_v4_0_hw_init,
719 .hw_fini = jpeg_v4_0_hw_fini,
720 .suspend = jpeg_v4_0_suspend,
721 .resume = jpeg_v4_0_resume,
722 .is_idle = jpeg_v4_0_is_idle,
723 .wait_for_idle = jpeg_v4_0_wait_for_idle,
724 .check_soft_reset = NULL,
725 .pre_soft_reset = NULL,
727 .post_soft_reset = NULL,
728 .set_clockgating_state = jpeg_v4_0_set_clockgating_state,
729 .set_powergating_state = jpeg_v4_0_set_powergating_state,
732 static const struct amdgpu_ring_funcs jpeg_v4_0_dec_ring_vm_funcs = {
733 .type = AMDGPU_RING_TYPE_VCN_JPEG,
735 .get_rptr = jpeg_v4_0_dec_ring_get_rptr,
736 .get_wptr = jpeg_v4_0_dec_ring_get_wptr,
737 .set_wptr = jpeg_v4_0_dec_ring_set_wptr,
739 SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
740 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
741 8 + /* jpeg_v4_0_dec_ring_emit_vm_flush */
742 18 + 18 + /* jpeg_v4_0_dec_ring_emit_fence x2 vm fence */
744 .emit_ib_size = 22, /* jpeg_v4_0_dec_ring_emit_ib */
745 .emit_ib = jpeg_v2_0_dec_ring_emit_ib,
746 .emit_fence = jpeg_v2_0_dec_ring_emit_fence,
747 .emit_vm_flush = jpeg_v2_0_dec_ring_emit_vm_flush,
748 .test_ring = amdgpu_jpeg_dec_ring_test_ring,
749 .test_ib = amdgpu_jpeg_dec_ring_test_ib,
750 .insert_nop = jpeg_v2_0_dec_ring_nop,
751 .insert_start = jpeg_v2_0_dec_ring_insert_start,
752 .insert_end = jpeg_v2_0_dec_ring_insert_end,
753 .pad_ib = amdgpu_ring_generic_pad_ib,
754 .begin_use = amdgpu_jpeg_ring_begin_use,
755 .end_use = amdgpu_jpeg_ring_end_use,
756 .emit_wreg = jpeg_v2_0_dec_ring_emit_wreg,
757 .emit_reg_wait = jpeg_v2_0_dec_ring_emit_reg_wait,
758 .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
761 static void jpeg_v4_0_set_dec_ring_funcs(struct amdgpu_device *adev)
763 adev->jpeg.inst->ring_dec->funcs = &jpeg_v4_0_dec_ring_vm_funcs;
764 DRM_DEV_INFO(adev->dev, "JPEG decode is enabled in VM mode\n");
767 static const struct amdgpu_irq_src_funcs jpeg_v4_0_irq_funcs = {
768 .set = jpeg_v4_0_set_interrupt_state,
769 .process = jpeg_v4_0_process_interrupt,
772 static const struct amdgpu_irq_src_funcs jpeg_v4_0_ras_irq_funcs = {
773 .set = jpeg_v4_0_set_ras_interrupt_state,
774 .process = amdgpu_jpeg_process_poison_irq,
777 static void jpeg_v4_0_set_irq_funcs(struct amdgpu_device *adev)
779 adev->jpeg.inst->irq.num_types = 1;
780 adev->jpeg.inst->irq.funcs = &jpeg_v4_0_irq_funcs;
782 adev->jpeg.inst->ras_poison_irq.num_types = 1;
783 adev->jpeg.inst->ras_poison_irq.funcs = &jpeg_v4_0_ras_irq_funcs;
786 const struct amdgpu_ip_block_version jpeg_v4_0_ip_block = {
787 .type = AMD_IP_BLOCK_TYPE_JPEG,
791 .funcs = &jpeg_v4_0_ip_funcs,
794 static uint32_t jpeg_v4_0_query_poison_by_instance(struct amdgpu_device *adev,
795 uint32_t instance, uint32_t sub_block)
797 uint32_t poison_stat = 0, reg_value = 0;
800 case AMDGPU_JPEG_V4_0_JPEG0:
801 reg_value = RREG32_SOC15(JPEG, instance, regUVD_RAS_JPEG0_STATUS);
802 poison_stat = REG_GET_FIELD(reg_value, UVD_RAS_JPEG0_STATUS, POISONED_PF);
804 case AMDGPU_JPEG_V4_0_JPEG1:
805 reg_value = RREG32_SOC15(JPEG, instance, regUVD_RAS_JPEG1_STATUS);
806 poison_stat = REG_GET_FIELD(reg_value, UVD_RAS_JPEG1_STATUS, POISONED_PF);
813 dev_info(adev->dev, "Poison detected in JPEG%d sub_block%d\n",
814 instance, sub_block);
819 static bool jpeg_v4_0_query_ras_poison_status(struct amdgpu_device *adev)
821 uint32_t inst = 0, sub = 0, poison_stat = 0;
823 for (inst = 0; inst < adev->jpeg.num_jpeg_inst; inst++)
824 for (sub = 0; sub < AMDGPU_JPEG_V4_0_MAX_SUB_BLOCK; sub++)
826 jpeg_v4_0_query_poison_by_instance(adev, inst, sub);
828 return !!poison_stat;
831 const struct amdgpu_ras_block_hw_ops jpeg_v4_0_ras_hw_ops = {
832 .query_poison_status = jpeg_v4_0_query_ras_poison_status,
835 static struct amdgpu_jpeg_ras jpeg_v4_0_ras = {
837 .hw_ops = &jpeg_v4_0_ras_hw_ops,
838 .ras_late_init = amdgpu_jpeg_ras_late_init,
842 static void jpeg_v4_0_set_ras_funcs(struct amdgpu_device *adev)
844 switch (amdgpu_ip_version(adev, JPEG_HWIP, 0)) {
845 case IP_VERSION(4, 0, 0):
846 adev->jpeg.ras = &jpeg_v4_0_ras;