1 // SPDX-License-Identifier: GPL-2.0-only
3 * Tegra 124 cpufreq driver
6 #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
9 #include <linux/cpufreq.h>
10 #include <linux/err.h>
11 #include <linux/init.h>
12 #include <linux/kernel.h>
13 #include <linux/module.h>
14 #include <linux/of_device.h>
16 #include <linux/platform_device.h>
17 #include <linux/pm_opp.h>
18 #include <linux/types.h>
20 struct tegra124_cpufreq_priv {
25 struct platform_device *cpufreq_dt_pdev;
28 static int tegra124_cpu_switch_to_dfll(struct tegra124_cpufreq_priv *priv)
30 struct clk *orig_parent;
33 ret = clk_set_rate(priv->dfll_clk, clk_get_rate(priv->cpu_clk));
37 orig_parent = clk_get_parent(priv->cpu_clk);
38 clk_set_parent(priv->cpu_clk, priv->pllp_clk);
40 ret = clk_prepare_enable(priv->dfll_clk);
44 clk_set_parent(priv->cpu_clk, priv->dfll_clk);
49 clk_set_parent(priv->cpu_clk, orig_parent);
54 static int tegra124_cpufreq_probe(struct platform_device *pdev)
56 struct tegra124_cpufreq_priv *priv;
57 struct device_node *np;
58 struct device *cpu_dev;
59 struct platform_device_info cpufreq_dt_devinfo = {};
62 priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
66 cpu_dev = get_cpu_device(0);
70 np = of_cpu_device_node_get(0);
74 priv->cpu_clk = of_clk_get_by_name(np, "cpu_g");
75 if (IS_ERR(priv->cpu_clk)) {
76 ret = PTR_ERR(priv->cpu_clk);
80 priv->dfll_clk = of_clk_get_by_name(np, "dfll");
81 if (IS_ERR(priv->dfll_clk)) {
82 ret = PTR_ERR(priv->dfll_clk);
86 priv->pllx_clk = of_clk_get_by_name(np, "pll_x");
87 if (IS_ERR(priv->pllx_clk)) {
88 ret = PTR_ERR(priv->pllx_clk);
89 goto out_put_dfll_clk;
92 priv->pllp_clk = of_clk_get_by_name(np, "pll_p");
93 if (IS_ERR(priv->pllp_clk)) {
94 ret = PTR_ERR(priv->pllp_clk);
95 goto out_put_pllx_clk;
98 ret = tegra124_cpu_switch_to_dfll(priv);
100 goto out_put_pllp_clk;
102 cpufreq_dt_devinfo.name = "cpufreq-dt";
103 cpufreq_dt_devinfo.parent = &pdev->dev;
105 priv->cpufreq_dt_pdev =
106 platform_device_register_full(&cpufreq_dt_devinfo);
107 if (IS_ERR(priv->cpufreq_dt_pdev)) {
108 ret = PTR_ERR(priv->cpufreq_dt_pdev);
109 goto out_put_pllp_clk;
112 platform_set_drvdata(pdev, priv);
119 clk_put(priv->pllp_clk);
121 clk_put(priv->pllx_clk);
123 clk_put(priv->dfll_clk);
125 clk_put(priv->cpu_clk);
132 static int __maybe_unused tegra124_cpufreq_suspend(struct device *dev)
134 struct tegra124_cpufreq_priv *priv = dev_get_drvdata(dev);
138 * PLLP rate 408Mhz is below the CPU Fmax at Vmin and is safe to
139 * use during suspend and resume. So, switch the CPU clock source
140 * to PLLP and disable DFLL.
142 err = clk_set_parent(priv->cpu_clk, priv->pllp_clk);
144 dev_err(dev, "failed to reparent to PLLP: %d\n", err);
148 clk_disable_unprepare(priv->dfll_clk);
153 static int __maybe_unused tegra124_cpufreq_resume(struct device *dev)
155 struct tegra124_cpufreq_priv *priv = dev_get_drvdata(dev);
159 * Warmboot code powers up the CPU with PLLP clock source.
160 * Enable DFLL clock and switch CPU clock source back to DFLL.
162 err = clk_prepare_enable(priv->dfll_clk);
164 dev_err(dev, "failed to enable DFLL clock for CPU: %d\n", err);
165 goto disable_cpufreq;
168 err = clk_set_parent(priv->cpu_clk, priv->dfll_clk);
170 dev_err(dev, "failed to reparent to DFLL clock: %d\n", err);
177 clk_disable_unprepare(priv->dfll_clk);
184 static const struct dev_pm_ops tegra124_cpufreq_pm_ops = {
185 SET_SYSTEM_SLEEP_PM_OPS(tegra124_cpufreq_suspend,
186 tegra124_cpufreq_resume)
189 static struct platform_driver tegra124_cpufreq_platdrv = {
190 .driver.name = "cpufreq-tegra124",
191 .driver.pm = &tegra124_cpufreq_pm_ops,
192 .probe = tegra124_cpufreq_probe,
195 static int __init tegra_cpufreq_init(void)
198 struct platform_device *pdev;
200 if (!(of_machine_is_compatible("nvidia,tegra124") ||
201 of_machine_is_compatible("nvidia,tegra210")))
205 * Platform driver+device required for handling EPROBE_DEFER with
206 * the regulator and the DFLL clock
208 ret = platform_driver_register(&tegra124_cpufreq_platdrv);
212 pdev = platform_device_register_simple("cpufreq-tegra124", -1, NULL, 0);
214 platform_driver_unregister(&tegra124_cpufreq_platdrv);
215 return PTR_ERR(pdev);
220 module_init(tegra_cpufreq_init);
223 MODULE_DESCRIPTION("cpufreq driver for NVIDIA Tegra124");
224 MODULE_LICENSE("GPL v2");