2 * Netburst Perfomance Events (P4, old Xeon)
7 * For licencing details see kernel-base/COPYING
10 #ifdef CONFIG_CPU_SUP_INTEL
12 #include <asm/perf_event_p4.h>
14 #define P4_CNTR_LIMIT 3
16 * array indices: 0,1 - HT threads, used with HT enabled cpu
18 struct p4_event_bind {
19 unsigned int opcode; /* Event code and ESCR selector */
20 unsigned int escr_msr[2]; /* ESCR MSR for this event */
21 unsigned int escr_emask; /* valid ESCR EventMask bits */
22 unsigned int shared; /* event is shared across threads */
23 char cntr[2][P4_CNTR_LIMIT]; /* counter index (offset), -1 on abscence */
27 unsigned int metric_pebs;
28 unsigned int metric_vert;
31 /* it sets P4_PEBS_ENABLE_UOP_TAG as well */
32 #define P4_GEN_PEBS_BIND(name, pebs, vert) \
33 [P4_PEBS_METRIC__##name] = { \
34 .metric_pebs = pebs | P4_PEBS_ENABLE_UOP_TAG, \
35 .metric_vert = vert, \
39 * note we have P4_PEBS_ENABLE_UOP_TAG always set here
41 * it's needed for mapping P4_PEBS_CONFIG_METRIC_MASK bits of
42 * event configuration to find out which values are to be
43 * written into MSR_IA32_PEBS_ENABLE and MSR_P4_PEBS_MATRIX_VERT
46 static struct p4_pebs_bind p4_pebs_bind_map[] = {
47 P4_GEN_PEBS_BIND(1stl_cache_load_miss_retired, 0x0000001, 0x0000001),
48 P4_GEN_PEBS_BIND(2ndl_cache_load_miss_retired, 0x0000002, 0x0000001),
49 P4_GEN_PEBS_BIND(dtlb_load_miss_retired, 0x0000004, 0x0000001),
50 P4_GEN_PEBS_BIND(dtlb_store_miss_retired, 0x0000004, 0x0000002),
51 P4_GEN_PEBS_BIND(dtlb_all_miss_retired, 0x0000004, 0x0000003),
52 P4_GEN_PEBS_BIND(tagged_mispred_branch, 0x0018000, 0x0000010),
53 P4_GEN_PEBS_BIND(mob_load_replay_retired, 0x0000200, 0x0000001),
54 P4_GEN_PEBS_BIND(split_load_retired, 0x0000400, 0x0000001),
55 P4_GEN_PEBS_BIND(split_store_retired, 0x0000400, 0x0000002),
59 * Note that we don't use CCCR1 here, there is an
60 * exception for P4_BSQ_ALLOCATION but we just have
63 * consider this binding as resources which particular
64 * event may borrow, it doesn't contain EventMask,
65 * Tags and friends -- they are left to a caller
67 static struct p4_event_bind p4_event_bind_map[] = {
68 [P4_EVENT_TC_DELIVER_MODE] = {
69 .opcode = P4_OPCODE(P4_EVENT_TC_DELIVER_MODE),
70 .escr_msr = { MSR_P4_TC_ESCR0, MSR_P4_TC_ESCR1 },
72 P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DD) |
73 P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DB) |
74 P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, DI) |
75 P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BD) |
76 P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BB) |
77 P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, BI) |
78 P4_ESCR_EMASK_BIT(P4_EVENT_TC_DELIVER_MODE, ID),
80 .cntr = { {4, 5, -1}, {6, 7, -1} },
82 [P4_EVENT_BPU_FETCH_REQUEST] = {
83 .opcode = P4_OPCODE(P4_EVENT_BPU_FETCH_REQUEST),
84 .escr_msr = { MSR_P4_BPU_ESCR0, MSR_P4_BPU_ESCR1 },
86 P4_ESCR_EMASK_BIT(P4_EVENT_BPU_FETCH_REQUEST, TCMISS),
87 .cntr = { {0, -1, -1}, {2, -1, -1} },
89 [P4_EVENT_ITLB_REFERENCE] = {
90 .opcode = P4_OPCODE(P4_EVENT_ITLB_REFERENCE),
91 .escr_msr = { MSR_P4_ITLB_ESCR0, MSR_P4_ITLB_ESCR1 },
93 P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, HIT) |
94 P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, MISS) |
95 P4_ESCR_EMASK_BIT(P4_EVENT_ITLB_REFERENCE, HIT_UK),
96 .cntr = { {0, -1, -1}, {2, -1, -1} },
98 [P4_EVENT_MEMORY_CANCEL] = {
99 .opcode = P4_OPCODE(P4_EVENT_MEMORY_CANCEL),
100 .escr_msr = { MSR_P4_DAC_ESCR0, MSR_P4_DAC_ESCR1 },
102 P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_CANCEL, ST_RB_FULL) |
103 P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_CANCEL, 64K_CONF),
104 .cntr = { {8, 9, -1}, {10, 11, -1} },
106 [P4_EVENT_MEMORY_COMPLETE] = {
107 .opcode = P4_OPCODE(P4_EVENT_MEMORY_COMPLETE),
108 .escr_msr = { MSR_P4_SAAT_ESCR0 , MSR_P4_SAAT_ESCR1 },
110 P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_COMPLETE, LSC) |
111 P4_ESCR_EMASK_BIT(P4_EVENT_MEMORY_COMPLETE, SSC),
112 .cntr = { {8, 9, -1}, {10, 11, -1} },
114 [P4_EVENT_LOAD_PORT_REPLAY] = {
115 .opcode = P4_OPCODE(P4_EVENT_LOAD_PORT_REPLAY),
116 .escr_msr = { MSR_P4_SAAT_ESCR0, MSR_P4_SAAT_ESCR1 },
118 P4_ESCR_EMASK_BIT(P4_EVENT_LOAD_PORT_REPLAY, SPLIT_LD),
119 .cntr = { {8, 9, -1}, {10, 11, -1} },
121 [P4_EVENT_STORE_PORT_REPLAY] = {
122 .opcode = P4_OPCODE(P4_EVENT_STORE_PORT_REPLAY),
123 .escr_msr = { MSR_P4_SAAT_ESCR0 , MSR_P4_SAAT_ESCR1 },
125 P4_ESCR_EMASK_BIT(P4_EVENT_STORE_PORT_REPLAY, SPLIT_ST),
126 .cntr = { {8, 9, -1}, {10, 11, -1} },
128 [P4_EVENT_MOB_LOAD_REPLAY] = {
129 .opcode = P4_OPCODE(P4_EVENT_MOB_LOAD_REPLAY),
130 .escr_msr = { MSR_P4_MOB_ESCR0, MSR_P4_MOB_ESCR1 },
132 P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, NO_STA) |
133 P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, NO_STD) |
134 P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, PARTIAL_DATA) |
135 P4_ESCR_EMASK_BIT(P4_EVENT_MOB_LOAD_REPLAY, UNALGN_ADDR),
136 .cntr = { {0, -1, -1}, {2, -1, -1} },
138 [P4_EVENT_PAGE_WALK_TYPE] = {
139 .opcode = P4_OPCODE(P4_EVENT_PAGE_WALK_TYPE),
140 .escr_msr = { MSR_P4_PMH_ESCR0, MSR_P4_PMH_ESCR1 },
142 P4_ESCR_EMASK_BIT(P4_EVENT_PAGE_WALK_TYPE, DTMISS) |
143 P4_ESCR_EMASK_BIT(P4_EVENT_PAGE_WALK_TYPE, ITMISS),
145 .cntr = { {0, -1, -1}, {2, -1, -1} },
147 [P4_EVENT_BSQ_CACHE_REFERENCE] = {
148 .opcode = P4_OPCODE(P4_EVENT_BSQ_CACHE_REFERENCE),
149 .escr_msr = { MSR_P4_BSU_ESCR0, MSR_P4_BSU_ESCR1 },
151 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS) |
152 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE) |
153 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM) |
154 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS) |
155 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE) |
156 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM) |
157 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS) |
158 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS) |
159 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS),
160 .cntr = { {0, -1, -1}, {2, -1, -1} },
162 [P4_EVENT_IOQ_ALLOCATION] = {
163 .opcode = P4_OPCODE(P4_EVENT_IOQ_ALLOCATION),
164 .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
166 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, DEFAULT) |
167 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, ALL_READ) |
168 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, ALL_WRITE) |
169 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_UC) |
170 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WC) |
171 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WT) |
172 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WP) |
173 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, MEM_WB) |
174 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, OWN) |
175 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, OTHER) |
176 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ALLOCATION, PREFETCH),
177 .cntr = { {0, -1, -1}, {2, -1, -1} },
179 [P4_EVENT_IOQ_ACTIVE_ENTRIES] = { /* shared ESCR */
180 .opcode = P4_OPCODE(P4_EVENT_IOQ_ACTIVE_ENTRIES),
181 .escr_msr = { MSR_P4_FSB_ESCR1, MSR_P4_FSB_ESCR1 },
183 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, DEFAULT) |
184 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_READ) |
185 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_WRITE) |
186 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_UC) |
187 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WC) |
188 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WT) |
189 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WP) |
190 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WB) |
191 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, OWN) |
192 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, OTHER) |
193 P4_ESCR_EMASK_BIT(P4_EVENT_IOQ_ACTIVE_ENTRIES, PREFETCH),
194 .cntr = { {2, -1, -1}, {3, -1, -1} },
196 [P4_EVENT_FSB_DATA_ACTIVITY] = {
197 .opcode = P4_OPCODE(P4_EVENT_FSB_DATA_ACTIVITY),
198 .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
200 P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV) |
201 P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN) |
202 P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OTHER) |
203 P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_DRV) |
204 P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OWN) |
205 P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OTHER),
207 .cntr = { {0, -1, -1}, {2, -1, -1} },
209 [P4_EVENT_BSQ_ALLOCATION] = { /* shared ESCR, broken CCCR1 */
210 .opcode = P4_OPCODE(P4_EVENT_BSQ_ALLOCATION),
211 .escr_msr = { MSR_P4_BSU_ESCR0, MSR_P4_BSU_ESCR0 },
213 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE0) |
214 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE1) |
215 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LEN0) |
216 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LEN1) |
217 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_IO_TYPE) |
218 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_LOCK_TYPE) |
219 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_CACHE_TYPE) |
220 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_SPLIT_TYPE) |
221 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_DEM_TYPE) |
222 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, REQ_ORD_TYPE) |
223 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE0) |
224 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE1) |
225 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE2),
226 .cntr = { {0, -1, -1}, {1, -1, -1} },
228 [P4_EVENT_BSQ_ACTIVE_ENTRIES] = { /* shared ESCR */
229 .opcode = P4_OPCODE(P4_EVENT_BSQ_ACTIVE_ENTRIES),
230 .escr_msr = { MSR_P4_BSU_ESCR1 , MSR_P4_BSU_ESCR1 },
232 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE0) |
233 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE1) |
234 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN0) |
235 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN1) |
236 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_IO_TYPE) |
237 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LOCK_TYPE) |
238 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_CACHE_TYPE) |
239 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_SPLIT_TYPE) |
240 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_DEM_TYPE) |
241 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_ORD_TYPE) |
242 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE0) |
243 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE1) |
244 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE2),
245 .cntr = { {2, -1, -1}, {3, -1, -1} },
247 [P4_EVENT_SSE_INPUT_ASSIST] = {
248 .opcode = P4_OPCODE(P4_EVENT_SSE_INPUT_ASSIST),
249 .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
251 P4_ESCR_EMASK_BIT(P4_EVENT_SSE_INPUT_ASSIST, ALL),
253 .cntr = { {8, 9, -1}, {10, 11, -1} },
255 [P4_EVENT_PACKED_SP_UOP] = {
256 .opcode = P4_OPCODE(P4_EVENT_PACKED_SP_UOP),
257 .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
259 P4_ESCR_EMASK_BIT(P4_EVENT_PACKED_SP_UOP, ALL),
261 .cntr = { {8, 9, -1}, {10, 11, -1} },
263 [P4_EVENT_PACKED_DP_UOP] = {
264 .opcode = P4_OPCODE(P4_EVENT_PACKED_DP_UOP),
265 .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
267 P4_ESCR_EMASK_BIT(P4_EVENT_PACKED_DP_UOP, ALL),
269 .cntr = { {8, 9, -1}, {10, 11, -1} },
271 [P4_EVENT_SCALAR_SP_UOP] = {
272 .opcode = P4_OPCODE(P4_EVENT_SCALAR_SP_UOP),
273 .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
275 P4_ESCR_EMASK_BIT(P4_EVENT_SCALAR_SP_UOP, ALL),
277 .cntr = { {8, 9, -1}, {10, 11, -1} },
279 [P4_EVENT_SCALAR_DP_UOP] = {
280 .opcode = P4_OPCODE(P4_EVENT_SCALAR_DP_UOP),
281 .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
283 P4_ESCR_EMASK_BIT(P4_EVENT_SCALAR_DP_UOP, ALL),
285 .cntr = { {8, 9, -1}, {10, 11, -1} },
287 [P4_EVENT_64BIT_MMX_UOP] = {
288 .opcode = P4_OPCODE(P4_EVENT_64BIT_MMX_UOP),
289 .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
291 P4_ESCR_EMASK_BIT(P4_EVENT_64BIT_MMX_UOP, ALL),
293 .cntr = { {8, 9, -1}, {10, 11, -1} },
295 [P4_EVENT_128BIT_MMX_UOP] = {
296 .opcode = P4_OPCODE(P4_EVENT_128BIT_MMX_UOP),
297 .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
299 P4_ESCR_EMASK_BIT(P4_EVENT_128BIT_MMX_UOP, ALL),
301 .cntr = { {8, 9, -1}, {10, 11, -1} },
303 [P4_EVENT_X87_FP_UOP] = {
304 .opcode = P4_OPCODE(P4_EVENT_X87_FP_UOP),
305 .escr_msr = { MSR_P4_FIRM_ESCR0, MSR_P4_FIRM_ESCR1 },
307 P4_ESCR_EMASK_BIT(P4_EVENT_X87_FP_UOP, ALL),
309 .cntr = { {8, 9, -1}, {10, 11, -1} },
311 [P4_EVENT_TC_MISC] = {
312 .opcode = P4_OPCODE(P4_EVENT_TC_MISC),
313 .escr_msr = { MSR_P4_TC_ESCR0, MSR_P4_TC_ESCR1 },
315 P4_ESCR_EMASK_BIT(P4_EVENT_TC_MISC, FLUSH),
316 .cntr = { {4, 5, -1}, {6, 7, -1} },
318 [P4_EVENT_GLOBAL_POWER_EVENTS] = {
319 .opcode = P4_OPCODE(P4_EVENT_GLOBAL_POWER_EVENTS),
320 .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
322 P4_ESCR_EMASK_BIT(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING),
323 .cntr = { {0, -1, -1}, {2, -1, -1} },
325 [P4_EVENT_TC_MS_XFER] = {
326 .opcode = P4_OPCODE(P4_EVENT_TC_MS_XFER),
327 .escr_msr = { MSR_P4_MS_ESCR0, MSR_P4_MS_ESCR1 },
329 P4_ESCR_EMASK_BIT(P4_EVENT_TC_MS_XFER, CISC),
330 .cntr = { {4, 5, -1}, {6, 7, -1} },
332 [P4_EVENT_UOP_QUEUE_WRITES] = {
333 .opcode = P4_OPCODE(P4_EVENT_UOP_QUEUE_WRITES),
334 .escr_msr = { MSR_P4_MS_ESCR0, MSR_P4_MS_ESCR1 },
336 P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_BUILD) |
337 P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_DELIVER) |
338 P4_ESCR_EMASK_BIT(P4_EVENT_UOP_QUEUE_WRITES, FROM_ROM),
339 .cntr = { {4, 5, -1}, {6, 7, -1} },
341 [P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE] = {
342 .opcode = P4_OPCODE(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE),
343 .escr_msr = { MSR_P4_TBPU_ESCR0 , MSR_P4_TBPU_ESCR0 },
345 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CONDITIONAL) |
346 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CALL) |
347 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, RETURN) |
348 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, INDIRECT),
349 .cntr = { {4, 5, -1}, {6, 7, -1} },
351 [P4_EVENT_RETIRED_BRANCH_TYPE] = {
352 .opcode = P4_OPCODE(P4_EVENT_RETIRED_BRANCH_TYPE),
353 .escr_msr = { MSR_P4_TBPU_ESCR0 , MSR_P4_TBPU_ESCR1 },
355 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL) |
356 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CALL) |
357 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN) |
358 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT),
359 .cntr = { {4, 5, -1}, {6, 7, -1} },
361 [P4_EVENT_RESOURCE_STALL] = {
362 .opcode = P4_OPCODE(P4_EVENT_RESOURCE_STALL),
363 .escr_msr = { MSR_P4_ALF_ESCR0, MSR_P4_ALF_ESCR1 },
365 P4_ESCR_EMASK_BIT(P4_EVENT_RESOURCE_STALL, SBFULL),
366 .cntr = { {12, 13, 16}, {14, 15, 17} },
368 [P4_EVENT_WC_BUFFER] = {
369 .opcode = P4_OPCODE(P4_EVENT_WC_BUFFER),
370 .escr_msr = { MSR_P4_DAC_ESCR0, MSR_P4_DAC_ESCR1 },
372 P4_ESCR_EMASK_BIT(P4_EVENT_WC_BUFFER, WCB_EVICTS) |
373 P4_ESCR_EMASK_BIT(P4_EVENT_WC_BUFFER, WCB_FULL_EVICTS),
375 .cntr = { {8, 9, -1}, {10, 11, -1} },
377 [P4_EVENT_B2B_CYCLES] = {
378 .opcode = P4_OPCODE(P4_EVENT_B2B_CYCLES),
379 .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
381 .cntr = { {0, -1, -1}, {2, -1, -1} },
384 .opcode = P4_OPCODE(P4_EVENT_BNR),
385 .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
387 .cntr = { {0, -1, -1}, {2, -1, -1} },
390 .opcode = P4_OPCODE(P4_EVENT_SNOOP),
391 .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
393 .cntr = { {0, -1, -1}, {2, -1, -1} },
395 [P4_EVENT_RESPONSE] = {
396 .opcode = P4_OPCODE(P4_EVENT_RESPONSE),
397 .escr_msr = { MSR_P4_FSB_ESCR0, MSR_P4_FSB_ESCR1 },
399 .cntr = { {0, -1, -1}, {2, -1, -1} },
401 [P4_EVENT_FRONT_END_EVENT] = {
402 .opcode = P4_OPCODE(P4_EVENT_FRONT_END_EVENT),
403 .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
405 P4_ESCR_EMASK_BIT(P4_EVENT_FRONT_END_EVENT, NBOGUS) |
406 P4_ESCR_EMASK_BIT(P4_EVENT_FRONT_END_EVENT, BOGUS),
407 .cntr = { {12, 13, 16}, {14, 15, 17} },
409 [P4_EVENT_EXECUTION_EVENT] = {
410 .opcode = P4_OPCODE(P4_EVENT_EXECUTION_EVENT),
411 .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
413 P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS0) |
414 P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS1) |
415 P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS2) |
416 P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, NBOGUS3) |
417 P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS0) |
418 P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS1) |
419 P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS2) |
420 P4_ESCR_EMASK_BIT(P4_EVENT_EXECUTION_EVENT, BOGUS3),
421 .cntr = { {12, 13, 16}, {14, 15, 17} },
423 [P4_EVENT_REPLAY_EVENT] = {
424 .opcode = P4_OPCODE(P4_EVENT_REPLAY_EVENT),
425 .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
427 P4_ESCR_EMASK_BIT(P4_EVENT_REPLAY_EVENT, NBOGUS) |
428 P4_ESCR_EMASK_BIT(P4_EVENT_REPLAY_EVENT, BOGUS),
429 .cntr = { {12, 13, 16}, {14, 15, 17} },
431 [P4_EVENT_INSTR_RETIRED] = {
432 .opcode = P4_OPCODE(P4_EVENT_INSTR_RETIRED),
433 .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
435 P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG) |
436 P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSTAG) |
437 P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSNTAG) |
438 P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSTAG),
439 .cntr = { {12, 13, 16}, {14, 15, 17} },
441 [P4_EVENT_UOPS_RETIRED] = {
442 .opcode = P4_OPCODE(P4_EVENT_UOPS_RETIRED),
443 .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
445 P4_ESCR_EMASK_BIT(P4_EVENT_UOPS_RETIRED, NBOGUS) |
446 P4_ESCR_EMASK_BIT(P4_EVENT_UOPS_RETIRED, BOGUS),
447 .cntr = { {12, 13, 16}, {14, 15, 17} },
449 [P4_EVENT_UOP_TYPE] = {
450 .opcode = P4_OPCODE(P4_EVENT_UOP_TYPE),
451 .escr_msr = { MSR_P4_RAT_ESCR0, MSR_P4_RAT_ESCR1 },
453 P4_ESCR_EMASK_BIT(P4_EVENT_UOP_TYPE, TAGLOADS) |
454 P4_ESCR_EMASK_BIT(P4_EVENT_UOP_TYPE, TAGSTORES),
455 .cntr = { {12, 13, 16}, {14, 15, 17} },
457 [P4_EVENT_BRANCH_RETIRED] = {
458 .opcode = P4_OPCODE(P4_EVENT_BRANCH_RETIRED),
459 .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
461 P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMNP) |
462 P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMNM) |
463 P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMTP) |
464 P4_ESCR_EMASK_BIT(P4_EVENT_BRANCH_RETIRED, MMTM),
465 .cntr = { {12, 13, 16}, {14, 15, 17} },
467 [P4_EVENT_MISPRED_BRANCH_RETIRED] = {
468 .opcode = P4_OPCODE(P4_EVENT_MISPRED_BRANCH_RETIRED),
469 .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
471 P4_ESCR_EMASK_BIT(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS),
472 .cntr = { {12, 13, 16}, {14, 15, 17} },
474 [P4_EVENT_X87_ASSIST] = {
475 .opcode = P4_OPCODE(P4_EVENT_X87_ASSIST),
476 .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
478 P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, FPSU) |
479 P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, FPSO) |
480 P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, POAO) |
481 P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, POAU) |
482 P4_ESCR_EMASK_BIT(P4_EVENT_X87_ASSIST, PREA),
483 .cntr = { {12, 13, 16}, {14, 15, 17} },
485 [P4_EVENT_MACHINE_CLEAR] = {
486 .opcode = P4_OPCODE(P4_EVENT_MACHINE_CLEAR),
487 .escr_msr = { MSR_P4_CRU_ESCR2, MSR_P4_CRU_ESCR3 },
489 P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, CLEAR) |
490 P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, MOCLEAR) |
491 P4_ESCR_EMASK_BIT(P4_EVENT_MACHINE_CLEAR, SMCLEAR),
492 .cntr = { {12, 13, 16}, {14, 15, 17} },
494 [P4_EVENT_INSTR_COMPLETED] = {
495 .opcode = P4_OPCODE(P4_EVENT_INSTR_COMPLETED),
496 .escr_msr = { MSR_P4_CRU_ESCR0, MSR_P4_CRU_ESCR1 },
498 P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_COMPLETED, NBOGUS) |
499 P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_COMPLETED, BOGUS),
500 .cntr = { {12, 13, 16}, {14, 15, 17} },
504 #define P4_GEN_CACHE_EVENT(event, bit, metric) \
505 p4_config_pack_escr(P4_ESCR_EVENT(event) | \
506 P4_ESCR_EMASK_BIT(event, bit)) | \
507 p4_config_pack_cccr(metric | \
508 P4_CCCR_ESEL(P4_OPCODE_ESEL(P4_OPCODE(event))))
510 static __initconst const u64 p4_hw_cache_event_ids
511 [PERF_COUNT_HW_CACHE_MAX]
512 [PERF_COUNT_HW_CACHE_OP_MAX]
513 [PERF_COUNT_HW_CACHE_RESULT_MAX] =
517 [ C(RESULT_ACCESS) ] = 0x0,
518 [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
519 P4_PEBS_METRIC__1stl_cache_load_miss_retired),
524 [ C(RESULT_ACCESS) ] = 0x0,
525 [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
526 P4_PEBS_METRIC__2ndl_cache_load_miss_retired),
531 [ C(RESULT_ACCESS) ] = 0x0,
532 [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
533 P4_PEBS_METRIC__dtlb_load_miss_retired),
536 [ C(RESULT_ACCESS) ] = 0x0,
537 [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_REPLAY_EVENT, NBOGUS,
538 P4_PEBS_METRIC__dtlb_store_miss_retired),
543 [ C(RESULT_ACCESS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_ITLB_REFERENCE, HIT,
544 P4_PEBS_METRIC__none),
545 [ C(RESULT_MISS) ] = P4_GEN_CACHE_EVENT(P4_EVENT_ITLB_REFERENCE, MISS,
546 P4_PEBS_METRIC__none),
549 [ C(RESULT_ACCESS) ] = -1,
550 [ C(RESULT_MISS) ] = -1,
552 [ C(OP_PREFETCH) ] = {
553 [ C(RESULT_ACCESS) ] = -1,
554 [ C(RESULT_MISS) ] = -1,
559 static u64 p4_general_events[PERF_COUNT_HW_MAX] = {
560 /* non-halted CPU clocks */
561 [PERF_COUNT_HW_CPU_CYCLES] =
562 p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_GLOBAL_POWER_EVENTS) |
563 P4_ESCR_EMASK_BIT(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING)),
566 * retired instructions
567 * in a sake of simplicity we don't use the FSB tagging
569 [PERF_COUNT_HW_INSTRUCTIONS] =
570 p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_INSTR_RETIRED) |
571 P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG) |
572 P4_ESCR_EMASK_BIT(P4_EVENT_INSTR_RETIRED, BOGUSNTAG)),
575 [PERF_COUNT_HW_CACHE_REFERENCES] =
576 p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_BSQ_CACHE_REFERENCE) |
577 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS) |
578 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE) |
579 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM) |
580 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS) |
581 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE) |
582 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM)),
585 [PERF_COUNT_HW_CACHE_MISSES] =
586 p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_BSQ_CACHE_REFERENCE) |
587 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS) |
588 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS) |
589 P4_ESCR_EMASK_BIT(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS)),
591 /* branch instructions retired */
592 [PERF_COUNT_HW_BRANCH_INSTRUCTIONS] =
593 p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_RETIRED_BRANCH_TYPE) |
594 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL) |
595 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, CALL) |
596 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN) |
597 P4_ESCR_EMASK_BIT(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT)),
599 /* mispredicted branches retired */
600 [PERF_COUNT_HW_BRANCH_MISSES] =
601 p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_MISPRED_BRANCH_RETIRED) |
602 P4_ESCR_EMASK_BIT(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS)),
604 /* bus ready clocks (cpu is driving #DRDY_DRV\#DRDY_OWN): */
605 [PERF_COUNT_HW_BUS_CYCLES] =
606 p4_config_pack_escr(P4_ESCR_EVENT(P4_EVENT_FSB_DATA_ACTIVITY) |
607 P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV) |
608 P4_ESCR_EMASK_BIT(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN)) |
609 p4_config_pack_cccr(P4_CCCR_EDGE | P4_CCCR_COMPARE),
612 static struct p4_event_bind *p4_config_get_bind(u64 config)
614 unsigned int evnt = p4_config_unpack_event(config);
615 struct p4_event_bind *bind = NULL;
617 if (evnt < ARRAY_SIZE(p4_event_bind_map))
618 bind = &p4_event_bind_map[evnt];
623 static u64 p4_pmu_event_map(int hw_event)
625 struct p4_event_bind *bind;
629 config = p4_general_events[hw_event];
630 bind = p4_config_get_bind(config);
631 esel = P4_OPCODE_ESEL(bind->opcode);
632 config |= p4_config_pack_cccr(P4_CCCR_ESEL(esel));
637 /* check cpu model specifics */
638 static bool p4_event_match_cpu_model(unsigned int event_idx)
640 /* INSTR_COMPLETED event only exist for model 3, 4, 6 (Prescott) */
641 if (event_idx == P4_EVENT_INSTR_COMPLETED) {
642 if (boot_cpu_data.x86_model != 3 &&
643 boot_cpu_data.x86_model != 4 &&
644 boot_cpu_data.x86_model != 6)
650 * - IQ_ESCR0, IQ_ESCR1 only for models 1 and 2
656 static int p4_validate_raw_event(struct perf_event *event)
658 unsigned int v, emask;
660 /* User data may have out-of-bound event index */
661 v = p4_config_unpack_event(event->attr.config);
662 if (v >= ARRAY_SIZE(p4_event_bind_map))
665 /* It may be unsupported: */
666 if (!p4_event_match_cpu_model(v))
670 * NOTE: P4_CCCR_THREAD_ANY has not the same meaning as
671 * in Architectural Performance Monitoring, it means not
672 * on _which_ logical cpu to count but rather _when_, ie it
673 * depends on logical cpu state -- count event if one cpu active,
674 * none, both or any, so we just allow user to pass any value
677 * In turn we always set Tx_OS/Tx_USR bits bound to logical
678 * cpu without their propagation to another cpu
682 * if an event is shared accross the logical threads
683 * the user needs special permissions to be able to use it
685 if (p4_ht_active() && p4_event_bind_map[v].shared) {
686 if (perf_paranoid_cpu() && !capable(CAP_SYS_ADMIN))
690 /* ESCR EventMask bits may be invalid */
691 emask = p4_config_unpack_escr(event->attr.config) & P4_ESCR_EVENTMASK_MASK;
692 if (emask & ~p4_event_bind_map[v].escr_emask)
696 * it may have some invalid PEBS bits
698 if (p4_config_pebs_has(event->attr.config, P4_PEBS_CONFIG_ENABLE))
701 v = p4_config_unpack_metric(event->attr.config);
702 if (v >= ARRAY_SIZE(p4_pebs_bind_map))
708 static int p4_hw_config(struct perf_event *event)
715 * the reason we use cpu that early is that: if we get scheduled
716 * first time on the same cpu -- we will not need swap thread
717 * specific flags in config (and will save some cpu cycles)
720 cccr = p4_default_cccr_conf(cpu);
721 escr = p4_default_escr_conf(cpu, event->attr.exclude_kernel,
722 event->attr.exclude_user);
723 event->hw.config = p4_config_pack_escr(escr) |
724 p4_config_pack_cccr(cccr);
726 if (p4_ht_active() && p4_ht_thread(cpu))
727 event->hw.config = p4_set_ht_bit(event->hw.config);
729 if (event->attr.type == PERF_TYPE_RAW) {
730 struct p4_event_bind *bind;
733 * Clear bits we reserve to be managed by kernel itself
734 * and never allowed from a user space
736 event->attr.config &= P4_CONFIG_MASK;
738 rc = p4_validate_raw_event(event);
743 * Note that for RAW events we allow user to use P4_CCCR_RESERVED
744 * bits since we keep additional info here (for cache events and etc)
746 event->hw.config |= event->attr.config;
747 bind = p4_config_get_bind(event->attr.config);
752 esel = P4_OPCODE_ESEL(bind->opcode);
753 event->hw.config |= p4_config_pack_cccr(P4_CCCR_ESEL(esel));
756 rc = x86_setup_perfctr(event);
762 static inline int p4_pmu_clear_cccr_ovf(struct hw_perf_event *hwc)
766 /* an official way for overflow indication */
767 rdmsrl(hwc->config_base, v);
768 if (v & P4_CCCR_OVF) {
769 wrmsrl(hwc->config_base, v & ~P4_CCCR_OVF);
774 * In some circumstances the overflow might issue an NMI but did
775 * not set P4_CCCR_OVF bit. Because a counter holds a negative value
776 * we simply check for high bit being set, if it's cleared it means
777 * the counter has reached zero value and continued counting before
778 * real NMI signal was received:
780 rdmsrl(hwc->event_base, v);
781 if (!(v & ARCH_P4_UNFLAGGED_BIT))
787 static void p4_pmu_disable_pebs(void)
792 * It's still allowed that two threads setup same cache
793 * events so we can't simply clear metrics until we knew
794 * noone is depending on us, so we need kind of counter
795 * for "ReplayEvent" users.
797 * What is more complex -- RAW events, if user (for some
798 * reason) will pass some cache event metric with improper
799 * event opcode -- it's fine from hardware point of view
800 * but completely nonsence from "meaning" of such action.
802 * So at moment let leave metrics turned on forever -- it's
803 * ok for now but need to be revisited!
805 * (void)checking_wrmsrl(MSR_IA32_PEBS_ENABLE, (u64)0);
806 * (void)checking_wrmsrl(MSR_P4_PEBS_MATRIX_VERT, (u64)0);
810 static inline void p4_pmu_disable_event(struct perf_event *event)
812 struct hw_perf_event *hwc = &event->hw;
815 * If event gets disabled while counter is in overflowed
816 * state we need to clear P4_CCCR_OVF, otherwise interrupt get
817 * asserted again and again
819 (void)checking_wrmsrl(hwc->config_base,
820 (u64)(p4_config_unpack_cccr(hwc->config)) &
821 ~P4_CCCR_ENABLE & ~P4_CCCR_OVF & ~P4_CCCR_RESERVED);
824 static void p4_pmu_disable_all(void)
826 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
829 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
830 struct perf_event *event = cpuc->events[idx];
831 if (!test_bit(idx, cpuc->active_mask))
833 p4_pmu_disable_event(event);
836 p4_pmu_disable_pebs();
839 /* configuration must be valid */
840 static void p4_pmu_enable_pebs(u64 config)
842 struct p4_pebs_bind *bind;
845 BUILD_BUG_ON(P4_PEBS_METRIC__max > P4_PEBS_CONFIG_METRIC_MASK);
847 idx = p4_config_unpack_metric(config);
848 if (idx == P4_PEBS_METRIC__none)
851 bind = &p4_pebs_bind_map[idx];
853 (void)checking_wrmsrl(MSR_IA32_PEBS_ENABLE, (u64)bind->metric_pebs);
854 (void)checking_wrmsrl(MSR_P4_PEBS_MATRIX_VERT, (u64)bind->metric_vert);
857 static void p4_pmu_enable_event(struct perf_event *event)
859 struct hw_perf_event *hwc = &event->hw;
860 int thread = p4_ht_config_thread(hwc->config);
861 u64 escr_conf = p4_config_unpack_escr(p4_clear_ht_bit(hwc->config));
862 unsigned int idx = p4_config_unpack_event(hwc->config);
863 struct p4_event_bind *bind;
866 bind = &p4_event_bind_map[idx];
867 escr_addr = (u64)bind->escr_msr[thread];
870 * - we dont support cascaded counters yet
871 * - and counter 1 is broken (erratum)
873 WARN_ON_ONCE(p4_is_event_cascaded(hwc->config));
874 WARN_ON_ONCE(hwc->idx == 1);
876 /* we need a real Event value */
877 escr_conf &= ~P4_ESCR_EVENT_MASK;
878 escr_conf |= P4_ESCR_EVENT(P4_OPCODE_EVNT(bind->opcode));
880 cccr = p4_config_unpack_cccr(hwc->config);
883 * it could be Cache event so we need to write metrics
884 * into additional MSRs
886 p4_pmu_enable_pebs(hwc->config);
888 (void)checking_wrmsrl(escr_addr, escr_conf);
889 (void)checking_wrmsrl(hwc->config_base,
890 (cccr & ~P4_CCCR_RESERVED) | P4_CCCR_ENABLE);
893 static void p4_pmu_enable_all(int added)
895 struct cpu_hw_events *cpuc = &__get_cpu_var(cpu_hw_events);
898 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
899 struct perf_event *event = cpuc->events[idx];
900 if (!test_bit(idx, cpuc->active_mask))
902 p4_pmu_enable_event(event);
906 static int p4_pmu_handle_irq(struct pt_regs *regs)
908 struct perf_sample_data data;
909 struct cpu_hw_events *cpuc;
910 struct perf_event *event;
911 struct hw_perf_event *hwc;
912 int idx, handled = 0;
918 cpuc = &__get_cpu_var(cpu_hw_events);
920 for (idx = 0; idx < x86_pmu.num_counters; idx++) {
923 if (!test_bit(idx, cpuc->active_mask)) {
924 /* catch in-flight IRQs */
925 if (__test_and_clear_bit(idx, cpuc->running))
930 event = cpuc->events[idx];
933 WARN_ON_ONCE(hwc->idx != idx);
935 /* it might be unflagged overflow */
936 overflow = p4_pmu_clear_cccr_ovf(hwc);
938 val = x86_perf_event_update(event);
939 if (!overflow && (val & (1ULL << (x86_pmu.cntval_bits - 1))))
944 /* event overflow for sure */
945 data.period = event->hw.last_period;
947 if (!x86_perf_event_set_period(event))
949 if (perf_event_overflow(event, 1, &data, regs))
950 p4_pmu_disable_event(event);
954 /* p4 quirk: unmask it again */
955 apic_write(APIC_LVTPC, apic_read(APIC_LVTPC) & ~APIC_LVT_MASKED);
956 inc_irq_stat(apic_perf_irqs);
963 * swap thread specific fields according to a thread
964 * we are going to run on
966 static void p4_pmu_swap_config_ts(struct hw_perf_event *hwc, int cpu)
971 * we either lucky and continue on same cpu or no HT support
973 if (!p4_should_swap_ts(hwc->config, cpu))
977 * the event is migrated from an another logical
978 * cpu, so we need to swap thread specific flags
981 escr = p4_config_unpack_escr(hwc->config);
982 cccr = p4_config_unpack_cccr(hwc->config);
984 if (p4_ht_thread(cpu)) {
985 cccr &= ~P4_CCCR_OVF_PMI_T0;
986 cccr |= P4_CCCR_OVF_PMI_T1;
987 if (escr & P4_ESCR_T0_OS) {
988 escr &= ~P4_ESCR_T0_OS;
989 escr |= P4_ESCR_T1_OS;
991 if (escr & P4_ESCR_T0_USR) {
992 escr &= ~P4_ESCR_T0_USR;
993 escr |= P4_ESCR_T1_USR;
995 hwc->config = p4_config_pack_escr(escr);
996 hwc->config |= p4_config_pack_cccr(cccr);
997 hwc->config |= P4_CONFIG_HT;
999 cccr &= ~P4_CCCR_OVF_PMI_T1;
1000 cccr |= P4_CCCR_OVF_PMI_T0;
1001 if (escr & P4_ESCR_T1_OS) {
1002 escr &= ~P4_ESCR_T1_OS;
1003 escr |= P4_ESCR_T0_OS;
1005 if (escr & P4_ESCR_T1_USR) {
1006 escr &= ~P4_ESCR_T1_USR;
1007 escr |= P4_ESCR_T0_USR;
1009 hwc->config = p4_config_pack_escr(escr);
1010 hwc->config |= p4_config_pack_cccr(cccr);
1011 hwc->config &= ~P4_CONFIG_HT;
1016 * ESCR address hashing is tricky, ESCRs are not sequential
1017 * in memory but all starts from MSR_P4_BSU_ESCR0 (0x03a0) and
1018 * the metric between any ESCRs is laid in range [0xa0,0xe1]
1020 * so we make ~70% filled hashtable
1023 #define P4_ESCR_MSR_BASE 0x000003a0
1024 #define P4_ESCR_MSR_MAX 0x000003e1
1025 #define P4_ESCR_MSR_TABLE_SIZE (P4_ESCR_MSR_MAX - P4_ESCR_MSR_BASE + 1)
1026 #define P4_ESCR_MSR_IDX(msr) (msr - P4_ESCR_MSR_BASE)
1027 #define P4_ESCR_MSR_TABLE_ENTRY(msr) [P4_ESCR_MSR_IDX(msr)] = msr
1029 static const unsigned int p4_escr_table[P4_ESCR_MSR_TABLE_SIZE] = {
1030 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ALF_ESCR0),
1031 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ALF_ESCR1),
1032 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BPU_ESCR0),
1033 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BPU_ESCR1),
1034 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BSU_ESCR0),
1035 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_BSU_ESCR1),
1036 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR0),
1037 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR1),
1038 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR2),
1039 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR3),
1040 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR4),
1041 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_CRU_ESCR5),
1042 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_DAC_ESCR0),
1043 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_DAC_ESCR1),
1044 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FIRM_ESCR0),
1045 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FIRM_ESCR1),
1046 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FLAME_ESCR0),
1047 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FLAME_ESCR1),
1048 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FSB_ESCR0),
1049 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_FSB_ESCR1),
1050 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IQ_ESCR0),
1051 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IQ_ESCR1),
1052 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IS_ESCR0),
1053 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IS_ESCR1),
1054 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ITLB_ESCR0),
1055 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_ITLB_ESCR1),
1056 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IX_ESCR0),
1057 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_IX_ESCR1),
1058 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MOB_ESCR0),
1059 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MOB_ESCR1),
1060 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MS_ESCR0),
1061 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_MS_ESCR1),
1062 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_PMH_ESCR0),
1063 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_PMH_ESCR1),
1064 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_RAT_ESCR0),
1065 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_RAT_ESCR1),
1066 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SAAT_ESCR0),
1067 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SAAT_ESCR1),
1068 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SSU_ESCR0),
1069 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_SSU_ESCR1),
1070 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TBPU_ESCR0),
1071 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TBPU_ESCR1),
1072 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TC_ESCR0),
1073 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_TC_ESCR1),
1074 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_U2L_ESCR0),
1075 P4_ESCR_MSR_TABLE_ENTRY(MSR_P4_U2L_ESCR1),
1078 static int p4_get_escr_idx(unsigned int addr)
1080 unsigned int idx = P4_ESCR_MSR_IDX(addr);
1082 if (unlikely(idx >= P4_ESCR_MSR_TABLE_SIZE ||
1083 !p4_escr_table[idx] ||
1084 p4_escr_table[idx] != addr)) {
1085 WARN_ONCE(1, "P4 PMU: Wrong address passed: %x\n", addr);
1092 static int p4_next_cntr(int thread, unsigned long *used_mask,
1093 struct p4_event_bind *bind)
1097 for (i = 0; i < P4_CNTR_LIMIT; i++) {
1098 j = bind->cntr[thread][i];
1099 if (j != -1 && !test_bit(j, used_mask))
1106 static int p4_pmu_schedule_events(struct cpu_hw_events *cpuc, int n, int *assign)
1108 unsigned long used_mask[BITS_TO_LONGS(X86_PMC_IDX_MAX)];
1109 unsigned long escr_mask[BITS_TO_LONGS(P4_ESCR_MSR_TABLE_SIZE)];
1110 int cpu = smp_processor_id();
1111 struct hw_perf_event *hwc;
1112 struct p4_event_bind *bind;
1113 unsigned int i, thread, num;
1114 int cntr_idx, escr_idx;
1116 bitmap_zero(used_mask, X86_PMC_IDX_MAX);
1117 bitmap_zero(escr_mask, P4_ESCR_MSR_TABLE_SIZE);
1119 for (i = 0, num = n; i < n; i++, num--) {
1121 hwc = &cpuc->event_list[i]->hw;
1122 thread = p4_ht_thread(cpu);
1123 bind = p4_config_get_bind(hwc->config);
1124 escr_idx = p4_get_escr_idx(bind->escr_msr[thread]);
1125 if (unlikely(escr_idx == -1))
1128 if (hwc->idx != -1 && !p4_should_swap_ts(hwc->config, cpu)) {
1129 cntr_idx = hwc->idx;
1131 assign[i] = hwc->idx;
1135 cntr_idx = p4_next_cntr(thread, used_mask, bind);
1136 if (cntr_idx == -1 || test_bit(escr_idx, escr_mask))
1139 p4_pmu_swap_config_ts(hwc, cpu);
1141 assign[i] = cntr_idx;
1143 set_bit(cntr_idx, used_mask);
1144 set_bit(escr_idx, escr_mask);
1148 return num ? -ENOSPC : 0;
1151 static __initconst const struct x86_pmu p4_pmu = {
1152 .name = "Netburst P4/Xeon",
1153 .handle_irq = p4_pmu_handle_irq,
1154 .disable_all = p4_pmu_disable_all,
1155 .enable_all = p4_pmu_enable_all,
1156 .enable = p4_pmu_enable_event,
1157 .disable = p4_pmu_disable_event,
1158 .eventsel = MSR_P4_BPU_CCCR0,
1159 .perfctr = MSR_P4_BPU_PERFCTR0,
1160 .event_map = p4_pmu_event_map,
1161 .max_events = ARRAY_SIZE(p4_general_events),
1162 .get_event_constraints = x86_get_event_constraints,
1164 * IF HT disabled we may need to use all
1165 * ARCH_P4_MAX_CCCR counters simulaneously
1166 * though leave it restricted at moment assuming
1169 .num_counters = ARCH_P4_MAX_CCCR,
1171 .cntval_bits = ARCH_P4_CNTRVAL_BITS,
1172 .cntval_mask = ARCH_P4_CNTRVAL_MASK,
1173 .max_period = (1ULL << (ARCH_P4_CNTRVAL_BITS - 1)) - 1,
1174 .hw_config = p4_hw_config,
1175 .schedule_events = p4_pmu_schedule_events,
1177 * This handles erratum N15 in intel doc 249199-029,
1178 * the counter may not be updated correctly on write
1179 * so we need a second write operation to do the trick
1180 * (the official workaround didn't work)
1182 * the former idea is taken from OProfile code
1184 .perfctr_second_write = 1,
1187 static __init int p4_pmu_init(void)
1189 unsigned int low, high;
1191 /* If we get stripped -- indexig fails */
1192 BUILD_BUG_ON(ARCH_P4_MAX_CCCR > X86_PMC_MAX_GENERIC);
1194 rdmsr(MSR_IA32_MISC_ENABLE, low, high);
1195 if (!(low & (1 << 7))) {
1196 pr_cont("unsupported Netburst CPU model %d ",
1197 boot_cpu_data.x86_model);
1201 memcpy(hw_cache_event_ids, p4_hw_cache_event_ids,
1202 sizeof(hw_cache_event_ids));
1204 pr_cont("Netburst events, ");
1211 #endif /* CONFIG_CPU_SUP_INTEL */