2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
22 * Authors: Alex Deucher
24 #include <linux/firmware.h>
27 #include "amdgpu_ucode.h"
28 #include "amdgpu_trace.h"
32 #include "oss/oss_3_0_d.h"
33 #include "oss/oss_3_0_sh_mask.h"
35 #include "gmc/gmc_8_1_d.h"
36 #include "gmc/gmc_8_1_sh_mask.h"
38 #include "gca/gfx_8_0_d.h"
39 #include "gca/gfx_8_0_enum.h"
40 #include "gca/gfx_8_0_sh_mask.h"
42 #include "bif/bif_5_0_d.h"
43 #include "bif/bif_5_0_sh_mask.h"
45 #include "tonga_sdma_pkt_open.h"
47 static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev);
48 static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev);
49 static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev);
50 static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev);
52 MODULE_FIRMWARE("amdgpu/tonga_sdma.bin");
53 MODULE_FIRMWARE("amdgpu/tonga_sdma1.bin");
54 MODULE_FIRMWARE("amdgpu/carrizo_sdma.bin");
55 MODULE_FIRMWARE("amdgpu/carrizo_sdma1.bin");
57 static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
59 SDMA0_REGISTER_OFFSET,
63 static const u32 golden_settings_tonga_a11[] =
65 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
66 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
67 mmSDMA0_GFX_IB_CNTL, 0x800f0111, 0x00000100,
68 mmSDMA0_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
69 mmSDMA0_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
70 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
71 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
72 mmSDMA1_GFX_IB_CNTL, 0x800f0111, 0x00000100,
73 mmSDMA1_RLC0_IB_CNTL, 0x800f0111, 0x00000100,
74 mmSDMA1_RLC1_IB_CNTL, 0x800f0111, 0x00000100,
77 static const u32 tonga_mgcg_cgcg_init[] =
79 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
80 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
83 static const u32 cz_golden_settings_a11[] =
85 mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
86 mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
87 mmSDMA0_GFX_IB_CNTL, 0x00000100, 0x00000100,
88 mmSDMA0_POWER_CNTL, 0x00000800, 0x0003c800,
89 mmSDMA0_RLC0_IB_CNTL, 0x00000100, 0x00000100,
90 mmSDMA0_RLC1_IB_CNTL, 0x00000100, 0x00000100,
91 mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
92 mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
93 mmSDMA1_GFX_IB_CNTL, 0x00000100, 0x00000100,
94 mmSDMA1_POWER_CNTL, 0x00000800, 0x0003c800,
95 mmSDMA1_RLC0_IB_CNTL, 0x00000100, 0x00000100,
96 mmSDMA1_RLC1_IB_CNTL, 0x00000100, 0x00000100,
99 static const u32 cz_mgcg_cgcg_init[] =
101 mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
102 mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
107 * Starting with CIK, the GPU has new asynchronous
108 * DMA engines. These engines are used for compute
109 * and gfx. There are two DMA engines (SDMA0, SDMA1)
110 * and each one supports 1 ring buffer used for gfx
111 * and 2 queues used for compute.
113 * The programming model is very similar to the CP
114 * (ring buffer, IBs, etc.), but sDMA has it's own
115 * packet format that is different from the PM4 format
116 * used by the CP. sDMA supports copying data, writing
117 * embedded data, solid fills, and a number of other
118 * things. It also has support for tiling/detiling of
122 static void sdma_v3_0_init_golden_registers(struct amdgpu_device *adev)
124 switch (adev->asic_type) {
126 amdgpu_program_register_sequence(adev,
127 tonga_mgcg_cgcg_init,
128 (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
129 amdgpu_program_register_sequence(adev,
130 golden_settings_tonga_a11,
131 (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
134 amdgpu_program_register_sequence(adev,
136 (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
137 amdgpu_program_register_sequence(adev,
138 cz_golden_settings_a11,
139 (const u32)ARRAY_SIZE(cz_golden_settings_a11));
147 * sdma_v3_0_init_microcode - load ucode images from disk
149 * @adev: amdgpu_device pointer
151 * Use the firmware interface to load the ucode images into
152 * the driver (not loaded into hw).
153 * Returns 0 on success, error on failure.
155 static int sdma_v3_0_init_microcode(struct amdgpu_device *adev)
157 const char *chip_name;
160 struct amdgpu_firmware_info *info = NULL;
161 const struct common_firmware_header *header = NULL;
165 switch (adev->asic_type) {
170 chip_name = "carrizo";
175 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
177 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
179 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
180 err = request_firmware(&adev->sdma[i].fw, fw_name, adev->dev);
183 err = amdgpu_ucode_validate(adev->sdma[i].fw);
187 if (adev->firmware.smu_load) {
188 info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
189 info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
190 info->fw = adev->sdma[i].fw;
191 header = (const struct common_firmware_header *)info->fw->data;
192 adev->firmware.fw_size +=
193 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
199 "sdma_v3_0: Failed to load firmware \"%s\"\n",
201 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
202 release_firmware(adev->sdma[i].fw);
203 adev->sdma[i].fw = NULL;
210 * sdma_v3_0_ring_get_rptr - get the current read pointer
212 * @ring: amdgpu ring pointer
214 * Get the current rptr from the hardware (VI+).
216 static uint32_t sdma_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
220 /* XXX check if swapping is necessary on BE */
221 rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
227 * sdma_v3_0_ring_get_wptr - get the current write pointer
229 * @ring: amdgpu ring pointer
231 * Get the current wptr from the hardware (VI+).
233 static uint32_t sdma_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
235 struct amdgpu_device *adev = ring->adev;
238 if (ring->use_doorbell) {
239 /* XXX check if swapping is necessary on BE */
240 wptr = ring->adev->wb.wb[ring->wptr_offs] >> 2;
242 int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
244 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
251 * sdma_v3_0_ring_set_wptr - commit the write pointer
253 * @ring: amdgpu ring pointer
255 * Write the wptr back to the hardware (VI+).
257 static void sdma_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
259 struct amdgpu_device *adev = ring->adev;
261 if (ring->use_doorbell) {
262 /* XXX check if swapping is necessary on BE */
263 adev->wb.wb[ring->wptr_offs] = ring->wptr << 2;
264 WDOORBELL32(ring->doorbell_index, ring->wptr << 2);
266 int me = (ring == &ring->adev->sdma[0].ring) ? 0 : 1;
268 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
273 * sdma_v3_0_ring_emit_ib - Schedule an IB on the DMA engine
275 * @ring: amdgpu ring pointer
276 * @ib: IB object to schedule
278 * Schedule an IB in the DMA ring (VI).
280 static void sdma_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
281 struct amdgpu_ib *ib)
283 u32 vmid = (ib->vm ? ib->vm->ids[ring->idx].id : 0) & 0xf;
284 u32 next_rptr = ring->wptr + 5;
286 while ((next_rptr & 7) != 2)
290 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
291 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
292 amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
293 amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
294 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
295 amdgpu_ring_write(ring, next_rptr);
297 /* IB packet must end on a 8 DW boundary */
298 while ((ring->wptr & 7) != 2)
299 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_NOP));
301 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
302 SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
303 /* base must be 32 byte aligned */
304 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
305 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
306 amdgpu_ring_write(ring, ib->length_dw);
307 amdgpu_ring_write(ring, 0);
308 amdgpu_ring_write(ring, 0);
313 * sdma_v3_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
315 * @ring: amdgpu ring pointer
317 * Emit an hdp flush packet on the requested DMA ring.
319 static void sdma_v3_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
321 u32 ref_and_mask = 0;
323 if (ring == &ring->adev->sdma[0].ring)
324 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
326 ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
328 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
329 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
330 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
331 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
332 amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
333 amdgpu_ring_write(ring, ref_and_mask); /* reference */
334 amdgpu_ring_write(ring, ref_and_mask); /* mask */
335 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
336 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
340 * sdma_v3_0_ring_emit_fence - emit a fence on the DMA ring
342 * @ring: amdgpu ring pointer
343 * @fence: amdgpu fence object
345 * Add a DMA fence packet to the ring to write
346 * the fence seq number and DMA trap packet to generate
347 * an interrupt if needed (VI).
349 static void sdma_v3_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
352 bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
353 /* write the fence */
354 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
355 amdgpu_ring_write(ring, lower_32_bits(addr));
356 amdgpu_ring_write(ring, upper_32_bits(addr));
357 amdgpu_ring_write(ring, lower_32_bits(seq));
359 /* optionally write high bits as well */
362 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
363 amdgpu_ring_write(ring, lower_32_bits(addr));
364 amdgpu_ring_write(ring, upper_32_bits(addr));
365 amdgpu_ring_write(ring, upper_32_bits(seq));
368 /* generate an interrupt */
369 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
370 amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
375 * sdma_v3_0_ring_emit_semaphore - emit a semaphore on the dma ring
377 * @ring: amdgpu_ring structure holding ring information
378 * @semaphore: amdgpu semaphore object
379 * @emit_wait: wait or signal semaphore
381 * Add a DMA semaphore packet to the ring wait on or signal
384 static bool sdma_v3_0_ring_emit_semaphore(struct amdgpu_ring *ring,
385 struct amdgpu_semaphore *semaphore,
388 u64 addr = semaphore->gpu_addr;
389 u32 sig = emit_wait ? 0 : 1;
391 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SEM) |
392 SDMA_PKT_SEMAPHORE_HEADER_SIGNAL(sig));
393 amdgpu_ring_write(ring, lower_32_bits(addr) & 0xfffffff8);
394 amdgpu_ring_write(ring, upper_32_bits(addr));
400 * sdma_v3_0_gfx_stop - stop the gfx async dma engines
402 * @adev: amdgpu_device pointer
404 * Stop the gfx async dma ring buffers (VI).
406 static void sdma_v3_0_gfx_stop(struct amdgpu_device *adev)
408 struct amdgpu_ring *sdma0 = &adev->sdma[0].ring;
409 struct amdgpu_ring *sdma1 = &adev->sdma[1].ring;
410 u32 rb_cntl, ib_cntl;
413 if ((adev->mman.buffer_funcs_ring == sdma0) ||
414 (adev->mman.buffer_funcs_ring == sdma1))
415 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
417 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
418 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
419 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
420 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
421 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
422 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
423 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
425 sdma0->ready = false;
426 sdma1->ready = false;
430 * sdma_v3_0_rlc_stop - stop the compute async dma engines
432 * @adev: amdgpu_device pointer
434 * Stop the compute async dma queues (VI).
436 static void sdma_v3_0_rlc_stop(struct amdgpu_device *adev)
442 * sdma_v3_0_enable - stop the async dma engines
444 * @adev: amdgpu_device pointer
445 * @enable: enable/disable the DMA MEs.
447 * Halt or unhalt the async dma engines (VI).
449 static void sdma_v3_0_enable(struct amdgpu_device *adev, bool enable)
454 if (enable == false) {
455 sdma_v3_0_gfx_stop(adev);
456 sdma_v3_0_rlc_stop(adev);
459 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
460 f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
462 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
464 f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
465 WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
470 * sdma_v3_0_gfx_resume - setup and start the async dma engines
472 * @adev: amdgpu_device pointer
474 * Set up the gfx DMA ring buffers and enable them (VI).
475 * Returns 0 for success, error for failure.
477 static int sdma_v3_0_gfx_resume(struct amdgpu_device *adev)
479 struct amdgpu_ring *ring;
480 u32 rb_cntl, ib_cntl;
486 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
487 ring = &adev->sdma[i].ring;
488 wb_offset = (ring->rptr_offs * 4);
490 mutex_lock(&adev->srbm_mutex);
491 for (j = 0; j < 16; j++) {
492 vi_srbm_select(adev, 0, 0, 0, j);
494 WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
495 WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
497 vi_srbm_select(adev, 0, 0, 0, 0);
498 mutex_unlock(&adev->srbm_mutex);
500 WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
502 /* Set ring buffer size in dwords */
503 rb_bufsz = order_base_2(ring->ring_size / 4);
504 rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
505 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
507 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
508 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
509 RPTR_WRITEBACK_SWAP_ENABLE, 1);
511 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
513 /* Initialize the ring buffer's read and write pointers */
514 WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
515 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
517 /* set the wb address whether it's enabled or not */
518 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
519 upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
520 WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
521 lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
523 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
525 WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
526 WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
529 WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
531 doorbell = RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]);
533 if (ring->use_doorbell) {
534 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL,
535 OFFSET, ring->doorbell_index);
536 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
538 doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
540 WREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i], doorbell);
543 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
544 WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
546 ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
547 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
549 ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
552 WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
556 r = amdgpu_ring_test_ring(ring);
562 if (adev->mman.buffer_funcs_ring == ring)
563 amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
570 * sdma_v3_0_rlc_resume - setup and start the async dma engines
572 * @adev: amdgpu_device pointer
574 * Set up the compute DMA queues and enable them (VI).
575 * Returns 0 for success, error for failure.
577 static int sdma_v3_0_rlc_resume(struct amdgpu_device *adev)
584 * sdma_v3_0_load_microcode - load the sDMA ME ucode
586 * @adev: amdgpu_device pointer
588 * Loads the sDMA0/1 ucode.
589 * Returns 0 for success, -EINVAL if the ucode is not available.
591 static int sdma_v3_0_load_microcode(struct amdgpu_device *adev)
593 const struct sdma_firmware_header_v1_0 *hdr;
594 const __le32 *fw_data;
598 if (!adev->sdma[0].fw || !adev->sdma[1].fw)
602 sdma_v3_0_enable(adev, false);
604 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
605 hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma[i].fw->data;
606 amdgpu_ucode_print_sdma_hdr(&hdr->header);
607 fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
608 adev->sdma[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
610 fw_data = (const __le32 *)
611 (adev->sdma[i].fw->data +
612 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
613 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
614 for (j = 0; j < fw_size; j++)
615 WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
616 WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma[i].fw_version);
623 * sdma_v3_0_start - setup and start the async dma engines
625 * @adev: amdgpu_device pointer
627 * Set up the DMA engines and enable them (VI).
628 * Returns 0 for success, error for failure.
630 static int sdma_v3_0_start(struct amdgpu_device *adev)
634 if (!adev->firmware.smu_load) {
635 r = sdma_v3_0_load_microcode(adev);
639 r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
640 AMDGPU_UCODE_ID_SDMA0);
643 r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
644 AMDGPU_UCODE_ID_SDMA1);
650 sdma_v3_0_enable(adev, true);
652 /* start the gfx rings and rlc compute queues */
653 r = sdma_v3_0_gfx_resume(adev);
656 r = sdma_v3_0_rlc_resume(adev);
664 * sdma_v3_0_ring_test_ring - simple async dma engine test
666 * @ring: amdgpu_ring structure holding ring information
668 * Test the DMA engine by writing using it to write an
669 * value to memory. (VI).
670 * Returns 0 for success, error for failure.
672 static int sdma_v3_0_ring_test_ring(struct amdgpu_ring *ring)
674 struct amdgpu_device *adev = ring->adev;
681 r = amdgpu_wb_get(adev, &index);
683 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
687 gpu_addr = adev->wb.gpu_addr + (index * 4);
689 adev->wb.wb[index] = cpu_to_le32(tmp);
691 r = amdgpu_ring_lock(ring, 5);
693 DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
694 amdgpu_wb_free(adev, index);
698 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
699 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
700 amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
701 amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
702 amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
703 amdgpu_ring_write(ring, 0xDEADBEEF);
704 amdgpu_ring_unlock_commit(ring);
706 for (i = 0; i < adev->usec_timeout; i++) {
707 tmp = le32_to_cpu(adev->wb.wb[index]);
708 if (tmp == 0xDEADBEEF)
713 if (i < adev->usec_timeout) {
714 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
716 DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
720 amdgpu_wb_free(adev, index);
726 * sdma_v3_0_ring_test_ib - test an IB on the DMA engine
728 * @ring: amdgpu_ring structure holding ring information
730 * Test a simple IB in the DMA ring (VI).
731 * Returns 0 on success, error on failure.
733 static int sdma_v3_0_ring_test_ib(struct amdgpu_ring *ring)
735 struct amdgpu_device *adev = ring->adev;
743 r = amdgpu_wb_get(adev, &index);
745 dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
749 gpu_addr = adev->wb.gpu_addr + (index * 4);
751 adev->wb.wb[index] = cpu_to_le32(tmp);
753 r = amdgpu_ib_get(ring, NULL, 256, &ib);
755 amdgpu_wb_free(adev, index);
756 DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
760 ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
761 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
762 ib.ptr[1] = lower_32_bits(gpu_addr);
763 ib.ptr[2] = upper_32_bits(gpu_addr);
764 ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
765 ib.ptr[4] = 0xDEADBEEF;
766 ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
767 ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
768 ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
771 r = amdgpu_ib_schedule(adev, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED);
773 amdgpu_ib_free(adev, &ib);
774 amdgpu_wb_free(adev, index);
775 DRM_ERROR("amdgpu: failed to schedule ib (%d).\n", r);
778 r = amdgpu_fence_wait(ib.fence, false);
780 amdgpu_ib_free(adev, &ib);
781 amdgpu_wb_free(adev, index);
782 DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
785 for (i = 0; i < adev->usec_timeout; i++) {
786 tmp = le32_to_cpu(adev->wb.wb[index]);
787 if (tmp == 0xDEADBEEF)
791 if (i < adev->usec_timeout) {
792 DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
793 ib.fence->ring->idx, i);
795 DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
798 amdgpu_ib_free(adev, &ib);
799 amdgpu_wb_free(adev, index);
804 * sdma_v3_0_vm_copy_pte - update PTEs by copying them from the GART
806 * @ib: indirect buffer to fill with commands
807 * @pe: addr of the page entry
808 * @src: src addr to copy from
809 * @count: number of page entries to update
811 * Update PTEs by copying them from the GART using sDMA (CIK).
813 static void sdma_v3_0_vm_copy_pte(struct amdgpu_ib *ib,
814 uint64_t pe, uint64_t src,
818 unsigned bytes = count * 8;
819 if (bytes > 0x1FFFF8)
822 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
823 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
824 ib->ptr[ib->length_dw++] = bytes;
825 ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
826 ib->ptr[ib->length_dw++] = lower_32_bits(src);
827 ib->ptr[ib->length_dw++] = upper_32_bits(src);
828 ib->ptr[ib->length_dw++] = lower_32_bits(pe);
829 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
838 * sdma_v3_0_vm_write_pte - update PTEs by writing them manually
840 * @ib: indirect buffer to fill with commands
841 * @pe: addr of the page entry
842 * @addr: dst addr to write into pe
843 * @count: number of page entries to update
844 * @incr: increase next addr by incr bytes
845 * @flags: access flags
847 * Update PTEs by writing them manually using sDMA (CIK).
849 static void sdma_v3_0_vm_write_pte(struct amdgpu_ib *ib,
851 uint64_t addr, unsigned count,
852 uint32_t incr, uint32_t flags)
862 /* for non-physically contiguous pages (system) */
863 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
864 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
865 ib->ptr[ib->length_dw++] = pe;
866 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
867 ib->ptr[ib->length_dw++] = ndw;
868 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
869 if (flags & AMDGPU_PTE_SYSTEM) {
870 value = amdgpu_vm_map_gart(ib->ring->adev, addr);
871 value &= 0xFFFFFFFFFFFFF000ULL;
872 } else if (flags & AMDGPU_PTE_VALID) {
879 ib->ptr[ib->length_dw++] = value;
880 ib->ptr[ib->length_dw++] = upper_32_bits(value);
886 * sdma_v3_0_vm_set_pte_pde - update the page tables using sDMA
888 * @ib: indirect buffer to fill with commands
889 * @pe: addr of the page entry
890 * @addr: dst addr to write into pe
891 * @count: number of page entries to update
892 * @incr: increase next addr by incr bytes
893 * @flags: access flags
895 * Update the page tables using sDMA (CIK).
897 static void sdma_v3_0_vm_set_pte_pde(struct amdgpu_ib *ib,
899 uint64_t addr, unsigned count,
900 uint32_t incr, uint32_t flags)
910 if (flags & AMDGPU_PTE_VALID)
915 /* for physically contiguous pages (vram) */
916 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
917 ib->ptr[ib->length_dw++] = pe; /* dst addr */
918 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
919 ib->ptr[ib->length_dw++] = flags; /* mask */
920 ib->ptr[ib->length_dw++] = 0;
921 ib->ptr[ib->length_dw++] = value; /* value */
922 ib->ptr[ib->length_dw++] = upper_32_bits(value);
923 ib->ptr[ib->length_dw++] = incr; /* increment size */
924 ib->ptr[ib->length_dw++] = 0;
925 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
934 * sdma_v3_0_vm_pad_ib - pad the IB to the required number of dw
936 * @ib: indirect buffer to fill with padding
939 static void sdma_v3_0_vm_pad_ib(struct amdgpu_ib *ib)
941 while (ib->length_dw & 0x7)
942 ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
946 * sdma_v3_0_ring_emit_vm_flush - cik vm flush using sDMA
948 * @ring: amdgpu_ring pointer
949 * @vm: amdgpu_vm pointer
951 * Update the page table base and flush the VM TLB
954 static void sdma_v3_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
955 unsigned vm_id, uint64_t pd_addr)
957 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
958 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
960 amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
962 amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
964 amdgpu_ring_write(ring, pd_addr >> 12);
967 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
968 SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
969 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
970 amdgpu_ring_write(ring, 1 << vm_id);
973 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
974 SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
975 SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
976 amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
977 amdgpu_ring_write(ring, 0);
978 amdgpu_ring_write(ring, 0); /* reference */
979 amdgpu_ring_write(ring, 0); /* mask */
980 amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
981 SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
984 static int sdma_v3_0_early_init(void *handle)
986 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
988 sdma_v3_0_set_ring_funcs(adev);
989 sdma_v3_0_set_buffer_funcs(adev);
990 sdma_v3_0_set_vm_pte_funcs(adev);
991 sdma_v3_0_set_irq_funcs(adev);
996 static int sdma_v3_0_sw_init(void *handle)
998 struct amdgpu_ring *ring;
1000 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1002 /* SDMA trap event */
1003 r = amdgpu_irq_add_id(adev, 224, &adev->sdma_trap_irq);
1007 /* SDMA Privileged inst */
1008 r = amdgpu_irq_add_id(adev, 241, &adev->sdma_illegal_inst_irq);
1012 /* SDMA Privileged inst */
1013 r = amdgpu_irq_add_id(adev, 247, &adev->sdma_illegal_inst_irq);
1017 r = sdma_v3_0_init_microcode(adev);
1019 DRM_ERROR("Failed to load sdma firmware!\n");
1023 ring = &adev->sdma[0].ring;
1024 ring->ring_obj = NULL;
1025 ring->use_doorbell = true;
1026 ring->doorbell_index = AMDGPU_DOORBELL_sDMA_ENGINE0;
1028 ring = &adev->sdma[1].ring;
1029 ring->ring_obj = NULL;
1030 ring->use_doorbell = true;
1031 ring->doorbell_index = AMDGPU_DOORBELL_sDMA_ENGINE1;
1033 ring = &adev->sdma[0].ring;
1034 sprintf(ring->name, "sdma0");
1035 r = amdgpu_ring_init(adev, ring, 256 * 1024,
1036 SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
1037 &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP0,
1038 AMDGPU_RING_TYPE_SDMA);
1042 ring = &adev->sdma[1].ring;
1043 sprintf(ring->name, "sdma1");
1044 r = amdgpu_ring_init(adev, ring, 256 * 1024,
1045 SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
1046 &adev->sdma_trap_irq, AMDGPU_SDMA_IRQ_TRAP1,
1047 AMDGPU_RING_TYPE_SDMA);
1054 static int sdma_v3_0_sw_fini(void *handle)
1056 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1058 amdgpu_ring_fini(&adev->sdma[0].ring);
1059 amdgpu_ring_fini(&adev->sdma[1].ring);
1064 static int sdma_v3_0_hw_init(void *handle)
1067 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1069 sdma_v3_0_init_golden_registers(adev);
1071 r = sdma_v3_0_start(adev);
1078 static int sdma_v3_0_hw_fini(void *handle)
1080 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1082 sdma_v3_0_enable(adev, false);
1087 static int sdma_v3_0_suspend(void *handle)
1089 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1091 return sdma_v3_0_hw_fini(adev);
1094 static int sdma_v3_0_resume(void *handle)
1096 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1098 return sdma_v3_0_hw_init(adev);
1101 static bool sdma_v3_0_is_idle(void *handle)
1103 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1104 u32 tmp = RREG32(mmSRBM_STATUS2);
1106 if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
1107 SRBM_STATUS2__SDMA1_BUSY_MASK))
1113 static int sdma_v3_0_wait_for_idle(void *handle)
1117 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1119 for (i = 0; i < adev->usec_timeout; i++) {
1120 tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
1121 SRBM_STATUS2__SDMA1_BUSY_MASK);
1130 static void sdma_v3_0_print_status(void *handle)
1133 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1135 dev_info(adev->dev, "VI SDMA registers\n");
1136 dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
1137 RREG32(mmSRBM_STATUS2));
1138 for (i = 0; i < SDMA_MAX_INSTANCE; i++) {
1139 dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
1140 i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
1141 dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
1142 i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
1143 dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
1144 i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
1145 dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
1146 i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
1147 dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
1148 i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
1149 dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
1150 i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
1151 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
1152 i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
1153 dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
1154 i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
1155 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
1156 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
1157 dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
1158 i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
1159 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
1160 i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
1161 dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
1162 i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
1163 dev_info(adev->dev, " SDMA%d_GFX_DOORBELL=0x%08X\n",
1164 i, RREG32(mmSDMA0_GFX_DOORBELL + sdma_offsets[i]));
1165 mutex_lock(&adev->srbm_mutex);
1166 for (j = 0; j < 16; j++) {
1167 vi_srbm_select(adev, 0, 0, 0, j);
1168 dev_info(adev->dev, " VM %d:\n", j);
1169 dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
1170 i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
1171 dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
1172 i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
1174 vi_srbm_select(adev, 0, 0, 0, 0);
1175 mutex_unlock(&adev->srbm_mutex);
1179 static int sdma_v3_0_soft_reset(void *handle)
1181 u32 srbm_soft_reset = 0;
1182 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1183 u32 tmp = RREG32(mmSRBM_STATUS2);
1185 if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
1187 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
1188 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
1189 WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
1190 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
1192 if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
1194 tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
1195 tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
1196 WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
1197 srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
1200 if (srbm_soft_reset) {
1201 sdma_v3_0_print_status((void *)adev);
1203 tmp = RREG32(mmSRBM_SOFT_RESET);
1204 tmp |= srbm_soft_reset;
1205 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
1206 WREG32(mmSRBM_SOFT_RESET, tmp);
1207 tmp = RREG32(mmSRBM_SOFT_RESET);
1211 tmp &= ~srbm_soft_reset;
1212 WREG32(mmSRBM_SOFT_RESET, tmp);
1213 tmp = RREG32(mmSRBM_SOFT_RESET);
1215 /* Wait a little for things to settle down */
1218 sdma_v3_0_print_status((void *)adev);
1224 static int sdma_v3_0_set_trap_irq_state(struct amdgpu_device *adev,
1225 struct amdgpu_irq_src *source,
1227 enum amdgpu_interrupt_state state)
1232 case AMDGPU_SDMA_IRQ_TRAP0:
1234 case AMDGPU_IRQ_STATE_DISABLE:
1235 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1236 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1237 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1239 case AMDGPU_IRQ_STATE_ENABLE:
1240 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
1241 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1242 WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
1248 case AMDGPU_SDMA_IRQ_TRAP1:
1250 case AMDGPU_IRQ_STATE_DISABLE:
1251 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1252 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
1253 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1255 case AMDGPU_IRQ_STATE_ENABLE:
1256 sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
1257 sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
1258 WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
1270 static int sdma_v3_0_process_trap_irq(struct amdgpu_device *adev,
1271 struct amdgpu_irq_src *source,
1272 struct amdgpu_iv_entry *entry)
1274 u8 instance_id, queue_id;
1276 instance_id = (entry->ring_id & 0x3) >> 0;
1277 queue_id = (entry->ring_id & 0xc) >> 2;
1278 DRM_DEBUG("IH: SDMA trap\n");
1279 switch (instance_id) {
1283 amdgpu_fence_process(&adev->sdma[0].ring);
1296 amdgpu_fence_process(&adev->sdma[1].ring);
1310 static int sdma_v3_0_process_illegal_inst_irq(struct amdgpu_device *adev,
1311 struct amdgpu_irq_src *source,
1312 struct amdgpu_iv_entry *entry)
1314 DRM_ERROR("Illegal instruction in SDMA command stream\n");
1315 schedule_work(&adev->reset_work);
1319 static int sdma_v3_0_set_clockgating_state(void *handle,
1320 enum amd_clockgating_state state)
1325 static int sdma_v3_0_set_powergating_state(void *handle,
1326 enum amd_powergating_state state)
1331 const struct amd_ip_funcs sdma_v3_0_ip_funcs = {
1332 .early_init = sdma_v3_0_early_init,
1334 .sw_init = sdma_v3_0_sw_init,
1335 .sw_fini = sdma_v3_0_sw_fini,
1336 .hw_init = sdma_v3_0_hw_init,
1337 .hw_fini = sdma_v3_0_hw_fini,
1338 .suspend = sdma_v3_0_suspend,
1339 .resume = sdma_v3_0_resume,
1340 .is_idle = sdma_v3_0_is_idle,
1341 .wait_for_idle = sdma_v3_0_wait_for_idle,
1342 .soft_reset = sdma_v3_0_soft_reset,
1343 .print_status = sdma_v3_0_print_status,
1344 .set_clockgating_state = sdma_v3_0_set_clockgating_state,
1345 .set_powergating_state = sdma_v3_0_set_powergating_state,
1349 * sdma_v3_0_ring_is_lockup - Check if the DMA engine is locked up
1351 * @ring: amdgpu_ring structure holding ring information
1353 * Check if the async DMA engine is locked up (VI).
1354 * Returns true if the engine appears to be locked up, false if not.
1356 static bool sdma_v3_0_ring_is_lockup(struct amdgpu_ring *ring)
1359 if (sdma_v3_0_is_idle(ring->adev)) {
1360 amdgpu_ring_lockup_update(ring);
1363 return amdgpu_ring_test_lockup(ring);
1366 static const struct amdgpu_ring_funcs sdma_v3_0_ring_funcs = {
1367 .get_rptr = sdma_v3_0_ring_get_rptr,
1368 .get_wptr = sdma_v3_0_ring_get_wptr,
1369 .set_wptr = sdma_v3_0_ring_set_wptr,
1371 .emit_ib = sdma_v3_0_ring_emit_ib,
1372 .emit_fence = sdma_v3_0_ring_emit_fence,
1373 .emit_semaphore = sdma_v3_0_ring_emit_semaphore,
1374 .emit_vm_flush = sdma_v3_0_ring_emit_vm_flush,
1375 .emit_hdp_flush = sdma_v3_0_ring_emit_hdp_flush,
1376 .test_ring = sdma_v3_0_ring_test_ring,
1377 .test_ib = sdma_v3_0_ring_test_ib,
1378 .is_lockup = sdma_v3_0_ring_is_lockup,
1381 static void sdma_v3_0_set_ring_funcs(struct amdgpu_device *adev)
1383 adev->sdma[0].ring.funcs = &sdma_v3_0_ring_funcs;
1384 adev->sdma[1].ring.funcs = &sdma_v3_0_ring_funcs;
1387 static const struct amdgpu_irq_src_funcs sdma_v3_0_trap_irq_funcs = {
1388 .set = sdma_v3_0_set_trap_irq_state,
1389 .process = sdma_v3_0_process_trap_irq,
1392 static const struct amdgpu_irq_src_funcs sdma_v3_0_illegal_inst_irq_funcs = {
1393 .process = sdma_v3_0_process_illegal_inst_irq,
1396 static void sdma_v3_0_set_irq_funcs(struct amdgpu_device *adev)
1398 adev->sdma_trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
1399 adev->sdma_trap_irq.funcs = &sdma_v3_0_trap_irq_funcs;
1400 adev->sdma_illegal_inst_irq.funcs = &sdma_v3_0_illegal_inst_irq_funcs;
1404 * sdma_v3_0_emit_copy_buffer - copy buffer using the sDMA engine
1406 * @ring: amdgpu_ring structure holding ring information
1407 * @src_offset: src GPU address
1408 * @dst_offset: dst GPU address
1409 * @byte_count: number of bytes to xfer
1411 * Copy GPU buffers using the DMA engine (VI).
1412 * Used by the amdgpu ttm implementation to move pages if
1413 * registered as the asic copy callback.
1415 static void sdma_v3_0_emit_copy_buffer(struct amdgpu_ring *ring,
1416 uint64_t src_offset,
1417 uint64_t dst_offset,
1418 uint32_t byte_count)
1420 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
1421 SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR));
1422 amdgpu_ring_write(ring, byte_count);
1423 amdgpu_ring_write(ring, 0); /* src/dst endian swap */
1424 amdgpu_ring_write(ring, lower_32_bits(src_offset));
1425 amdgpu_ring_write(ring, upper_32_bits(src_offset));
1426 amdgpu_ring_write(ring, lower_32_bits(dst_offset));
1427 amdgpu_ring_write(ring, upper_32_bits(dst_offset));
1431 * sdma_v3_0_emit_fill_buffer - fill buffer using the sDMA engine
1433 * @ring: amdgpu_ring structure holding ring information
1434 * @src_data: value to write to buffer
1435 * @dst_offset: dst GPU address
1436 * @byte_count: number of bytes to xfer
1438 * Fill GPU buffers using the DMA engine (VI).
1440 static void sdma_v3_0_emit_fill_buffer(struct amdgpu_ring *ring,
1442 uint64_t dst_offset,
1443 uint32_t byte_count)
1445 amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL));
1446 amdgpu_ring_write(ring, lower_32_bits(dst_offset));
1447 amdgpu_ring_write(ring, upper_32_bits(dst_offset));
1448 amdgpu_ring_write(ring, src_data);
1449 amdgpu_ring_write(ring, byte_count);
1452 static const struct amdgpu_buffer_funcs sdma_v3_0_buffer_funcs = {
1453 .copy_max_bytes = 0x1fffff,
1455 .emit_copy_buffer = sdma_v3_0_emit_copy_buffer,
1457 .fill_max_bytes = 0x1fffff,
1459 .emit_fill_buffer = sdma_v3_0_emit_fill_buffer,
1462 static void sdma_v3_0_set_buffer_funcs(struct amdgpu_device *adev)
1464 if (adev->mman.buffer_funcs == NULL) {
1465 adev->mman.buffer_funcs = &sdma_v3_0_buffer_funcs;
1466 adev->mman.buffer_funcs_ring = &adev->sdma[0].ring;
1470 static const struct amdgpu_vm_pte_funcs sdma_v3_0_vm_pte_funcs = {
1471 .copy_pte = sdma_v3_0_vm_copy_pte,
1472 .write_pte = sdma_v3_0_vm_write_pte,
1473 .set_pte_pde = sdma_v3_0_vm_set_pte_pde,
1474 .pad_ib = sdma_v3_0_vm_pad_ib,
1477 static void sdma_v3_0_set_vm_pte_funcs(struct amdgpu_device *adev)
1479 if (adev->vm_manager.vm_pte_funcs == NULL) {
1480 adev->vm_manager.vm_pte_funcs = &sdma_v3_0_vm_pte_funcs;
1481 adev->vm_manager.vm_pte_funcs_ring = &adev->sdma[0].ring;