6 * Copyright 2007-2008,2010 Freescale Semiconductor, Inc.
8 * Some parts derived from commproc.c/cpm2_common.c, which is:
12 * 2006 (c) MontaVista Software, Inc.
15 * This program is free software; you can redistribute it and/or modify
16 * it under the terms of version 2 of the GNU General Public License as
17 * published by the Free Software Foundation.
20 #include <linux/init.h>
21 #include <linux/of_device.h>
22 #include <linux/spinlock.h>
23 #include <linux/export.h>
25 #include <linux/of_address.h>
26 #include <linux/slab.h>
31 #include <asm/fixmap.h>
32 #include <soc/fsl/qe/qe.h>
34 #include <mm/mmu_decl.h>
36 #if defined(CONFIG_CPM2) || defined(CONFIG_8xx_GPIO)
37 #include <linux/of_gpio.h>
40 static int __init cpm_init(void)
42 struct device_node *np;
44 np = of_find_compatible_node(NULL, NULL, "fsl,cpm1");
46 np = of_find_compatible_node(NULL, NULL, "fsl,cpm2");
53 subsys_initcall(cpm_init);
55 #ifdef CONFIG_PPC_EARLY_DEBUG_CPM
56 static u32 __iomem *cpm_udbg_txdesc;
57 static u8 __iomem *cpm_udbg_txbuf;
59 static void udbg_putc_cpm(char c)
64 while (in_be32(&cpm_udbg_txdesc[0]) & 0x80000000)
67 out_8(cpm_udbg_txbuf, c);
68 out_be32(&cpm_udbg_txdesc[0], 0xa0000001);
71 void __init udbg_init_cpm(void)
74 cpm_udbg_txdesc = (u32 __iomem __force *)
75 (CONFIG_PPC_EARLY_DEBUG_CPM_ADDR - PHYS_IMMR_BASE +
77 cpm_udbg_txbuf = (u8 __iomem __force *)
78 (in_be32(&cpm_udbg_txdesc[1]) - PHYS_IMMR_BASE +
81 cpm_udbg_txdesc = (u32 __iomem __force *)
82 CONFIG_PPC_EARLY_DEBUG_CPM_ADDR;
83 cpm_udbg_txbuf = (u8 __iomem __force *)in_be32(&cpm_udbg_txdesc[1]);
86 if (cpm_udbg_txdesc) {
88 setbat(1, 0xf0000000, 0xf0000000, 1024*1024, PAGE_KERNEL_NCG);
90 udbg_putc = udbg_putc_cpm;
95 #if defined(CONFIG_CPM2) || defined(CONFIG_8xx_GPIO)
98 u32 dir, par, sor, odr, dat;
102 struct cpm2_gpio32_chip {
103 struct of_mm_gpio_chip mm_gc;
106 /* shadowed data register to clear/set bits safely */
110 static void cpm2_gpio32_save_regs(struct of_mm_gpio_chip *mm_gc)
112 struct cpm2_gpio32_chip *cpm2_gc =
113 container_of(mm_gc, struct cpm2_gpio32_chip, mm_gc);
114 struct cpm2_ioports __iomem *iop = mm_gc->regs;
116 cpm2_gc->cpdata = in_be32(&iop->dat);
119 static int cpm2_gpio32_get(struct gpio_chip *gc, unsigned int gpio)
121 struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
122 struct cpm2_ioports __iomem *iop = mm_gc->regs;
125 pin_mask = 1 << (31 - gpio);
127 return !!(in_be32(&iop->dat) & pin_mask);
130 static void __cpm2_gpio32_set(struct of_mm_gpio_chip *mm_gc, u32 pin_mask,
133 struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(&mm_gc->gc);
134 struct cpm2_ioports __iomem *iop = mm_gc->regs;
137 cpm2_gc->cpdata |= pin_mask;
139 cpm2_gc->cpdata &= ~pin_mask;
141 out_be32(&iop->dat, cpm2_gc->cpdata);
144 static void cpm2_gpio32_set(struct gpio_chip *gc, unsigned int gpio, int value)
146 struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
147 struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
149 u32 pin_mask = 1 << (31 - gpio);
151 spin_lock_irqsave(&cpm2_gc->lock, flags);
153 __cpm2_gpio32_set(mm_gc, pin_mask, value);
155 spin_unlock_irqrestore(&cpm2_gc->lock, flags);
158 static int cpm2_gpio32_dir_out(struct gpio_chip *gc, unsigned int gpio, int val)
160 struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
161 struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
162 struct cpm2_ioports __iomem *iop = mm_gc->regs;
164 u32 pin_mask = 1 << (31 - gpio);
166 spin_lock_irqsave(&cpm2_gc->lock, flags);
168 setbits32(&iop->dir, pin_mask);
169 __cpm2_gpio32_set(mm_gc, pin_mask, val);
171 spin_unlock_irqrestore(&cpm2_gc->lock, flags);
176 static int cpm2_gpio32_dir_in(struct gpio_chip *gc, unsigned int gpio)
178 struct of_mm_gpio_chip *mm_gc = to_of_mm_gpio_chip(gc);
179 struct cpm2_gpio32_chip *cpm2_gc = gpiochip_get_data(gc);
180 struct cpm2_ioports __iomem *iop = mm_gc->regs;
182 u32 pin_mask = 1 << (31 - gpio);
184 spin_lock_irqsave(&cpm2_gc->lock, flags);
186 clrbits32(&iop->dir, pin_mask);
188 spin_unlock_irqrestore(&cpm2_gc->lock, flags);
193 int cpm2_gpiochip_add32(struct device_node *np)
195 struct cpm2_gpio32_chip *cpm2_gc;
196 struct of_mm_gpio_chip *mm_gc;
197 struct gpio_chip *gc;
199 cpm2_gc = kzalloc(sizeof(*cpm2_gc), GFP_KERNEL);
203 spin_lock_init(&cpm2_gc->lock);
205 mm_gc = &cpm2_gc->mm_gc;
208 mm_gc->save_regs = cpm2_gpio32_save_regs;
210 gc->direction_input = cpm2_gpio32_dir_in;
211 gc->direction_output = cpm2_gpio32_dir_out;
212 gc->get = cpm2_gpio32_get;
213 gc->set = cpm2_gpio32_set;
215 return of_mm_gpiochip_add_data(np, mm_gc, cpm2_gc);
217 #endif /* CONFIG_CPM2 || CONFIG_8xx_GPIO */