2 * Copyright 2017 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
27 #include "amdgpu_drv.h"
28 #include "amdgpu_pm.h"
29 #include "amdgpu_dpm.h"
30 #include "amdgpu_display.h"
32 #include <linux/power_supply.h>
33 #include <linux/hwmon.h>
34 #include <linux/hwmon-sysfs.h>
35 #include <linux/nospec.h>
39 static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
41 static const struct cg_flag_name clocks[] = {
42 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
43 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
44 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
45 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
46 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
47 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
48 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
49 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
50 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
51 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
52 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
53 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
54 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
55 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
56 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
57 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
58 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
59 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
60 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
61 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
62 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
63 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
64 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
65 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
69 void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
71 if (adev->pm.dpm_enabled) {
72 mutex_lock(&adev->pm.mutex);
73 if (power_supply_is_system_supplied() > 0)
74 adev->pm.ac_power = true;
76 adev->pm.ac_power = false;
77 if (adev->powerplay.pp_funcs->enable_bapm)
78 amdgpu_dpm_enable_bapm(adev, adev->pm.ac_power);
79 mutex_unlock(&adev->pm.mutex);
84 * DOC: power_dpm_state
86 * The power_dpm_state file is a legacy interface and is only provided for
87 * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
88 * certain power related parameters. The file power_dpm_state is used for this.
89 * It accepts the following arguments:
99 * On older GPUs, the vbios provided a special power state for battery
100 * operation. Selecting battery switched to this state. This is no
101 * longer provided on newer GPUs so the option does nothing in that case.
105 * On older GPUs, the vbios provided a special power state for balanced
106 * operation. Selecting balanced switched to this state. This is no
107 * longer provided on newer GPUs so the option does nothing in that case.
111 * On older GPUs, the vbios provided a special power state for performance
112 * operation. Selecting performance switched to this state. This is no
113 * longer provided on newer GPUs so the option does nothing in that case.
117 static ssize_t amdgpu_get_dpm_state(struct device *dev,
118 struct device_attribute *attr,
121 struct drm_device *ddev = dev_get_drvdata(dev);
122 struct amdgpu_device *adev = ddev->dev_private;
123 enum amd_pm_state_type pm;
125 if (adev->powerplay.pp_funcs->get_current_power_state)
126 pm = amdgpu_dpm_get_current_power_state(adev);
128 pm = adev->pm.dpm.user_state;
130 return snprintf(buf, PAGE_SIZE, "%s\n",
131 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
132 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
135 static ssize_t amdgpu_set_dpm_state(struct device *dev,
136 struct device_attribute *attr,
140 struct drm_device *ddev = dev_get_drvdata(dev);
141 struct amdgpu_device *adev = ddev->dev_private;
142 enum amd_pm_state_type state;
144 if (strncmp("battery", buf, strlen("battery")) == 0)
145 state = POWER_STATE_TYPE_BATTERY;
146 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
147 state = POWER_STATE_TYPE_BALANCED;
148 else if (strncmp("performance", buf, strlen("performance")) == 0)
149 state = POWER_STATE_TYPE_PERFORMANCE;
155 if (adev->powerplay.pp_funcs->dispatch_tasks) {
156 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
158 mutex_lock(&adev->pm.mutex);
159 adev->pm.dpm.user_state = state;
160 mutex_unlock(&adev->pm.mutex);
162 /* Can't set dpm state when the card is off */
163 if (!(adev->flags & AMD_IS_PX) ||
164 (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
165 amdgpu_pm_compute_clocks(adev);
173 * DOC: power_dpm_force_performance_level
175 * The amdgpu driver provides a sysfs API for adjusting certain power
176 * related parameters. The file power_dpm_force_performance_level is
177 * used for this. It accepts the following arguments:
197 * When auto is selected, the driver will attempt to dynamically select
198 * the optimal power profile for current conditions in the driver.
202 * When low is selected, the clocks are forced to the lowest power state.
206 * When high is selected, the clocks are forced to the highest power state.
210 * When manual is selected, the user can manually adjust which power states
211 * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
212 * and pp_dpm_pcie files and adjust the power state transition heuristics
213 * via the pp_power_profile_mode sysfs file.
220 * When the profiling modes are selected, clock and power gating are
221 * disabled and the clocks are set for different profiling cases. This
222 * mode is recommended for profiling specific work loads where you do
223 * not want clock or power gating for clock fluctuation to interfere
224 * with your results. profile_standard sets the clocks to a fixed clock
225 * level which varies from asic to asic. profile_min_sclk forces the sclk
226 * to the lowest level. profile_min_mclk forces the mclk to the lowest level.
227 * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
231 static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
232 struct device_attribute *attr,
235 struct drm_device *ddev = dev_get_drvdata(dev);
236 struct amdgpu_device *adev = ddev->dev_private;
237 enum amd_dpm_forced_level level = 0xff;
239 if ((adev->flags & AMD_IS_PX) &&
240 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
241 return snprintf(buf, PAGE_SIZE, "off\n");
243 if (adev->powerplay.pp_funcs->get_performance_level)
244 level = amdgpu_dpm_get_performance_level(adev);
246 level = adev->pm.dpm.forced_level;
248 return snprintf(buf, PAGE_SIZE, "%s\n",
249 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
250 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
251 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
252 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
253 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
254 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
255 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
256 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
260 static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
261 struct device_attribute *attr,
265 struct drm_device *ddev = dev_get_drvdata(dev);
266 struct amdgpu_device *adev = ddev->dev_private;
267 enum amd_dpm_forced_level level;
268 enum amd_dpm_forced_level current_level = 0xff;
271 /* Can't force performance level when the card is off */
272 if ((adev->flags & AMD_IS_PX) &&
273 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
276 if (adev->powerplay.pp_funcs->get_performance_level)
277 current_level = amdgpu_dpm_get_performance_level(adev);
279 if (strncmp("low", buf, strlen("low")) == 0) {
280 level = AMD_DPM_FORCED_LEVEL_LOW;
281 } else if (strncmp("high", buf, strlen("high")) == 0) {
282 level = AMD_DPM_FORCED_LEVEL_HIGH;
283 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
284 level = AMD_DPM_FORCED_LEVEL_AUTO;
285 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
286 level = AMD_DPM_FORCED_LEVEL_MANUAL;
287 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
288 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
289 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
290 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
291 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
292 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
293 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
294 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
295 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
296 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
302 if (current_level == level)
305 if (adev->powerplay.pp_funcs->force_performance_level) {
306 mutex_lock(&adev->pm.mutex);
307 if (adev->pm.dpm.thermal_active) {
309 mutex_unlock(&adev->pm.mutex);
312 ret = amdgpu_dpm_force_performance_level(adev, level);
316 adev->pm.dpm.forced_level = level;
317 mutex_unlock(&adev->pm.mutex);
324 static ssize_t amdgpu_get_pp_num_states(struct device *dev,
325 struct device_attribute *attr,
328 struct drm_device *ddev = dev_get_drvdata(dev);
329 struct amdgpu_device *adev = ddev->dev_private;
330 struct pp_states_info data;
333 if (adev->powerplay.pp_funcs->get_pp_num_states)
334 amdgpu_dpm_get_pp_num_states(adev, &data);
336 buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
337 for (i = 0; i < data.nums; i++)
338 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
339 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
340 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
341 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
342 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
347 static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
348 struct device_attribute *attr,
351 struct drm_device *ddev = dev_get_drvdata(dev);
352 struct amdgpu_device *adev = ddev->dev_private;
353 struct pp_states_info data;
354 enum amd_pm_state_type pm = 0;
357 if (adev->powerplay.pp_funcs->get_current_power_state
358 && adev->powerplay.pp_funcs->get_pp_num_states) {
359 pm = amdgpu_dpm_get_current_power_state(adev);
360 amdgpu_dpm_get_pp_num_states(adev, &data);
362 for (i = 0; i < data.nums; i++) {
363 if (pm == data.states[i])
371 return snprintf(buf, PAGE_SIZE, "%d\n", i);
374 static ssize_t amdgpu_get_pp_force_state(struct device *dev,
375 struct device_attribute *attr,
378 struct drm_device *ddev = dev_get_drvdata(dev);
379 struct amdgpu_device *adev = ddev->dev_private;
381 if (adev->pp_force_state_enabled)
382 return amdgpu_get_pp_cur_state(dev, attr, buf);
384 return snprintf(buf, PAGE_SIZE, "\n");
387 static ssize_t amdgpu_set_pp_force_state(struct device *dev,
388 struct device_attribute *attr,
392 struct drm_device *ddev = dev_get_drvdata(dev);
393 struct amdgpu_device *adev = ddev->dev_private;
394 enum amd_pm_state_type state = 0;
398 if (strlen(buf) == 1)
399 adev->pp_force_state_enabled = false;
400 else if (adev->powerplay.pp_funcs->dispatch_tasks &&
401 adev->powerplay.pp_funcs->get_pp_num_states) {
402 struct pp_states_info data;
404 ret = kstrtoul(buf, 0, &idx);
405 if (ret || idx >= ARRAY_SIZE(data.states)) {
409 idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
411 amdgpu_dpm_get_pp_num_states(adev, &data);
412 state = data.states[idx];
413 /* only set user selected power states */
414 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
415 state != POWER_STATE_TYPE_DEFAULT) {
416 amdgpu_dpm_dispatch_task(adev,
417 AMD_PP_TASK_ENABLE_USER_STATE, &state);
418 adev->pp_force_state_enabled = true;
428 * The amdgpu driver provides a sysfs API for uploading new powerplay
429 * tables. The file pp_table is used for this. Reading the file
430 * will dump the current power play table. Writing to the file
431 * will attempt to upload a new powerplay table and re-initialize
432 * powerplay using that new table.
436 static ssize_t amdgpu_get_pp_table(struct device *dev,
437 struct device_attribute *attr,
440 struct drm_device *ddev = dev_get_drvdata(dev);
441 struct amdgpu_device *adev = ddev->dev_private;
445 if (adev->powerplay.pp_funcs->get_pp_table)
446 size = amdgpu_dpm_get_pp_table(adev, &table);
450 if (size >= PAGE_SIZE)
451 size = PAGE_SIZE - 1;
453 memcpy(buf, table, size);
458 static ssize_t amdgpu_set_pp_table(struct device *dev,
459 struct device_attribute *attr,
463 struct drm_device *ddev = dev_get_drvdata(dev);
464 struct amdgpu_device *adev = ddev->dev_private;
466 if (adev->powerplay.pp_funcs->set_pp_table)
467 amdgpu_dpm_set_pp_table(adev, buf, count);
473 * DOC: pp_od_clk_voltage
475 * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
476 * in each power level within a power state. The pp_od_clk_voltage is used for
479 * < For Vega10 and previous ASICs >
481 * Reading the file will display:
483 * - a list of engine clock levels and voltages labeled OD_SCLK
485 * - a list of memory clock levels and voltages labeled OD_MCLK
487 * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
489 * To manually adjust these settings, first select manual using
490 * power_dpm_force_performance_level. Enter a new value for each
491 * level by writing a string that contains "s/m level clock voltage" to
492 * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
493 * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
494 * 810 mV. When you have edited all of the states as needed, write
495 * "c" (commit) to the file to commit your changes. If you want to reset to the
496 * default power levels, write "r" (reset) to the file to reset them.
501 * Reading the file will display:
503 * - minimum and maximum engine clock labeled OD_SCLK
505 * - maximum memory clock labeled OD_MCLK
507 * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
508 * They can be used to calibrate the sclk voltage curve.
510 * - a list of valid ranges for sclk, mclk, and voltage curve points
513 * To manually adjust these settings:
515 * - First select manual using power_dpm_force_performance_level
517 * - For clock frequency setting, enter a new value by writing a
518 * string that contains "s/m index clock" to the file. The index
519 * should be 0 if to set minimum clock. And 1 if to set maximum
520 * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
521 * "m 1 800" will update maximum mclk to be 800Mhz.
523 * For sclk voltage curve, enter the new values by writing a
524 * string that contains "vc point clock voltage" to the file. The
525 * points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will
526 * update point1 with clock set as 300Mhz and voltage as
527 * 600mV. "vc 2 1000 1000" will update point3 with clock set
528 * as 1000Mhz and voltage 1000mV.
530 * - When you have edited all of the states as needed, write "c" (commit)
531 * to the file to commit your changes
533 * - If you want to reset to the default power levels, write "r" (reset)
534 * to the file to reset them
538 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
539 struct device_attribute *attr,
543 struct drm_device *ddev = dev_get_drvdata(dev);
544 struct amdgpu_device *adev = ddev->dev_private;
546 uint32_t parameter_size = 0;
551 const char delimiter[3] = {' ', '\n', '\0'};
558 type = PP_OD_EDIT_SCLK_VDDC_TABLE;
559 else if (*buf == 'm')
560 type = PP_OD_EDIT_MCLK_VDDC_TABLE;
562 type = PP_OD_RESTORE_DEFAULT_TABLE;
563 else if (*buf == 'c')
564 type = PP_OD_COMMIT_DPM_TABLE;
565 else if (!strncmp(buf, "vc", 2))
566 type = PP_OD_EDIT_VDDC_CURVE;
570 memcpy(buf_cpy, buf, count+1);
574 if (type == PP_OD_EDIT_VDDC_CURVE)
576 while (isspace(*++tmp_str));
579 sub_str = strsep(&tmp_str, delimiter);
580 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]);
585 while (isspace(*tmp_str))
589 if (adev->powerplay.pp_funcs->odn_edit_dpm_table)
590 ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
591 parameter, parameter_size);
596 if (type == PP_OD_COMMIT_DPM_TABLE) {
597 if (adev->powerplay.pp_funcs->dispatch_tasks) {
598 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
608 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
609 struct device_attribute *attr,
612 struct drm_device *ddev = dev_get_drvdata(dev);
613 struct amdgpu_device *adev = ddev->dev_private;
616 if (adev->powerplay.pp_funcs->print_clock_levels) {
617 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
618 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
619 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf+size);
620 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf+size);
623 return snprintf(buf, PAGE_SIZE, "\n");
629 * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_pcie
631 * The amdgpu driver provides a sysfs API for adjusting what power levels
632 * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk,
633 * and pp_dpm_pcie are used for this.
635 * Reading back the files will show you the available power levels within
636 * the power state and the clock information for those levels.
638 * To manually adjust these states, first select manual using
639 * power_dpm_force_performance_level.
640 * Secondly,Enter a new value for each level by inputing a string that
641 * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
642 * E.g., echo 4 5 6 to > pp_dpm_sclk will enable sclk levels 4, 5, and 6.
645 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
646 struct device_attribute *attr,
649 struct drm_device *ddev = dev_get_drvdata(dev);
650 struct amdgpu_device *adev = ddev->dev_private;
652 if (adev->powerplay.pp_funcs->print_clock_levels)
653 return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
655 return snprintf(buf, PAGE_SIZE, "\n");
659 * Worst case: 32 bits individually specified, in octal at 12 characters
660 * per line (+1 for \n).
662 #define AMDGPU_MASK_BUF_MAX (32 * 13)
664 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
668 char *sub_str = NULL;
670 char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
671 const char delimiter[3] = {' ', '\n', '\0'};
676 bytes = min(count, sizeof(buf_cpy) - 1);
677 memcpy(buf_cpy, buf, bytes);
678 buf_cpy[bytes] = '\0';
681 sub_str = strsep(&tmp, delimiter);
682 if (strlen(sub_str)) {
683 ret = kstrtol(sub_str, 0, &level);
694 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
695 struct device_attribute *attr,
699 struct drm_device *ddev = dev_get_drvdata(dev);
700 struct amdgpu_device *adev = ddev->dev_private;
704 ret = amdgpu_read_mask(buf, count, &mask);
708 if (adev->powerplay.pp_funcs->force_clock_level)
709 ret = amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
717 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
718 struct device_attribute *attr,
721 struct drm_device *ddev = dev_get_drvdata(dev);
722 struct amdgpu_device *adev = ddev->dev_private;
724 if (adev->powerplay.pp_funcs->print_clock_levels)
725 return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
727 return snprintf(buf, PAGE_SIZE, "\n");
730 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
731 struct device_attribute *attr,
735 struct drm_device *ddev = dev_get_drvdata(dev);
736 struct amdgpu_device *adev = ddev->dev_private;
740 ret = amdgpu_read_mask(buf, count, &mask);
744 if (adev->powerplay.pp_funcs->force_clock_level)
745 ret = amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
753 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
754 struct device_attribute *attr,
757 struct drm_device *ddev = dev_get_drvdata(dev);
758 struct amdgpu_device *adev = ddev->dev_private;
760 if (adev->powerplay.pp_funcs->print_clock_levels)
761 return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
763 return snprintf(buf, PAGE_SIZE, "\n");
766 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
767 struct device_attribute *attr,
771 struct drm_device *ddev = dev_get_drvdata(dev);
772 struct amdgpu_device *adev = ddev->dev_private;
776 ret = amdgpu_read_mask(buf, count, &mask);
780 if (adev->powerplay.pp_funcs->force_clock_level)
781 ret = amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
789 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
790 struct device_attribute *attr,
793 struct drm_device *ddev = dev_get_drvdata(dev);
794 struct amdgpu_device *adev = ddev->dev_private;
797 if (adev->powerplay.pp_funcs->get_sclk_od)
798 value = amdgpu_dpm_get_sclk_od(adev);
800 return snprintf(buf, PAGE_SIZE, "%d\n", value);
803 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
804 struct device_attribute *attr,
808 struct drm_device *ddev = dev_get_drvdata(dev);
809 struct amdgpu_device *adev = ddev->dev_private;
813 ret = kstrtol(buf, 0, &value);
819 if (adev->powerplay.pp_funcs->set_sclk_od)
820 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
822 if (adev->powerplay.pp_funcs->dispatch_tasks) {
823 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
825 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
826 amdgpu_pm_compute_clocks(adev);
833 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
834 struct device_attribute *attr,
837 struct drm_device *ddev = dev_get_drvdata(dev);
838 struct amdgpu_device *adev = ddev->dev_private;
841 if (adev->powerplay.pp_funcs->get_mclk_od)
842 value = amdgpu_dpm_get_mclk_od(adev);
844 return snprintf(buf, PAGE_SIZE, "%d\n", value);
847 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
848 struct device_attribute *attr,
852 struct drm_device *ddev = dev_get_drvdata(dev);
853 struct amdgpu_device *adev = ddev->dev_private;
857 ret = kstrtol(buf, 0, &value);
863 if (adev->powerplay.pp_funcs->set_mclk_od)
864 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
866 if (adev->powerplay.pp_funcs->dispatch_tasks) {
867 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
869 adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
870 amdgpu_pm_compute_clocks(adev);
878 * DOC: pp_power_profile_mode
880 * The amdgpu driver provides a sysfs API for adjusting the heuristics
881 * related to switching between power levels in a power state. The file
882 * pp_power_profile_mode is used for this.
884 * Reading this file outputs a list of all of the predefined power profiles
885 * and the relevant heuristics settings for that profile.
887 * To select a profile or create a custom profile, first select manual using
888 * power_dpm_force_performance_level. Writing the number of a predefined
889 * profile to pp_power_profile_mode will enable those heuristics. To
890 * create a custom set of heuristics, write a string of numbers to the file
891 * starting with the number of the custom profile along with a setting
892 * for each heuristic parameter. Due to differences across asic families
893 * the heuristic parameters vary from family to family.
897 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
898 struct device_attribute *attr,
901 struct drm_device *ddev = dev_get_drvdata(dev);
902 struct amdgpu_device *adev = ddev->dev_private;
904 if (adev->powerplay.pp_funcs->get_power_profile_mode)
905 return amdgpu_dpm_get_power_profile_mode(adev, buf);
907 return snprintf(buf, PAGE_SIZE, "\n");
911 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
912 struct device_attribute *attr,
917 struct drm_device *ddev = dev_get_drvdata(dev);
918 struct amdgpu_device *adev = ddev->dev_private;
919 uint32_t parameter_size = 0;
921 char *sub_str, buf_cpy[128];
925 long int profile_mode = 0;
926 const char delimiter[3] = {' ', '\n', '\0'};
930 ret = kstrtol(tmp, 0, &profile_mode);
934 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
935 if (count < 2 || count > 127)
937 while (isspace(*++buf))
939 memcpy(buf_cpy, buf, count-i);
942 sub_str = strsep(&tmp_str, delimiter);
943 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]);
949 while (isspace(*tmp_str))
953 parameter[parameter_size] = profile_mode;
954 if (adev->powerplay.pp_funcs->set_power_profile_mode)
955 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
966 * The amdgpu driver provides a sysfs API for reading how busy the GPU
967 * is as a percentage. The file gpu_busy_percent is used for this.
968 * The SMU firmware computes a percentage of load based on the
969 * aggregate activity level in the IP cores.
971 static ssize_t amdgpu_get_busy_percent(struct device *dev,
972 struct device_attribute *attr,
975 struct drm_device *ddev = dev_get_drvdata(dev);
976 struct amdgpu_device *adev = ddev->dev_private;
977 int r, value, size = sizeof(value);
979 /* sanity check PP is enabled */
980 if (!(adev->powerplay.pp_funcs &&
981 adev->powerplay.pp_funcs->read_sensor))
984 /* read the IP busy sensor */
985 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD,
986 (void *)&value, &size);
990 return snprintf(buf, PAGE_SIZE, "%d\n", value);
993 static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
994 static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
995 amdgpu_get_dpm_forced_performance_level,
996 amdgpu_set_dpm_forced_performance_level);
997 static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
998 static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
999 static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
1000 amdgpu_get_pp_force_state,
1001 amdgpu_set_pp_force_state);
1002 static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
1003 amdgpu_get_pp_table,
1004 amdgpu_set_pp_table);
1005 static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
1006 amdgpu_get_pp_dpm_sclk,
1007 amdgpu_set_pp_dpm_sclk);
1008 static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
1009 amdgpu_get_pp_dpm_mclk,
1010 amdgpu_set_pp_dpm_mclk);
1011 static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
1012 amdgpu_get_pp_dpm_pcie,
1013 amdgpu_set_pp_dpm_pcie);
1014 static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
1015 amdgpu_get_pp_sclk_od,
1016 amdgpu_set_pp_sclk_od);
1017 static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
1018 amdgpu_get_pp_mclk_od,
1019 amdgpu_set_pp_mclk_od);
1020 static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR,
1021 amdgpu_get_pp_power_profile_mode,
1022 amdgpu_set_pp_power_profile_mode);
1023 static DEVICE_ATTR(pp_od_clk_voltage, S_IRUGO | S_IWUSR,
1024 amdgpu_get_pp_od_clk_voltage,
1025 amdgpu_set_pp_od_clk_voltage);
1026 static DEVICE_ATTR(gpu_busy_percent, S_IRUGO,
1027 amdgpu_get_busy_percent, NULL);
1029 static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
1030 struct device_attribute *attr,
1033 struct amdgpu_device *adev = dev_get_drvdata(dev);
1034 struct drm_device *ddev = adev->ddev;
1035 int r, temp, size = sizeof(temp);
1037 /* Can't get temperature when the card is off */
1038 if ((adev->flags & AMD_IS_PX) &&
1039 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1042 /* sanity check PP is enabled */
1043 if (!(adev->powerplay.pp_funcs &&
1044 adev->powerplay.pp_funcs->read_sensor))
1047 /* get the temperature */
1048 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
1049 (void *)&temp, &size);
1053 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
1056 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
1057 struct device_attribute *attr,
1060 struct amdgpu_device *adev = dev_get_drvdata(dev);
1061 int hyst = to_sensor_dev_attr(attr)->index;
1065 temp = adev->pm.dpm.thermal.min_temp;
1067 temp = adev->pm.dpm.thermal.max_temp;
1069 return snprintf(buf, PAGE_SIZE, "%d\n", temp);
1072 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
1073 struct device_attribute *attr,
1076 struct amdgpu_device *adev = dev_get_drvdata(dev);
1079 if (!adev->powerplay.pp_funcs->get_fan_control_mode)
1082 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1084 return sprintf(buf, "%i\n", pwm_mode);
1087 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
1088 struct device_attribute *attr,
1092 struct amdgpu_device *adev = dev_get_drvdata(dev);
1096 /* Can't adjust fan when the card is off */
1097 if ((adev->flags & AMD_IS_PX) &&
1098 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1101 if (!adev->powerplay.pp_funcs->set_fan_control_mode)
1104 err = kstrtoint(buf, 10, &value);
1108 amdgpu_dpm_set_fan_control_mode(adev, value);
1113 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
1114 struct device_attribute *attr,
1117 return sprintf(buf, "%i\n", 0);
1120 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
1121 struct device_attribute *attr,
1124 return sprintf(buf, "%i\n", 255);
1127 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
1128 struct device_attribute *attr,
1129 const char *buf, size_t count)
1131 struct amdgpu_device *adev = dev_get_drvdata(dev);
1136 /* Can't adjust fan when the card is off */
1137 if ((adev->flags & AMD_IS_PX) &&
1138 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1141 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1142 if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
1143 pr_info("manual fan speed control should be enabled first\n");
1147 err = kstrtou32(buf, 10, &value);
1151 value = (value * 100) / 255;
1153 if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
1154 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
1162 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
1163 struct device_attribute *attr,
1166 struct amdgpu_device *adev = dev_get_drvdata(dev);
1170 /* Can't adjust fan when the card is off */
1171 if ((adev->flags & AMD_IS_PX) &&
1172 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1175 if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
1176 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
1181 speed = (speed * 255) / 100;
1183 return sprintf(buf, "%i\n", speed);
1186 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
1187 struct device_attribute *attr,
1190 struct amdgpu_device *adev = dev_get_drvdata(dev);
1194 /* Can't adjust fan when the card is off */
1195 if ((adev->flags & AMD_IS_PX) &&
1196 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1199 if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
1200 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
1205 return sprintf(buf, "%i\n", speed);
1208 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
1209 struct device_attribute *attr,
1212 struct amdgpu_device *adev = dev_get_drvdata(dev);
1214 u32 size = sizeof(min_rpm);
1217 if (!adev->powerplay.pp_funcs->read_sensor)
1220 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
1221 (void *)&min_rpm, &size);
1225 return snprintf(buf, PAGE_SIZE, "%d\n", min_rpm);
1228 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
1229 struct device_attribute *attr,
1232 struct amdgpu_device *adev = dev_get_drvdata(dev);
1234 u32 size = sizeof(max_rpm);
1237 if (!adev->powerplay.pp_funcs->read_sensor)
1240 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
1241 (void *)&max_rpm, &size);
1245 return snprintf(buf, PAGE_SIZE, "%d\n", max_rpm);
1248 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
1249 struct device_attribute *attr,
1252 struct amdgpu_device *adev = dev_get_drvdata(dev);
1256 /* Can't adjust fan when the card is off */
1257 if ((adev->flags & AMD_IS_PX) &&
1258 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1261 if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
1262 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
1267 return sprintf(buf, "%i\n", rpm);
1270 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
1271 struct device_attribute *attr,
1272 const char *buf, size_t count)
1274 struct amdgpu_device *adev = dev_get_drvdata(dev);
1279 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1280 if (pwm_mode != AMD_FAN_CTRL_MANUAL)
1283 /* Can't adjust fan when the card is off */
1284 if ((adev->flags & AMD_IS_PX) &&
1285 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1288 err = kstrtou32(buf, 10, &value);
1292 if (adev->powerplay.pp_funcs->set_fan_speed_rpm) {
1293 err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
1301 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
1302 struct device_attribute *attr,
1305 struct amdgpu_device *adev = dev_get_drvdata(dev);
1308 if (!adev->powerplay.pp_funcs->get_fan_control_mode)
1311 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1313 return sprintf(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
1316 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
1317 struct device_attribute *attr,
1321 struct amdgpu_device *adev = dev_get_drvdata(dev);
1326 /* Can't adjust fan when the card is off */
1327 if ((adev->flags & AMD_IS_PX) &&
1328 (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1331 if (!adev->powerplay.pp_funcs->set_fan_control_mode)
1334 err = kstrtoint(buf, 10, &value);
1339 pwm_mode = AMD_FAN_CTRL_AUTO;
1340 else if (value == 1)
1341 pwm_mode = AMD_FAN_CTRL_MANUAL;
1345 amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
1350 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
1351 struct device_attribute *attr,
1354 struct amdgpu_device *adev = dev_get_drvdata(dev);
1355 struct drm_device *ddev = adev->ddev;
1357 int r, size = sizeof(vddgfx);
1359 /* Can't get voltage when the card is off */
1360 if ((adev->flags & AMD_IS_PX) &&
1361 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1364 /* sanity check PP is enabled */
1365 if (!(adev->powerplay.pp_funcs &&
1366 adev->powerplay.pp_funcs->read_sensor))
1369 /* get the voltage */
1370 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
1371 (void *)&vddgfx, &size);
1375 return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx);
1378 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
1379 struct device_attribute *attr,
1382 return snprintf(buf, PAGE_SIZE, "vddgfx\n");
1385 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
1386 struct device_attribute *attr,
1389 struct amdgpu_device *adev = dev_get_drvdata(dev);
1390 struct drm_device *ddev = adev->ddev;
1392 int r, size = sizeof(vddnb);
1394 /* only APUs have vddnb */
1395 if (!(adev->flags & AMD_IS_APU))
1398 /* Can't get voltage when the card is off */
1399 if ((adev->flags & AMD_IS_PX) &&
1400 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1403 /* sanity check PP is enabled */
1404 if (!(adev->powerplay.pp_funcs &&
1405 adev->powerplay.pp_funcs->read_sensor))
1408 /* get the voltage */
1409 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
1410 (void *)&vddnb, &size);
1414 return snprintf(buf, PAGE_SIZE, "%d\n", vddnb);
1417 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
1418 struct device_attribute *attr,
1421 return snprintf(buf, PAGE_SIZE, "vddnb\n");
1424 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
1425 struct device_attribute *attr,
1428 struct amdgpu_device *adev = dev_get_drvdata(dev);
1429 struct drm_device *ddev = adev->ddev;
1431 int r, size = sizeof(u32);
1434 /* Can't get power when the card is off */
1435 if ((adev->flags & AMD_IS_PX) &&
1436 (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1439 /* sanity check PP is enabled */
1440 if (!(adev->powerplay.pp_funcs &&
1441 adev->powerplay.pp_funcs->read_sensor))
1444 /* get the voltage */
1445 r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
1446 (void *)&query, &size);
1450 /* convert to microwatts */
1451 uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
1453 return snprintf(buf, PAGE_SIZE, "%u\n", uw);
1456 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
1457 struct device_attribute *attr,
1460 return sprintf(buf, "%i\n", 0);
1463 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
1464 struct device_attribute *attr,
1467 struct amdgpu_device *adev = dev_get_drvdata(dev);
1470 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1471 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, true);
1472 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1474 return snprintf(buf, PAGE_SIZE, "\n");
1478 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
1479 struct device_attribute *attr,
1482 struct amdgpu_device *adev = dev_get_drvdata(dev);
1485 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1486 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, false);
1487 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1489 return snprintf(buf, PAGE_SIZE, "\n");
1494 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
1495 struct device_attribute *attr,
1499 struct amdgpu_device *adev = dev_get_drvdata(dev);
1503 err = kstrtou32(buf, 10, &value);
1507 value = value / 1000000; /* convert to Watt */
1508 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->set_power_limit) {
1509 err = adev->powerplay.pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
1523 * The amdgpu driver exposes the following sensor interfaces:
1525 * - GPU temperature (via the on-die sensor)
1529 * - Northbridge voltage (APUs only)
1535 * hwmon interfaces for GPU temperature:
1537 * - temp1_input: the on die GPU temperature in millidegrees Celsius
1539 * - temp1_crit: temperature critical max value in millidegrees Celsius
1541 * - temp1_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
1543 * hwmon interfaces for GPU voltage:
1545 * - in0_input: the voltage on the GPU in millivolts
1547 * - in1_input: the voltage on the Northbridge in millivolts
1549 * hwmon interfaces for GPU power:
1551 * - power1_average: average power used by the GPU in microWatts
1553 * - power1_cap_min: minimum cap supported in microWatts
1555 * - power1_cap_max: maximum cap supported in microWatts
1557 * - power1_cap: selected power cap in microWatts
1559 * hwmon interfaces for GPU fan:
1561 * - pwm1: pulse width modulation fan level (0-255)
1563 * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
1565 * - pwm1_min: pulse width modulation fan control minimum level (0)
1567 * - pwm1_max: pulse width modulation fan control maximum level (255)
1569 * - fan1_min: an minimum value Unit: revolution/min (RPM)
1571 * - fan1_max: an maxmum value Unit: revolution/max (RPM)
1573 * - fan1_input: fan speed in RPM
1575 * - fan[1-*]_target: Desired fan speed Unit: revolution/min (RPM)
1577 * - fan[1-*]_enable: Enable or disable the sensors.1: Enable 0: Disable
1579 * You can use hwmon tools like sensors to view this information on your system.
1583 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
1584 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
1585 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
1586 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
1587 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
1588 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
1589 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
1590 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
1591 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
1592 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
1593 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
1594 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
1595 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
1596 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
1597 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
1598 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
1599 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
1600 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
1601 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
1602 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
1604 static struct attribute *hwmon_attributes[] = {
1605 &sensor_dev_attr_temp1_input.dev_attr.attr,
1606 &sensor_dev_attr_temp1_crit.dev_attr.attr,
1607 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
1608 &sensor_dev_attr_pwm1.dev_attr.attr,
1609 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
1610 &sensor_dev_attr_pwm1_min.dev_attr.attr,
1611 &sensor_dev_attr_pwm1_max.dev_attr.attr,
1612 &sensor_dev_attr_fan1_input.dev_attr.attr,
1613 &sensor_dev_attr_fan1_min.dev_attr.attr,
1614 &sensor_dev_attr_fan1_max.dev_attr.attr,
1615 &sensor_dev_attr_fan1_target.dev_attr.attr,
1616 &sensor_dev_attr_fan1_enable.dev_attr.attr,
1617 &sensor_dev_attr_in0_input.dev_attr.attr,
1618 &sensor_dev_attr_in0_label.dev_attr.attr,
1619 &sensor_dev_attr_in1_input.dev_attr.attr,
1620 &sensor_dev_attr_in1_label.dev_attr.attr,
1621 &sensor_dev_attr_power1_average.dev_attr.attr,
1622 &sensor_dev_attr_power1_cap_max.dev_attr.attr,
1623 &sensor_dev_attr_power1_cap_min.dev_attr.attr,
1624 &sensor_dev_attr_power1_cap.dev_attr.attr,
1628 static umode_t hwmon_attributes_visible(struct kobject *kobj,
1629 struct attribute *attr, int index)
1631 struct device *dev = kobj_to_dev(kobj);
1632 struct amdgpu_device *adev = dev_get_drvdata(dev);
1633 umode_t effective_mode = attr->mode;
1635 /* Skip fan attributes if fan is not present */
1636 if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1637 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1638 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1639 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
1640 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
1641 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
1642 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
1643 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
1644 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
1647 /* Skip fan attributes on APU */
1648 if ((adev->flags & AMD_IS_APU) &&
1649 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1650 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1651 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1652 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
1653 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
1654 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
1655 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
1656 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
1657 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
1660 /* Skip limit attributes if DPM is not enabled */
1661 if (!adev->pm.dpm_enabled &&
1662 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
1663 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
1664 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
1665 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
1666 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1667 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
1668 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
1669 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
1670 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
1671 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
1672 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
1675 /* mask fan attributes if we have no bindings for this asic to expose */
1676 if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
1677 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
1678 (!adev->powerplay.pp_funcs->get_fan_control_mode &&
1679 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
1680 effective_mode &= ~S_IRUGO;
1682 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
1683 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
1684 (!adev->powerplay.pp_funcs->set_fan_control_mode &&
1685 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
1686 effective_mode &= ~S_IWUSR;
1688 if ((adev->flags & AMD_IS_APU) &&
1689 (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
1690 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
1691 attr == &sensor_dev_attr_power1_cap.dev_attr.attr))
1694 /* hide max/min values if we can't both query and manage the fan */
1695 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
1696 !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
1697 (!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
1698 !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
1699 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
1700 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
1703 if ((!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
1704 !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
1705 (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
1706 attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
1709 /* only APUs have vddnb */
1710 if (!(adev->flags & AMD_IS_APU) &&
1711 (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
1712 attr == &sensor_dev_attr_in1_label.dev_attr.attr))
1715 return effective_mode;
1718 static const struct attribute_group hwmon_attrgroup = {
1719 .attrs = hwmon_attributes,
1720 .is_visible = hwmon_attributes_visible,
1723 static const struct attribute_group *hwmon_groups[] = {
1728 void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
1730 struct amdgpu_device *adev =
1731 container_of(work, struct amdgpu_device,
1732 pm.dpm.thermal.work);
1733 /* switch to the thermal state */
1734 enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
1735 int temp, size = sizeof(temp);
1737 if (!adev->pm.dpm_enabled)
1740 if (adev->powerplay.pp_funcs &&
1741 adev->powerplay.pp_funcs->read_sensor &&
1742 !amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
1743 (void *)&temp, &size)) {
1744 if (temp < adev->pm.dpm.thermal.min_temp)
1745 /* switch back the user state */
1746 dpm_state = adev->pm.dpm.user_state;
1748 if (adev->pm.dpm.thermal.high_to_low)
1749 /* switch back the user state */
1750 dpm_state = adev->pm.dpm.user_state;
1752 mutex_lock(&adev->pm.mutex);
1753 if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
1754 adev->pm.dpm.thermal_active = true;
1756 adev->pm.dpm.thermal_active = false;
1757 adev->pm.dpm.state = dpm_state;
1758 mutex_unlock(&adev->pm.mutex);
1760 amdgpu_pm_compute_clocks(adev);
1763 static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
1764 enum amd_pm_state_type dpm_state)
1767 struct amdgpu_ps *ps;
1769 bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
1772 /* check if the vblank period is too short to adjust the mclk */
1773 if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
1774 if (amdgpu_dpm_vblank_too_short(adev))
1775 single_display = false;
1778 /* certain older asics have a separare 3D performance state,
1779 * so try that first if the user selected performance
1781 if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
1782 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
1783 /* balanced states don't exist at the moment */
1784 if (dpm_state == POWER_STATE_TYPE_BALANCED)
1785 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1788 /* Pick the best power state based on current conditions */
1789 for (i = 0; i < adev->pm.dpm.num_ps; i++) {
1790 ps = &adev->pm.dpm.ps[i];
1791 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
1792 switch (dpm_state) {
1794 case POWER_STATE_TYPE_BATTERY:
1795 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
1796 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1803 case POWER_STATE_TYPE_BALANCED:
1804 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
1805 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1812 case POWER_STATE_TYPE_PERFORMANCE:
1813 if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
1814 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
1821 /* internal states */
1822 case POWER_STATE_TYPE_INTERNAL_UVD:
1823 if (adev->pm.dpm.uvd_ps)
1824 return adev->pm.dpm.uvd_ps;
1827 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1828 if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
1831 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1832 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
1835 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1836 if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
1839 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1840 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
1843 case POWER_STATE_TYPE_INTERNAL_BOOT:
1844 return adev->pm.dpm.boot_ps;
1845 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1846 if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
1849 case POWER_STATE_TYPE_INTERNAL_ACPI:
1850 if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
1853 case POWER_STATE_TYPE_INTERNAL_ULV:
1854 if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
1857 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1858 if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
1865 /* use a fallback state if we didn't match */
1866 switch (dpm_state) {
1867 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
1868 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
1869 goto restart_search;
1870 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
1871 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
1872 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
1873 if (adev->pm.dpm.uvd_ps) {
1874 return adev->pm.dpm.uvd_ps;
1876 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1877 goto restart_search;
1879 case POWER_STATE_TYPE_INTERNAL_THERMAL:
1880 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
1881 goto restart_search;
1882 case POWER_STATE_TYPE_INTERNAL_ACPI:
1883 dpm_state = POWER_STATE_TYPE_BATTERY;
1884 goto restart_search;
1885 case POWER_STATE_TYPE_BATTERY:
1886 case POWER_STATE_TYPE_BALANCED:
1887 case POWER_STATE_TYPE_INTERNAL_3DPERF:
1888 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
1889 goto restart_search;
1897 static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
1899 struct amdgpu_ps *ps;
1900 enum amd_pm_state_type dpm_state;
1904 /* if dpm init failed */
1905 if (!adev->pm.dpm_enabled)
1908 if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
1909 /* add other state override checks here */
1910 if ((!adev->pm.dpm.thermal_active) &&
1911 (!adev->pm.dpm.uvd_active))
1912 adev->pm.dpm.state = adev->pm.dpm.user_state;
1914 dpm_state = adev->pm.dpm.state;
1916 ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
1918 adev->pm.dpm.requested_ps = ps;
1922 if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
1923 printk("switching from power state:\n");
1924 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
1925 printk("switching to power state:\n");
1926 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
1929 /* update whether vce is active */
1930 ps->vce_active = adev->pm.dpm.vce_active;
1931 if (adev->powerplay.pp_funcs->display_configuration_changed)
1932 amdgpu_dpm_display_configuration_changed(adev);
1934 ret = amdgpu_dpm_pre_set_power_state(adev);
1938 if (adev->powerplay.pp_funcs->check_state_equal) {
1939 if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
1946 amdgpu_dpm_set_power_state(adev);
1947 amdgpu_dpm_post_set_power_state(adev);
1949 adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
1950 adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
1952 if (adev->powerplay.pp_funcs->force_performance_level) {
1953 if (adev->pm.dpm.thermal_active) {
1954 enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
1955 /* force low perf level for thermal */
1956 amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
1957 /* save the user's level */
1958 adev->pm.dpm.forced_level = level;
1960 /* otherwise, user selected level */
1961 amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
1966 void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
1968 if (adev->powerplay.pp_funcs->set_powergating_by_smu) {
1969 /* enable/disable UVD */
1970 mutex_lock(&adev->pm.mutex);
1971 amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_UVD, !enable);
1972 mutex_unlock(&adev->pm.mutex);
1974 /* enable/disable Low Memory PState for UVD (4k videos) */
1975 if (adev->asic_type == CHIP_STONEY &&
1976 adev->uvd.decode_image_width >= WIDTH_4K) {
1977 struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
1979 if (hwmgr && hwmgr->hwmgr_func &&
1980 hwmgr->hwmgr_func->update_nbdpm_pstate)
1981 hwmgr->hwmgr_func->update_nbdpm_pstate(hwmgr,
1987 void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
1989 if (adev->powerplay.pp_funcs->set_powergating_by_smu) {
1990 /* enable/disable VCE */
1991 mutex_lock(&adev->pm.mutex);
1992 amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_VCE, !enable);
1993 mutex_unlock(&adev->pm.mutex);
1997 void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
2001 if (adev->powerplay.pp_funcs->print_power_state == NULL)
2004 for (i = 0; i < adev->pm.dpm.num_ps; i++)
2005 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
2009 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
2013 if (adev->pm.sysfs_initialized)
2016 if (adev->pm.dpm_enabled == 0)
2019 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
2022 if (IS_ERR(adev->pm.int_hwmon_dev)) {
2023 ret = PTR_ERR(adev->pm.int_hwmon_dev);
2025 "Unable to register hwmon device: %d\n", ret);
2029 ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
2031 DRM_ERROR("failed to create device file for dpm state\n");
2034 ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
2036 DRM_ERROR("failed to create device file for dpm state\n");
2041 ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
2043 DRM_ERROR("failed to create device file pp_num_states\n");
2046 ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
2048 DRM_ERROR("failed to create device file pp_cur_state\n");
2051 ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
2053 DRM_ERROR("failed to create device file pp_force_state\n");
2056 ret = device_create_file(adev->dev, &dev_attr_pp_table);
2058 DRM_ERROR("failed to create device file pp_table\n");
2062 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
2064 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
2067 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
2069 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
2072 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
2074 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
2077 ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
2079 DRM_ERROR("failed to create device file pp_sclk_od\n");
2082 ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
2084 DRM_ERROR("failed to create device file pp_mclk_od\n");
2087 ret = device_create_file(adev->dev,
2088 &dev_attr_pp_power_profile_mode);
2090 DRM_ERROR("failed to create device file "
2091 "pp_power_profile_mode\n");
2094 ret = device_create_file(adev->dev,
2095 &dev_attr_pp_od_clk_voltage);
2097 DRM_ERROR("failed to create device file "
2098 "pp_od_clk_voltage\n");
2101 ret = device_create_file(adev->dev,
2102 &dev_attr_gpu_busy_percent);
2104 DRM_ERROR("failed to create device file "
2105 "gpu_busy_level\n");
2108 ret = amdgpu_debugfs_pm_init(adev);
2110 DRM_ERROR("Failed to register debugfs file for dpm!\n");
2114 adev->pm.sysfs_initialized = true;
2119 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
2121 if (adev->pm.dpm_enabled == 0)
2124 if (adev->pm.int_hwmon_dev)
2125 hwmon_device_unregister(adev->pm.int_hwmon_dev);
2126 device_remove_file(adev->dev, &dev_attr_power_dpm_state);
2127 device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
2129 device_remove_file(adev->dev, &dev_attr_pp_num_states);
2130 device_remove_file(adev->dev, &dev_attr_pp_cur_state);
2131 device_remove_file(adev->dev, &dev_attr_pp_force_state);
2132 device_remove_file(adev->dev, &dev_attr_pp_table);
2134 device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
2135 device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
2136 device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
2137 device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
2138 device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
2139 device_remove_file(adev->dev,
2140 &dev_attr_pp_power_profile_mode);
2141 device_remove_file(adev->dev,
2142 &dev_attr_pp_od_clk_voltage);
2143 device_remove_file(adev->dev, &dev_attr_gpu_busy_percent);
2146 void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
2150 if (!adev->pm.dpm_enabled)
2153 if (adev->mode_info.num_crtc)
2154 amdgpu_display_bandwidth_update(adev);
2156 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
2157 struct amdgpu_ring *ring = adev->rings[i];
2158 if (ring && ring->sched.ready)
2159 amdgpu_fence_wait_empty(ring);
2162 if (adev->powerplay.pp_funcs->dispatch_tasks) {
2163 if (!amdgpu_device_has_dc_support(adev)) {
2164 mutex_lock(&adev->pm.mutex);
2165 amdgpu_dpm_get_active_displays(adev);
2166 adev->pm.pm_display_cfg.num_display = adev->pm.dpm.new_active_crtc_count;
2167 adev->pm.pm_display_cfg.vrefresh = amdgpu_dpm_get_vrefresh(adev);
2168 adev->pm.pm_display_cfg.min_vblank_time = amdgpu_dpm_get_vblank_time(adev);
2169 /* we have issues with mclk switching with refresh rates over 120 hz on the non-DC code. */
2170 if (adev->pm.pm_display_cfg.vrefresh > 120)
2171 adev->pm.pm_display_cfg.min_vblank_time = 0;
2172 if (adev->powerplay.pp_funcs->display_configuration_change)
2173 adev->powerplay.pp_funcs->display_configuration_change(
2174 adev->powerplay.pp_handle,
2175 &adev->pm.pm_display_cfg);
2176 mutex_unlock(&adev->pm.mutex);
2178 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL);
2180 mutex_lock(&adev->pm.mutex);
2181 amdgpu_dpm_get_active_displays(adev);
2182 amdgpu_dpm_change_power_state_locked(adev);
2183 mutex_unlock(&adev->pm.mutex);
2190 #if defined(CONFIG_DEBUG_FS)
2192 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
2199 /* sanity check PP is enabled */
2200 if (!(adev->powerplay.pp_funcs &&
2201 adev->powerplay.pp_funcs->read_sensor))
2205 size = sizeof(value);
2206 seq_printf(m, "GFX Clocks and Power:\n");
2207 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
2208 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
2209 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
2210 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
2211 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
2212 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
2213 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
2214 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
2215 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
2216 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
2217 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
2218 seq_printf(m, "\t%u mV (VDDNB)\n", value);
2219 size = sizeof(uint32_t);
2220 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
2221 seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
2222 size = sizeof(value);
2223 seq_printf(m, "\n");
2226 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
2227 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
2230 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
2231 seq_printf(m, "GPU Load: %u %%\n", value);
2232 seq_printf(m, "\n");
2234 /* SMC feature mask */
2235 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
2236 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
2239 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
2241 seq_printf(m, "UVD: Disabled\n");
2243 seq_printf(m, "UVD: Enabled\n");
2244 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
2245 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
2246 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
2247 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
2250 seq_printf(m, "\n");
2253 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
2255 seq_printf(m, "VCE: Disabled\n");
2257 seq_printf(m, "VCE: Enabled\n");
2258 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
2259 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
2266 static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
2270 for (i = 0; clocks[i].flag; i++)
2271 seq_printf(m, "\t%s: %s\n", clocks[i].name,
2272 (flags & clocks[i].flag) ? "On" : "Off");
2275 static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
2277 struct drm_info_node *node = (struct drm_info_node *) m->private;
2278 struct drm_device *dev = node->minor->dev;
2279 struct amdgpu_device *adev = dev->dev_private;
2280 struct drm_device *ddev = adev->ddev;
2283 amdgpu_device_ip_get_clockgating_state(adev, &flags);
2284 seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
2285 amdgpu_parse_cg_state(m, flags);
2286 seq_printf(m, "\n");
2288 if (!adev->pm.dpm_enabled) {
2289 seq_printf(m, "dpm not enabled\n");
2292 if ((adev->flags & AMD_IS_PX) &&
2293 (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
2294 seq_printf(m, "PX asic powered off\n");
2295 } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
2296 mutex_lock(&adev->pm.mutex);
2297 if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
2298 adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
2300 seq_printf(m, "Debugfs support not implemented for this asic\n");
2301 mutex_unlock(&adev->pm.mutex);
2303 return amdgpu_debugfs_pm_info_pp(m, adev);
2309 static const struct drm_info_list amdgpu_pm_info_list[] = {
2310 {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
2314 static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
2316 #if defined(CONFIG_DEBUG_FS)
2317 return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));