1 // SPDX-License-Identifier: GPL-2.0+
6 // Based on code from Freescale,
7 // Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
10 #include <linux/init.h>
11 #include <linux/interrupt.h>
13 #include <linux/irq.h>
14 #include <linux/irqdomain.h>
16 #include <linux/of_address.h>
17 #include <linux/of_device.h>
18 #include <linux/platform_device.h>
19 #include <linux/slab.h>
20 #include <linux/gpio/driver.h>
21 /* FIXME: for gpio_get_value(), replace this by direct register read */
22 #include <linux/gpio.h>
23 #include <linux/module.h>
28 #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
29 #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
30 #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
31 #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
32 #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
33 #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
34 #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
35 #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
37 #define GPIO_INT_FALL_EDGE 0x0
38 #define GPIO_INT_LOW_LEV 0x1
39 #define GPIO_INT_RISE_EDGE 0x2
40 #define GPIO_INT_HIGH_LEV 0x3
41 #define GPIO_INT_LEV_MASK (1 << 0)
42 #define GPIO_INT_POL_MASK (1 << 1)
49 struct mxs_gpio_port {
53 struct irq_domain *domain;
56 enum mxs_gpio_id devid;
60 static inline int is_imx23_gpio(struct mxs_gpio_port *port)
62 return port->devid == IMX23_GPIO;
65 static inline int is_imx28_gpio(struct mxs_gpio_port *port)
67 return port->devid == IMX28_GPIO;
70 /* Note: This driver assumes 32 GPIOs are handled in one register */
72 static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
75 u32 pin_mask = 1 << d->hwirq;
76 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
77 struct irq_chip_type *ct = irq_data_get_chip_type(d);
78 struct mxs_gpio_port *port = gc->private;
79 void __iomem *pin_addr;
82 if (!(ct->type & type))
83 if (irq_setup_alt_chip(d, type))
86 port->both_edges &= ~pin_mask;
88 case IRQ_TYPE_EDGE_BOTH:
89 val = gpio_get_value(port->gc.base + d->hwirq);
91 edge = GPIO_INT_FALL_EDGE;
93 edge = GPIO_INT_RISE_EDGE;
94 port->both_edges |= pin_mask;
96 case IRQ_TYPE_EDGE_RISING:
97 edge = GPIO_INT_RISE_EDGE;
99 case IRQ_TYPE_EDGE_FALLING:
100 edge = GPIO_INT_FALL_EDGE;
102 case IRQ_TYPE_LEVEL_LOW:
103 edge = GPIO_INT_LOW_LEV;
105 case IRQ_TYPE_LEVEL_HIGH:
106 edge = GPIO_INT_HIGH_LEV;
112 /* set level or edge */
113 pin_addr = port->base + PINCTRL_IRQLEV(port);
114 if (edge & GPIO_INT_LEV_MASK) {
115 writel(pin_mask, pin_addr + MXS_SET);
116 writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET);
118 writel(pin_mask, pin_addr + MXS_CLR);
119 writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET);
123 pin_addr = port->base + PINCTRL_IRQPOL(port);
124 if (edge & GPIO_INT_POL_MASK)
125 writel(pin_mask, pin_addr + MXS_SET);
127 writel(pin_mask, pin_addr + MXS_CLR);
129 writel(pin_mask, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
134 static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
137 void __iomem *pin_addr;
141 pin_addr = port->base + PINCTRL_IRQPOL(port);
142 val = readl(pin_addr);
146 writel(bit, pin_addr + MXS_CLR);
148 writel(bit, pin_addr + MXS_SET);
151 /* MXS has one interrupt *per* gpio port */
152 static void mxs_gpio_irq_handler(struct irq_desc *desc)
155 struct mxs_gpio_port *port = irq_desc_get_handler_data(desc);
157 desc->irq_data.chip->irq_ack(&desc->irq_data);
159 irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
160 readl(port->base + PINCTRL_IRQEN(port));
162 while (irq_stat != 0) {
163 int irqoffset = fls(irq_stat) - 1;
164 if (port->both_edges & (1 << irqoffset))
165 mxs_flip_edge(port, irqoffset);
167 generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
168 irq_stat &= ~(1 << irqoffset);
173 * Set interrupt number "irq" in the GPIO as a wake-up source.
174 * While system is running, all registered GPIO interrupts need to have
175 * wake-up enabled. When system is suspended, only selected GPIO interrupts
176 * need to have wake-up enabled.
177 * @param irq interrupt source number
178 * @param enable enable as wake-up if equal to non-zero
179 * @return This function returns 0 on success.
181 static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
183 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
184 struct mxs_gpio_port *port = gc->private;
187 enable_irq_wake(port->irq);
189 disable_irq_wake(port->irq);
194 static int mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
196 struct irq_chip_generic *gc;
197 struct irq_chip_type *ct;
200 gc = devm_irq_alloc_generic_chip(port->dev, "gpio-mxs", 2, irq_base,
201 port->base, handle_level_irq);
207 ct = &gc->chip_types[0];
208 ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
209 ct->chip.irq_ack = irq_gc_ack_set_bit;
210 ct->chip.irq_mask = irq_gc_mask_disable_reg;
211 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
212 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
213 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
214 ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
215 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
216 ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET;
217 ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR;
219 ct = &gc->chip_types[1];
220 ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
221 ct->chip.irq_ack = irq_gc_ack_set_bit;
222 ct->chip.irq_mask = irq_gc_mask_disable_reg;
223 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
224 ct->chip.irq_set_type = mxs_gpio_set_irq_type;
225 ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
226 ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
227 ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
228 ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET;
229 ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR;
230 ct->handler = handle_level_irq;
232 rv = devm_irq_setup_generic_chip(port->dev, gc, IRQ_MSK(32),
233 IRQ_GC_INIT_NESTED_LOCK,
239 static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
241 struct mxs_gpio_port *port = gpiochip_get_data(gc);
243 return irq_find_mapping(port->domain, offset);
246 static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
248 struct mxs_gpio_port *port = gpiochip_get_data(gc);
249 u32 mask = 1 << offset;
252 dir = readl(port->base + PINCTRL_DOE(port));
253 return !(dir & mask);
256 static const struct platform_device_id mxs_gpio_ids[] = {
258 .name = "imx23-gpio",
259 .driver_data = IMX23_GPIO,
261 .name = "imx28-gpio",
262 .driver_data = IMX28_GPIO,
267 MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
269 static const struct of_device_id mxs_gpio_dt_ids[] = {
270 { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
271 { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
274 MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
276 static int mxs_gpio_probe(struct platform_device *pdev)
278 struct device_node *np = pdev->dev.of_node;
279 struct device_node *parent;
280 static void __iomem *base;
281 struct mxs_gpio_port *port;
285 port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
289 port->id = of_alias_get_id(np, "gpio");
292 port->devid = (enum mxs_gpio_id)of_device_get_match_data(&pdev->dev);
293 port->dev = &pdev->dev;
294 port->irq = platform_get_irq(pdev, 0);
299 * map memory region only once, as all the gpio ports
303 parent = of_get_parent(np);
304 base = of_iomap(parent, 0);
307 return -EADDRNOTAVAIL;
311 /* initially disable the interrupts */
312 writel(0, port->base + PINCTRL_PIN2IRQ(port));
313 writel(0, port->base + PINCTRL_IRQEN(port));
315 /* clear address has to be used to clear IRQSTAT bits */
316 writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
318 irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 32, numa_node_id());
324 port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
325 &irq_domain_simple_ops, NULL);
331 /* gpio-mxs can be a generic irq chip */
332 err = mxs_gpio_init_gc(port, irq_base);
334 goto out_irqdomain_remove;
336 /* setup one handler for each entry */
337 irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler,
340 err = bgpio_init(&port->gc, &pdev->dev, 4,
341 port->base + PINCTRL_DIN(port),
342 port->base + PINCTRL_DOUT(port) + MXS_SET,
343 port->base + PINCTRL_DOUT(port) + MXS_CLR,
344 port->base + PINCTRL_DOE(port), NULL, 0);
346 goto out_irqdomain_remove;
348 port->gc.to_irq = mxs_gpio_to_irq;
349 port->gc.get_direction = mxs_gpio_get_direction;
350 port->gc.base = port->id * 32;
352 err = gpiochip_add_data(&port->gc, port);
354 goto out_irqdomain_remove;
358 out_irqdomain_remove:
359 irq_domain_remove(port->domain);
365 static struct platform_driver mxs_gpio_driver = {
368 .of_match_table = mxs_gpio_dt_ids,
369 .suppress_bind_attrs = true,
371 .probe = mxs_gpio_probe,
372 .id_table = mxs_gpio_ids,
375 static int __init mxs_gpio_init(void)
377 return platform_driver_register(&mxs_gpio_driver);
379 postcore_initcall(mxs_gpio_init);
381 MODULE_AUTHOR("Freescale Semiconductor, "
382 "Daniel Mack <danielncaiaq.de>, "
384 MODULE_DESCRIPTION("Freescale MXS GPIO");
385 MODULE_LICENSE("GPL");