3 * Copyright (C) 2007 Google, Inc.
4 * Copyright (c) 2009-2012,2014, The Linux Foundation. All rights reserved.
6 * This software is licensed under the terms of the GNU General Public
7 * License version 2, as published by the Free Software Foundation, and
8 * may be copied, distributed, and modified under those terms.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
17 #include <linux/clocksource.h>
18 #include <linux/clockchips.h>
19 #include <linux/cpu.h>
20 #include <linux/init.h>
21 #include <linux/interrupt.h>
22 #include <linux/irq.h>
25 #include <linux/of_address.h>
26 #include <linux/of_irq.h>
27 #include <linux/sched_clock.h>
29 #define TIMER_MATCH_VAL 0x0000
30 #define TIMER_COUNT_VAL 0x0004
31 #define TIMER_ENABLE 0x0008
32 #define TIMER_ENABLE_CLR_ON_MATCH_EN BIT(1)
33 #define TIMER_ENABLE_EN BIT(0)
34 #define TIMER_CLEAR 0x000C
35 #define DGT_CLK_CTL 0x10
36 #define DGT_CLK_CTL_DIV_4 0x3
37 #define TIMER_STS_GPT0_CLR_PEND BIT(10)
41 #define MSM_DGT_SHIFT 5
43 static void __iomem *event_base;
44 static void __iomem *sts_base;
46 static irqreturn_t msm_timer_interrupt(int irq, void *dev_id)
48 struct clock_event_device *evt = dev_id;
49 /* Stop the timer tick */
50 if (evt->mode == CLOCK_EVT_MODE_ONESHOT) {
51 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
52 ctrl &= ~TIMER_ENABLE_EN;
53 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
55 evt->event_handler(evt);
59 static int msm_timer_set_next_event(unsigned long cycles,
60 struct clock_event_device *evt)
62 u32 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
64 ctrl &= ~TIMER_ENABLE_EN;
65 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
67 writel_relaxed(ctrl, event_base + TIMER_CLEAR);
68 writel_relaxed(cycles, event_base + TIMER_MATCH_VAL);
71 while (readl_relaxed(sts_base) & TIMER_STS_GPT0_CLR_PEND)
74 writel_relaxed(ctrl | TIMER_ENABLE_EN, event_base + TIMER_ENABLE);
78 static void msm_timer_set_mode(enum clock_event_mode mode,
79 struct clock_event_device *evt)
83 ctrl = readl_relaxed(event_base + TIMER_ENABLE);
84 ctrl &= ~(TIMER_ENABLE_EN | TIMER_ENABLE_CLR_ON_MATCH_EN);
87 case CLOCK_EVT_MODE_RESUME:
88 case CLOCK_EVT_MODE_PERIODIC:
90 case CLOCK_EVT_MODE_ONESHOT:
91 /* Timer is enabled in set_next_event */
93 case CLOCK_EVT_MODE_UNUSED:
94 case CLOCK_EVT_MODE_SHUTDOWN:
97 writel_relaxed(ctrl, event_base + TIMER_ENABLE);
100 static struct clock_event_device __percpu *msm_evt;
102 static void __iomem *source_base;
104 static notrace cycle_t msm_read_timer_count(struct clocksource *cs)
106 return readl_relaxed(source_base + TIMER_COUNT_VAL);
109 static notrace cycle_t msm_read_timer_count_shift(struct clocksource *cs)
112 * Shift timer count down by a constant due to unreliable lower bits
115 return msm_read_timer_count(cs) >> MSM_DGT_SHIFT;
118 static struct clocksource msm_clocksource = {
121 .read = msm_read_timer_count,
122 .mask = CLOCKSOURCE_MASK(32),
123 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
126 static int msm_timer_irq;
127 static int msm_timer_has_ppi;
129 static int msm_local_timer_setup(struct clock_event_device *evt)
131 int cpu = smp_processor_id();
134 evt->irq = msm_timer_irq;
135 evt->name = "msm_timer";
136 evt->features = CLOCK_EVT_FEAT_ONESHOT;
138 evt->set_mode = msm_timer_set_mode;
139 evt->set_next_event = msm_timer_set_next_event;
140 evt->cpumask = cpumask_of(cpu);
142 clockevents_config_and_register(evt, GPT_HZ, 4, 0xffffffff);
144 if (msm_timer_has_ppi) {
145 enable_percpu_irq(evt->irq, IRQ_TYPE_EDGE_RISING);
147 err = request_irq(evt->irq, msm_timer_interrupt,
148 IRQF_TIMER | IRQF_NOBALANCING |
149 IRQF_TRIGGER_RISING, "gp_timer", evt);
151 pr_err("request_irq failed\n");
157 static void msm_local_timer_stop(struct clock_event_device *evt)
159 evt->set_mode(CLOCK_EVT_MODE_UNUSED, evt);
160 disable_percpu_irq(evt->irq);
163 static int msm_timer_cpu_notify(struct notifier_block *self,
164 unsigned long action, void *hcpu)
167 * Grab cpu pointer in each case to avoid spurious
168 * preemptible warnings
170 switch (action & ~CPU_TASKS_FROZEN) {
172 msm_local_timer_setup(this_cpu_ptr(msm_evt));
175 msm_local_timer_stop(this_cpu_ptr(msm_evt));
182 static struct notifier_block msm_timer_cpu_nb = {
183 .notifier_call = msm_timer_cpu_notify,
186 static u64 notrace msm_sched_clock_read(void)
188 return msm_clocksource.read(&msm_clocksource);
191 static void __init msm_timer_init(u32 dgt_hz, int sched_bits, int irq,
194 struct clocksource *cs = &msm_clocksource;
198 msm_timer_has_ppi = percpu;
200 msm_evt = alloc_percpu(struct clock_event_device);
202 pr_err("memory allocation failed for clockevents\n");
207 res = request_percpu_irq(irq, msm_timer_interrupt,
208 "gp_timer", msm_evt);
211 pr_err("request_percpu_irq failed\n");
213 res = register_cpu_notifier(&msm_timer_cpu_nb);
215 free_percpu_irq(irq, msm_evt);
219 /* Immediately configure the timer on the boot CPU */
220 msm_local_timer_setup(__this_cpu_ptr(msm_evt));
224 writel_relaxed(TIMER_ENABLE_EN, source_base + TIMER_ENABLE);
225 res = clocksource_register_hz(cs, dgt_hz);
227 pr_err("clocksource_register failed\n");
228 sched_clock_register(msm_sched_clock_read, sched_bits, dgt_hz);
232 static void __init msm_dt_timer_init(struct device_node *np)
239 void __iomem *cpu0_base;
241 base = of_iomap(np, 0);
243 pr_err("Failed to map event base\n");
247 /* We use GPT0 for the clockevent */
248 irq = irq_of_parse_and_map(np, 1);
250 pr_err("Can't get irq\n");
254 /* We use CPU0's DGT for the clocksource */
255 if (of_property_read_u32(np, "cpu-offset", &percpu_offset))
258 if (of_address_to_resource(np, 0, &res)) {
259 pr_err("Failed to parse DGT resource\n");
263 cpu0_base = ioremap(res.start + percpu_offset, resource_size(&res));
265 pr_err("Failed to map source base\n");
269 if (of_property_read_u32(np, "clock-frequency", &freq)) {
270 pr_err("Unknown frequency\n");
274 event_base = base + 0x4;
275 sts_base = base + 0x88;
276 source_base = cpu0_base + 0x24;
278 writel_relaxed(DGT_CLK_CTL_DIV_4, source_base + DGT_CLK_CTL);
280 msm_timer_init(freq, 32, irq, !!percpu_offset);
282 CLOCKSOURCE_OF_DECLARE(kpss_timer, "qcom,kpss-timer", msm_dt_timer_init);
283 CLOCKSOURCE_OF_DECLARE(scss_timer, "qcom,scss-timer", msm_dt_timer_init);
286 static int __init msm_timer_map(phys_addr_t addr, u32 event, u32 source,
291 base = ioremap(addr, SZ_256);
293 pr_err("Failed to map timer base\n");
296 event_base = base + event;
297 source_base = base + source;
299 sts_base = base + sts;
304 void __init msm7x01_timer_init(void)
306 struct clocksource *cs = &msm_clocksource;
308 if (msm_timer_map(0xc0100000, 0x0, 0x10, 0x0))
310 cs->read = msm_read_timer_count_shift;
311 cs->mask = CLOCKSOURCE_MASK((32 - MSM_DGT_SHIFT));
313 msm_timer_init(19200000 >> MSM_DGT_SHIFT, 32 - MSM_DGT_SHIFT, 7,
317 void __init msm7x30_timer_init(void)
319 if (msm_timer_map(0xc0100000, 0x4, 0x24, 0x80))
321 msm_timer_init(24576000 / 4, 32, 1, false);
324 void __init qsd8x50_timer_init(void)
326 if (msm_timer_map(0xAC100000, 0x0, 0x10, 0x34))
328 msm_timer_init(19200000 / 4, 32, 7, false);