2 * Copyright © 2006-2017 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 #ifndef _INTEL_DISPLAY_H_
26 #define _INTEL_DISPLAY_H_
36 I915_MAX_PIPES = _PIPE_EDP
39 #define pipe_name(p) ((p) + 'A')
52 static inline const char *transcoder_name(enum transcoder transcoder)
63 case TRANSCODER_DSI_A:
65 case TRANSCODER_DSI_C:
72 static inline bool transcoder_is_dsi(enum transcoder transcoder)
74 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
78 * Global legacy plane identifier. Valid only for primary/sprite
79 * planes on pre-g4x, and only for primary planes on g4x-bdw.
87 #define plane_name(p) ((p) + 'A')
88 #define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
91 * Per-pipe plane identifier.
92 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
93 * number of planes per CRTC. Not all platforms really have this many planes,
94 * which means some arrays of size I915_MAX_PLANES may have unused entries
95 * between the topmost sprite plane and the cursor plane.
97 * This is expected to be passed to various register macros
98 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
110 #define for_each_plane_id_on_crtc(__crtc, __p) \
111 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
112 for_each_if((__crtc)->plane_ids_mask & BIT(__p))
127 #define port_name(p) ((p) + 'A')
140 #define I915_NUM_PHYS_VLV 2
147 _AUX_CH_E, /* does not exist */
151 #define aux_ch_name(a) ((a) + 'A')
153 enum intel_display_power_domain {
157 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
158 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
159 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
160 POWER_DOMAIN_TRANSCODER_A,
161 POWER_DOMAIN_TRANSCODER_B,
162 POWER_DOMAIN_TRANSCODER_C,
163 POWER_DOMAIN_TRANSCODER_EDP,
164 POWER_DOMAIN_TRANSCODER_DSI_A,
165 POWER_DOMAIN_TRANSCODER_DSI_C,
166 POWER_DOMAIN_PORT_DDI_A_LANES,
167 POWER_DOMAIN_PORT_DDI_B_LANES,
168 POWER_DOMAIN_PORT_DDI_C_LANES,
169 POWER_DOMAIN_PORT_DDI_D_LANES,
170 POWER_DOMAIN_PORT_DDI_E_LANES,
171 POWER_DOMAIN_PORT_DDI_F_LANES,
172 POWER_DOMAIN_PORT_DDI_A_IO,
173 POWER_DOMAIN_PORT_DDI_B_IO,
174 POWER_DOMAIN_PORT_DDI_C_IO,
175 POWER_DOMAIN_PORT_DDI_D_IO,
176 POWER_DOMAIN_PORT_DDI_E_IO,
177 POWER_DOMAIN_PORT_DDI_F_IO,
178 POWER_DOMAIN_PORT_DSI,
179 POWER_DOMAIN_PORT_CRT,
180 POWER_DOMAIN_PORT_OTHER,
189 POWER_DOMAIN_AUX_IO_A,
191 POWER_DOMAIN_MODESET,
198 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
199 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
200 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
201 #define POWER_DOMAIN_TRANSCODER(tran) \
202 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
203 (tran) + POWER_DOMAIN_TRANSCODER_A)
205 /* Used by dp and fdi links */
206 struct intel_link_m_n {
214 #define for_each_pipe(__dev_priv, __p) \
215 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
217 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
218 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
219 for_each_if((__mask) & BIT(__p))
221 #define for_each_universal_plane(__dev_priv, __pipe, __p) \
223 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
226 #define for_each_sprite(__dev_priv, __p, __s) \
228 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
231 #define for_each_port_masked(__port, __ports_mask) \
232 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
233 for_each_if((__ports_mask) & BIT(__port))
235 #define for_each_crtc(dev, crtc) \
236 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
238 #define for_each_intel_plane(dev, intel_plane) \
239 list_for_each_entry(intel_plane, \
240 &(dev)->mode_config.plane_list, \
243 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
244 list_for_each_entry(intel_plane, \
245 &(dev)->mode_config.plane_list, \
247 for_each_if((plane_mask) & \
248 BIT(drm_plane_index(&intel_plane->base)))
250 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
251 list_for_each_entry(intel_plane, \
252 &(dev)->mode_config.plane_list, \
254 for_each_if((intel_plane)->pipe == (intel_crtc)->pipe)
256 #define for_each_intel_crtc(dev, intel_crtc) \
257 list_for_each_entry(intel_crtc, \
258 &(dev)->mode_config.crtc_list, \
261 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
262 list_for_each_entry(intel_crtc, \
263 &(dev)->mode_config.crtc_list, \
265 for_each_if((crtc_mask) & BIT(drm_crtc_index(&intel_crtc->base)))
267 #define for_each_intel_encoder(dev, intel_encoder) \
268 list_for_each_entry(intel_encoder, \
269 &(dev)->mode_config.encoder_list, \
272 #define for_each_intel_connector_iter(intel_connector, iter) \
273 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
275 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
276 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
277 for_each_if((intel_encoder)->base.crtc == (__crtc))
279 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
280 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
281 for_each_if((intel_connector)->base.encoder == (__encoder))
283 #define for_each_power_domain(domain, mask) \
284 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
285 for_each_if(BIT_ULL(domain) & (mask))
287 #define for_each_power_well(__dev_priv, __power_well) \
288 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
289 (__power_well) - (__dev_priv)->power_domains.power_wells < \
290 (__dev_priv)->power_domains.power_well_count; \
293 #define for_each_power_well_rev(__dev_priv, __power_well) \
294 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
295 (__dev_priv)->power_domains.power_well_count - 1; \
296 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
299 #define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
300 for_each_power_well(__dev_priv, __power_well) \
301 for_each_if((__power_well)->domains & (__domain_mask))
303 #define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
304 for_each_power_well_rev(__dev_priv, __power_well) \
305 for_each_if((__power_well)->domains & (__domain_mask))
307 #define for_each_new_intel_plane_in_state(__state, plane, new_plane_state, __i) \
309 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
310 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
311 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
315 #define for_each_new_intel_crtc_in_state(__state, crtc, new_crtc_state, __i) \
317 (__i) < (__state)->base.dev->mode_config.num_crtc && \
318 ((crtc) = to_intel_crtc((__state)->base.crtcs[__i].ptr), \
319 (new_crtc_state) = to_intel_crtc_state((__state)->base.crtcs[__i].new_state), 1); \
323 #define for_each_oldnew_intel_plane_in_state(__state, plane, old_plane_state, new_plane_state, __i) \
325 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
326 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
327 (old_plane_state) = to_intel_plane_state((__state)->base.planes[__i].old_state), \
328 (new_plane_state) = to_intel_plane_state((__state)->base.planes[__i].new_state), 1); \
332 void intel_link_compute_m_n(int bpp, int nlanes,
333 int pixel_clock, int link_clock,
334 struct intel_link_m_n *m_n,