2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
26 #include <linux/firmware.h>
29 #include "amdgpu_psp.h"
30 #include "amdgpu_ucode.h"
31 #include "soc15_common.h"
34 #include "vega10/soc15ip.h"
35 #include "vega10/MP/mp_9_0_offset.h"
36 #include "vega10/MP/mp_9_0_sh_mask.h"
37 #include "vega10/GC/gc_9_0_offset.h"
38 #include "vega10/SDMA0/sdma0_4_0_offset.h"
39 #include "vega10/NBIO/nbio_6_1_offset.h"
41 MODULE_FIRMWARE("amdgpu/vega10_sos.bin");
42 MODULE_FIRMWARE("amdgpu/vega10_asd.bin");
44 #define smnMP1_FIRMWARE_FLAGS 0x3010028
47 psp_v3_1_get_fw_type(struct amdgpu_firmware_info *ucode, enum psp_gfx_fw_type *type)
49 switch(ucode->ucode_id) {
50 case AMDGPU_UCODE_ID_SDMA0:
51 *type = GFX_FW_TYPE_SDMA0;
53 case AMDGPU_UCODE_ID_SDMA1:
54 *type = GFX_FW_TYPE_SDMA1;
56 case AMDGPU_UCODE_ID_CP_CE:
57 *type = GFX_FW_TYPE_CP_CE;
59 case AMDGPU_UCODE_ID_CP_PFP:
60 *type = GFX_FW_TYPE_CP_PFP;
62 case AMDGPU_UCODE_ID_CP_ME:
63 *type = GFX_FW_TYPE_CP_ME;
65 case AMDGPU_UCODE_ID_CP_MEC1:
66 *type = GFX_FW_TYPE_CP_MEC;
68 case AMDGPU_UCODE_ID_CP_MEC1_JT:
69 *type = GFX_FW_TYPE_CP_MEC_ME1;
71 case AMDGPU_UCODE_ID_CP_MEC2:
72 *type = GFX_FW_TYPE_CP_MEC;
74 case AMDGPU_UCODE_ID_CP_MEC2_JT:
75 *type = GFX_FW_TYPE_CP_MEC_ME2;
77 case AMDGPU_UCODE_ID_RLC_G:
78 *type = GFX_FW_TYPE_RLC_G;
80 case AMDGPU_UCODE_ID_SMC:
81 *type = GFX_FW_TYPE_SMU;
83 case AMDGPU_UCODE_ID_UVD:
84 *type = GFX_FW_TYPE_UVD;
86 case AMDGPU_UCODE_ID_VCE:
87 *type = GFX_FW_TYPE_VCE;
89 case AMDGPU_UCODE_ID_MAXIMUM:
97 int psp_v3_1_init_microcode(struct psp_context *psp)
99 struct amdgpu_device *adev = psp->adev;
100 const char *chip_name;
103 const struct psp_firmware_header_v1_0 *hdr;
107 switch (adev->asic_type) {
109 chip_name = "vega10";
114 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sos.bin", chip_name);
115 err = request_firmware(&adev->psp.sos_fw, fw_name, adev->dev);
119 err = amdgpu_ucode_validate(adev->psp.sos_fw);
123 hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.sos_fw->data;
124 adev->psp.sos_fw_version = le32_to_cpu(hdr->header.ucode_version);
125 adev->psp.sos_feature_version = le32_to_cpu(hdr->ucode_feature_version);
126 adev->psp.sos_bin_size = le32_to_cpu(hdr->sos_size_bytes);
127 adev->psp.sys_bin_size = le32_to_cpu(hdr->header.ucode_size_bytes) -
128 le32_to_cpu(hdr->sos_size_bytes);
129 adev->psp.sys_start_addr = (uint8_t *)hdr +
130 le32_to_cpu(hdr->header.ucode_array_offset_bytes);
131 adev->psp.sos_start_addr = (uint8_t *)adev->psp.sys_start_addr +
132 le32_to_cpu(hdr->sos_offset_bytes);
134 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_asd.bin", chip_name);
135 err = request_firmware(&adev->psp.asd_fw, fw_name, adev->dev);
139 err = amdgpu_ucode_validate(adev->psp.asd_fw);
143 hdr = (const struct psp_firmware_header_v1_0 *)adev->psp.asd_fw->data;
144 adev->psp.asd_fw_version = le32_to_cpu(hdr->header.ucode_version);
145 adev->psp.asd_feature_version = le32_to_cpu(hdr->ucode_feature_version);
146 adev->psp.asd_ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
147 adev->psp.asd_start_addr = (uint8_t *)hdr +
148 le32_to_cpu(hdr->header.ucode_array_offset_bytes);
154 "psp v3.1: Failed to load firmware \"%s\"\n",
156 release_firmware(adev->psp.sos_fw);
157 adev->psp.sos_fw = NULL;
158 release_firmware(adev->psp.asd_fw);
159 adev->psp.asd_fw = NULL;
165 int psp_v3_1_bootloader_load_sysdrv(struct psp_context *psp)
168 uint32_t psp_gfxdrv_command_reg = 0;
169 struct amdgpu_device *adev = psp->adev;
172 /* Check sOS sign of life register to confirm sys driver and sOS
173 * are already been loaded.
175 sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
179 /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
180 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
181 0x80000000, 0x80000000, false);
185 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
187 /* Copy PSP System Driver binary to memory */
188 memcpy(psp->fw_pri_buf, psp->sys_start_addr, psp->sys_bin_size);
190 /* Provide the sys driver to bootrom */
191 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_36,
192 (uint32_t)(psp->fw_pri_mc_addr >> 20));
193 psp_gfxdrv_command_reg = 1 << 16;
194 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_35,
195 psp_gfxdrv_command_reg);
197 /* there might be handshake issue with hardware which needs delay */
200 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
201 0x80000000, 0x80000000, false);
206 int psp_v3_1_bootloader_load_sos(struct psp_context *psp)
209 unsigned int psp_gfxdrv_command_reg = 0;
210 struct amdgpu_device *adev = psp->adev;
213 /* Check sOS sign of life register to confirm sys driver and sOS
214 * are already been loaded.
216 sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
220 /* Wait for bootloader to signify that is ready having bit 31 of C2PMSG_35 set to 1 */
221 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_35),
222 0x80000000, 0x80000000, false);
226 memset(psp->fw_pri_buf, 0, PSP_1_MEG);
228 /* Copy Secure OS binary to PSP memory */
229 memcpy(psp->fw_pri_buf, psp->sos_start_addr, psp->sos_bin_size);
231 /* Provide the PSP secure OS to bootrom */
232 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_36,
233 (uint32_t)(psp->fw_pri_mc_addr >> 20));
234 psp_gfxdrv_command_reg = 2 << 16;
235 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_35,
236 psp_gfxdrv_command_reg);
238 /* there might be handshake issue with hardware which needs delay */
240 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_81),
241 RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81),
247 int psp_v3_1_prep_cmd_buf(struct amdgpu_firmware_info *ucode, struct psp_gfx_cmd_resp *cmd)
250 uint64_t fw_mem_mc_addr = ucode->mc_addr;
252 memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
254 cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
255 cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
256 cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
257 cmd->cmd.cmd_load_ip_fw.fw_size = ucode->ucode_size;
259 ret = psp_v3_1_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
261 DRM_ERROR("Unknown firmware type\n");
266 int psp_v3_1_ring_init(struct psp_context *psp, enum psp_ring_type ring_type)
269 struct psp_ring *ring;
270 struct amdgpu_device *adev = psp->adev;
272 ring = &psp->km_ring;
274 ring->ring_type = ring_type;
276 /* allocate 4k Page of Local Frame Buffer memory for ring */
277 ring->ring_size = 0x1000;
278 ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
279 AMDGPU_GEM_DOMAIN_VRAM,
280 &adev->firmware.rbuf,
281 &ring->ring_mem_mc_addr,
282 (void **)&ring->ring_mem);
291 int psp_v3_1_ring_create(struct psp_context *psp, enum psp_ring_type ring_type)
294 unsigned int psp_ring_reg = 0;
295 struct psp_ring *ring = &psp->km_ring;
296 struct amdgpu_device *adev = psp->adev;
298 /* Write low address of the ring to C2PMSG_69 */
299 psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
300 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
301 /* Write high address of the ring to C2PMSG_70 */
302 psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
303 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
304 /* Write size of ring to C2PMSG_71 */
305 psp_ring_reg = ring->ring_size;
306 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
307 /* Write the ring initialization command to C2PMSG_64 */
308 psp_ring_reg = ring_type;
309 psp_ring_reg = psp_ring_reg << 16;
310 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
312 /* there might be handshake issue with hardware which needs delay */
315 /* Wait for response flag (bit 31) in C2PMSG_64 */
316 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
317 0x80000000, 0x8000FFFF, false);
322 int psp_v3_1_ring_stop(struct psp_context *psp, enum psp_ring_type ring_type)
325 struct psp_ring *ring;
326 unsigned int psp_ring_reg = 0;
327 struct amdgpu_device *adev = psp->adev;
329 ring = &psp->km_ring;
331 /* Write the ring destroy command to C2PMSG_64 */
332 psp_ring_reg = 3 << 16;
333 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
335 /* there might be handshake issue with hardware which needs delay */
338 /* Wait for response flag (bit 31) in C2PMSG_64 */
339 ret = psp_wait_for(psp, SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64),
340 0x80000000, 0x80000000, false);
345 int psp_v3_1_ring_destroy(struct psp_context *psp, enum psp_ring_type ring_type)
348 struct psp_ring *ring = &psp->km_ring;
349 struct amdgpu_device *adev = psp->adev;
351 ret = psp_v3_1_ring_stop(psp, ring_type);
353 DRM_ERROR("Fail to stop psp ring\n");
355 amdgpu_bo_free_kernel(&adev->firmware.rbuf,
356 &ring->ring_mem_mc_addr,
357 (void **)&ring->ring_mem);
362 int psp_v3_1_cmd_submit(struct psp_context *psp,
363 struct amdgpu_firmware_info *ucode,
364 uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr,
367 unsigned int psp_write_ptr_reg = 0;
368 struct psp_gfx_rb_frame * write_frame = psp->km_ring.ring_mem;
369 struct psp_ring *ring = &psp->km_ring;
370 struct amdgpu_device *adev = psp->adev;
371 uint32_t ring_size_dw = ring->ring_size / 4;
372 uint32_t rb_frame_size_dw = sizeof(struct psp_gfx_rb_frame) / 4;
374 /* KM (GPCOM) prepare write pointer */
375 psp_write_ptr_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
377 /* Update KM RB frame pointer to new frame */
378 /* write_frame ptr increments by size of rb_frame in bytes */
379 /* psp_write_ptr_reg increments by size of rb_frame in DWORDs */
380 if ((psp_write_ptr_reg % ring_size_dw) == 0)
381 write_frame = ring->ring_mem;
383 write_frame = ring->ring_mem + (psp_write_ptr_reg / rb_frame_size_dw);
385 /* Initialize KM RB frame */
386 memset(write_frame, 0, sizeof(struct psp_gfx_rb_frame));
388 /* Update KM RB frame */
389 write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
390 write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
391 write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
392 write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
393 write_frame->fence_value = index;
395 /* Update the write Pointer in DWORDs */
396 psp_write_ptr_reg = (psp_write_ptr_reg + rb_frame_size_dw) % ring_size_dw;
397 WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, psp_write_ptr_reg);
403 psp_v3_1_sram_map(unsigned int *sram_offset, unsigned int *sram_addr_reg_offset,
404 unsigned int *sram_data_reg_offset,
405 enum AMDGPU_UCODE_ID ucode_id)
410 /* TODO: needs to confirm */
412 case AMDGPU_UCODE_ID_SMC:
414 *sram_addr_reg_offset = 0;
415 *sram_data_reg_offset = 0;
419 case AMDGPU_UCODE_ID_CP_CE:
421 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR);
422 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA);
425 case AMDGPU_UCODE_ID_CP_PFP:
427 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR);
428 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA);
431 case AMDGPU_UCODE_ID_CP_ME:
433 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_ADDR);
434 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_DATA);
437 case AMDGPU_UCODE_ID_CP_MEC1:
438 *sram_offset = 0x10000;
439 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR);
440 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA);
443 case AMDGPU_UCODE_ID_CP_MEC2:
444 *sram_offset = 0x10000;
445 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_ADDR);
446 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_DATA);
449 case AMDGPU_UCODE_ID_RLC_G:
450 *sram_offset = 0x2000;
451 *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR);
452 *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA);
455 case AMDGPU_UCODE_ID_SDMA0:
457 *sram_addr_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_ADDR);
458 *sram_data_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_DATA);
461 /* TODO: needs to confirm */
463 case AMDGPU_UCODE_ID_SDMA1:
465 *sram_addr_reg_offset = ;
468 case AMDGPU_UCODE_ID_UVD:
470 *sram_addr_reg_offset = ;
473 case AMDGPU_UCODE_ID_VCE:
475 *sram_addr_reg_offset = ;
479 case AMDGPU_UCODE_ID_MAXIMUM:
488 bool psp_v3_1_compare_sram_data(struct psp_context *psp,
489 struct amdgpu_firmware_info *ucode,
490 enum AMDGPU_UCODE_ID ucode_type)
493 unsigned int fw_sram_reg_val = 0;
494 unsigned int fw_sram_addr_reg_offset = 0;
495 unsigned int fw_sram_data_reg_offset = 0;
496 unsigned int ucode_size;
497 uint32_t *ucode_mem = NULL;
498 struct amdgpu_device *adev = psp->adev;
500 err = psp_v3_1_sram_map(&fw_sram_reg_val, &fw_sram_addr_reg_offset,
501 &fw_sram_data_reg_offset, ucode_type);
505 WREG32(fw_sram_addr_reg_offset, fw_sram_reg_val);
507 ucode_size = ucode->ucode_size;
508 ucode_mem = (uint32_t *)ucode->kaddr;
510 fw_sram_reg_val = RREG32(fw_sram_data_reg_offset);
512 if (*ucode_mem != fw_sram_reg_val)
523 bool psp_v3_1_smu_reload_quirk(struct psp_context *psp)
525 struct amdgpu_device *adev = psp->adev;
528 reg = smnMP1_FIRMWARE_FLAGS | 0x03b00000;
529 WREG32_SOC15(NBIO, 0, mmPCIE_INDEX2, reg);
530 reg = RREG32_SOC15(NBIO, 0, mmPCIE_DATA2);
531 return (reg & MP1_FIRMWARE_FLAGS__INTERRUPTS_ENABLED_MASK) ? true : false;
534 int psp_v3_1_mode1_reset(struct psp_context *psp)
538 struct amdgpu_device *adev = psp->adev;
540 offset = SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_64);
542 ret = psp_wait_for(psp, offset, 0x80000000, 0x8000FFFF, false);
545 DRM_INFO("psp is not working correctly before mode1 reset!\n");
549 /*send the mode 1 reset command*/
550 WREG32(offset, 0x70000);
554 offset = SOC15_REG_OFFSET(MP0, 0, mmMP0_SMN_C2PMSG_33);
556 ret = psp_wait_for(psp, offset, 0x80000000, 0x80000000, false);
559 DRM_INFO("psp mode 1 reset failed!\n");
563 DRM_INFO("psp mode1 reset succeed \n");