2 * Copyright 2014 Advanced Micro Devices, Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
32 #include "amdgpu_trace.h"
33 #include "amdgpu_amdkfd.h"
35 struct amdgpu_sync_entry {
36 struct hlist_node node;
37 struct dma_fence *fence;
41 static struct kmem_cache *amdgpu_sync_slab;
44 * amdgpu_sync_create - zero init sync object
46 * @sync: sync object to initialize
48 * Just clear the sync object for now.
50 void amdgpu_sync_create(struct amdgpu_sync *sync)
52 hash_init(sync->fences);
53 sync->last_vm_update = NULL;
57 * amdgpu_sync_same_dev - test if fence belong to us
59 * @adev: amdgpu device to use for the test
62 * Test if the fence was issued by us.
64 static bool amdgpu_sync_same_dev(struct amdgpu_device *adev,
67 struct drm_sched_fence *s_fence = to_drm_sched_fence(f);
70 struct amdgpu_ring *ring;
72 ring = container_of(s_fence->sched, struct amdgpu_ring, sched);
73 return ring->adev == adev;
80 * amdgpu_sync_get_owner - extract the owner of a fence
82 * @fence: fence get the owner from
84 * Extract who originally created the fence.
86 static void *amdgpu_sync_get_owner(struct dma_fence *f)
88 struct drm_sched_fence *s_fence;
89 struct amdgpu_amdkfd_fence *kfd_fence;
92 return AMDGPU_FENCE_OWNER_UNDEFINED;
94 s_fence = to_drm_sched_fence(f);
96 return s_fence->owner;
98 kfd_fence = to_amdgpu_amdkfd_fence(f);
100 return AMDGPU_FENCE_OWNER_KFD;
102 return AMDGPU_FENCE_OWNER_UNDEFINED;
106 * amdgpu_sync_keep_later - Keep the later fence
108 * @keep: existing fence to test
111 * Either keep the existing fence or the new one, depending which one is later.
113 static void amdgpu_sync_keep_later(struct dma_fence **keep,
114 struct dma_fence *fence)
116 if (*keep && dma_fence_is_later(*keep, fence))
119 dma_fence_put(*keep);
120 *keep = dma_fence_get(fence);
124 * amdgpu_sync_add_later - add the fence to the hash
126 * @sync: sync object to add the fence to
129 * Tries to add the fence to an existing hash entry. Returns true when an entry
130 * was found, false otherwise.
132 static bool amdgpu_sync_add_later(struct amdgpu_sync *sync, struct dma_fence *f, bool explicit)
134 struct amdgpu_sync_entry *e;
136 hash_for_each_possible(sync->fences, e, node, f->context) {
137 if (unlikely(e->fence->context != f->context))
140 amdgpu_sync_keep_later(&e->fence, f);
142 /* Preserve eplicit flag to not loose pipe line sync */
143 e->explicit |= explicit;
151 * amdgpu_sync_fence - remember to sync to this fence
153 * @sync: sync object to add fence to
154 * @fence: fence to sync to
157 int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
158 struct dma_fence *f, bool explicit)
160 struct amdgpu_sync_entry *e;
164 if (amdgpu_sync_same_dev(adev, f) &&
165 amdgpu_sync_get_owner(f) == AMDGPU_FENCE_OWNER_VM)
166 amdgpu_sync_keep_later(&sync->last_vm_update, f);
168 if (amdgpu_sync_add_later(sync, f, explicit))
171 e = kmem_cache_alloc(amdgpu_sync_slab, GFP_KERNEL);
175 e->explicit = explicit;
177 hash_add(sync->fences, &e->node, f->context);
178 e->fence = dma_fence_get(f);
183 * amdgpu_sync_resv - sync to a reservation object
185 * @sync: sync object to add fences from reservation object to
186 * @resv: reservation object with embedded fence
187 * @explicit_sync: true if we should only sync to the exclusive fence
191 int amdgpu_sync_resv(struct amdgpu_device *adev,
192 struct amdgpu_sync *sync,
193 struct dma_resv *resv,
194 void *owner, bool explicit_sync)
196 struct dma_resv_list *flist;
205 /* always sync to the exclusive fence */
206 f = dma_resv_get_excl(resv);
207 r = amdgpu_sync_fence(adev, sync, f, false);
209 flist = dma_resv_get_list(resv);
213 for (i = 0; i < flist->shared_count; ++i) {
214 f = rcu_dereference_protected(flist->shared[i],
215 dma_resv_held(resv));
216 /* We only want to trigger KFD eviction fences on
217 * evict or move jobs. Skip KFD fences otherwise.
219 fence_owner = amdgpu_sync_get_owner(f);
220 if (fence_owner == AMDGPU_FENCE_OWNER_KFD &&
221 owner != AMDGPU_FENCE_OWNER_UNDEFINED)
224 if (amdgpu_sync_same_dev(adev, f)) {
225 /* VM updates are only interesting
226 * for other VM updates and moves.
228 if ((owner != AMDGPU_FENCE_OWNER_UNDEFINED) &&
229 (fence_owner != AMDGPU_FENCE_OWNER_UNDEFINED) &&
230 ((owner == AMDGPU_FENCE_OWNER_VM) !=
231 (fence_owner == AMDGPU_FENCE_OWNER_VM)))
234 /* Ignore fence from the same owner and explicit one as
235 * long as it isn't undefined.
237 if (owner != AMDGPU_FENCE_OWNER_UNDEFINED &&
238 (fence_owner == owner || explicit_sync))
242 r = amdgpu_sync_fence(adev, sync, f, false);
250 * amdgpu_sync_peek_fence - get the next fence not signaled yet
252 * @sync: the sync object
253 * @ring: optional ring to use for test
255 * Returns the next fence not signaled yet without removing it from the sync
258 struct dma_fence *amdgpu_sync_peek_fence(struct amdgpu_sync *sync,
259 struct amdgpu_ring *ring)
261 struct amdgpu_sync_entry *e;
262 struct hlist_node *tmp;
265 hash_for_each_safe(sync->fences, i, tmp, e, node) {
266 struct dma_fence *f = e->fence;
267 struct drm_sched_fence *s_fence = to_drm_sched_fence(f);
269 if (dma_fence_is_signaled(f)) {
272 kmem_cache_free(amdgpu_sync_slab, e);
275 if (ring && s_fence) {
276 /* For fences from the same ring it is sufficient
277 * when they are scheduled.
279 if (s_fence->sched == &ring->sched) {
280 if (dma_fence_is_signaled(&s_fence->scheduled))
283 return &s_fence->scheduled;
294 * amdgpu_sync_get_fence - get the next fence from the sync object
296 * @sync: sync object to use
297 * @explicit: true if the next fence is explicit
299 * Get and removes the next fence from the sync object not signaled yet.
301 struct dma_fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync, bool *explicit)
303 struct amdgpu_sync_entry *e;
304 struct hlist_node *tmp;
307 hash_for_each_safe(sync->fences, i, tmp, e, node) {
311 *explicit = e->explicit;
314 kmem_cache_free(amdgpu_sync_slab, e);
316 if (!dma_fence_is_signaled(f))
325 * amdgpu_sync_clone - clone a sync object
327 * @source: sync object to clone
328 * @clone: pointer to destination sync object
330 * Adds references to all unsignaled fences in @source to @clone. Also
331 * removes signaled fences from @source while at it.
333 int amdgpu_sync_clone(struct amdgpu_sync *source, struct amdgpu_sync *clone)
335 struct amdgpu_sync_entry *e;
336 struct hlist_node *tmp;
340 hash_for_each_safe(source->fences, i, tmp, e, node) {
342 if (!dma_fence_is_signaled(f)) {
343 r = amdgpu_sync_fence(NULL, clone, f, e->explicit);
349 kmem_cache_free(amdgpu_sync_slab, e);
353 dma_fence_put(clone->last_vm_update);
354 clone->last_vm_update = dma_fence_get(source->last_vm_update);
359 int amdgpu_sync_wait(struct amdgpu_sync *sync, bool intr)
361 struct amdgpu_sync_entry *e;
362 struct hlist_node *tmp;
365 hash_for_each_safe(sync->fences, i, tmp, e, node) {
366 r = dma_fence_wait(e->fence, intr);
371 dma_fence_put(e->fence);
372 kmem_cache_free(amdgpu_sync_slab, e);
379 * amdgpu_sync_free - free the sync object
381 * @sync: sync object to use
383 * Free the sync object.
385 void amdgpu_sync_free(struct amdgpu_sync *sync)
387 struct amdgpu_sync_entry *e;
388 struct hlist_node *tmp;
391 hash_for_each_safe(sync->fences, i, tmp, e, node) {
393 dma_fence_put(e->fence);
394 kmem_cache_free(amdgpu_sync_slab, e);
397 dma_fence_put(sync->last_vm_update);
401 * amdgpu_sync_init - init sync object subsystem
403 * Allocate the slab allocator.
405 int amdgpu_sync_init(void)
407 amdgpu_sync_slab = kmem_cache_create(
408 "amdgpu_sync", sizeof(struct amdgpu_sync_entry), 0,
409 SLAB_HWCACHE_ALIGN, NULL);
410 if (!amdgpu_sync_slab)
417 * amdgpu_sync_fini - fini sync object subsystem
419 * Free the slab allocator.
421 void amdgpu_sync_fini(void)
423 kmem_cache_destroy(amdgpu_sync_slab);