2 * Copyright 2017 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
27 #include "amdgpu_drv.h"
28 #include "amdgpu_pm.h"
29 #include "amdgpu_dpm.h"
31 #include <linux/pci.h>
32 #include <linux/hwmon.h>
33 #include <linux/hwmon-sysfs.h>
34 #include <linux/nospec.h>
35 #include <linux/pm_runtime.h>
36 #include <asm/processor.h>
38 #define MAX_NUM_OF_FEATURES_PER_SUBSET 8
39 #define MAX_NUM_OF_SUBSETS 8
41 #define DEVICE_ATTR_IS(_name) (attr_id == device_attr_id__##_name)
44 struct kobj_attribute attribute;
45 struct list_head entry;
50 struct list_head entry;
51 struct list_head attribute;
55 struct od_feature_ops {
56 umode_t (*is_visible)(struct amdgpu_device *adev);
57 ssize_t (*show)(struct kobject *kobj, struct kobj_attribute *attr,
59 ssize_t (*store)(struct kobject *kobj, struct kobj_attribute *attr,
60 const char *buf, size_t count);
63 struct od_feature_item {
65 struct od_feature_ops ops;
68 struct od_feature_container {
70 struct od_feature_ops ops;
71 struct od_feature_item sub_feature[MAX_NUM_OF_FEATURES_PER_SUBSET];
74 struct od_feature_set {
75 struct od_feature_container containers[MAX_NUM_OF_SUBSETS];
78 static const struct hwmon_temp_label {
79 enum PP_HWMON_TEMP channel;
82 {PP_TEMP_EDGE, "edge"},
83 {PP_TEMP_JUNCTION, "junction"},
87 const char * const amdgpu_pp_profile_name[] = {
101 * DOC: power_dpm_state
103 * The power_dpm_state file is a legacy interface and is only provided for
104 * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
105 * certain power related parameters. The file power_dpm_state is used for this.
106 * It accepts the following arguments:
116 * On older GPUs, the vbios provided a special power state for battery
117 * operation. Selecting battery switched to this state. This is no
118 * longer provided on newer GPUs so the option does nothing in that case.
122 * On older GPUs, the vbios provided a special power state for balanced
123 * operation. Selecting balanced switched to this state. This is no
124 * longer provided on newer GPUs so the option does nothing in that case.
128 * On older GPUs, the vbios provided a special power state for performance
129 * operation. Selecting performance switched to this state. This is no
130 * longer provided on newer GPUs so the option does nothing in that case.
134 static ssize_t amdgpu_get_power_dpm_state(struct device *dev,
135 struct device_attribute *attr,
138 struct drm_device *ddev = dev_get_drvdata(dev);
139 struct amdgpu_device *adev = drm_to_adev(ddev);
140 enum amd_pm_state_type pm;
143 if (amdgpu_in_reset(adev))
145 if (adev->in_suspend && !adev->in_runpm)
148 ret = pm_runtime_get_sync(ddev->dev);
150 pm_runtime_put_autosuspend(ddev->dev);
154 amdgpu_dpm_get_current_power_state(adev, &pm);
156 pm_runtime_mark_last_busy(ddev->dev);
157 pm_runtime_put_autosuspend(ddev->dev);
159 return sysfs_emit(buf, "%s\n",
160 (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
161 (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
164 static ssize_t amdgpu_set_power_dpm_state(struct device *dev,
165 struct device_attribute *attr,
169 struct drm_device *ddev = dev_get_drvdata(dev);
170 struct amdgpu_device *adev = drm_to_adev(ddev);
171 enum amd_pm_state_type state;
174 if (amdgpu_in_reset(adev))
176 if (adev->in_suspend && !adev->in_runpm)
179 if (strncmp("battery", buf, strlen("battery")) == 0)
180 state = POWER_STATE_TYPE_BATTERY;
181 else if (strncmp("balanced", buf, strlen("balanced")) == 0)
182 state = POWER_STATE_TYPE_BALANCED;
183 else if (strncmp("performance", buf, strlen("performance")) == 0)
184 state = POWER_STATE_TYPE_PERFORMANCE;
188 ret = pm_runtime_get_sync(ddev->dev);
190 pm_runtime_put_autosuspend(ddev->dev);
194 amdgpu_dpm_set_power_state(adev, state);
196 pm_runtime_mark_last_busy(ddev->dev);
197 pm_runtime_put_autosuspend(ddev->dev);
204 * DOC: power_dpm_force_performance_level
206 * The amdgpu driver provides a sysfs API for adjusting certain power
207 * related parameters. The file power_dpm_force_performance_level is
208 * used for this. It accepts the following arguments:
228 * When auto is selected, the driver will attempt to dynamically select
229 * the optimal power profile for current conditions in the driver.
233 * When low is selected, the clocks are forced to the lowest power state.
237 * When high is selected, the clocks are forced to the highest power state.
241 * When manual is selected, the user can manually adjust which power states
242 * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
243 * and pp_dpm_pcie files and adjust the power state transition heuristics
244 * via the pp_power_profile_mode sysfs file.
251 * When the profiling modes are selected, clock and power gating are
252 * disabled and the clocks are set for different profiling cases. This
253 * mode is recommended for profiling specific work loads where you do
254 * not want clock or power gating for clock fluctuation to interfere
255 * with your results. profile_standard sets the clocks to a fixed clock
256 * level which varies from asic to asic. profile_min_sclk forces the sclk
257 * to the lowest level. profile_min_mclk forces the mclk to the lowest level.
258 * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
262 static ssize_t amdgpu_get_power_dpm_force_performance_level(struct device *dev,
263 struct device_attribute *attr,
266 struct drm_device *ddev = dev_get_drvdata(dev);
267 struct amdgpu_device *adev = drm_to_adev(ddev);
268 enum amd_dpm_forced_level level = 0xff;
271 if (amdgpu_in_reset(adev))
273 if (adev->in_suspend && !adev->in_runpm)
276 ret = pm_runtime_get_sync(ddev->dev);
278 pm_runtime_put_autosuspend(ddev->dev);
282 level = amdgpu_dpm_get_performance_level(adev);
284 pm_runtime_mark_last_busy(ddev->dev);
285 pm_runtime_put_autosuspend(ddev->dev);
287 return sysfs_emit(buf, "%s\n",
288 (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
289 (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
290 (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
291 (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
292 (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
293 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
294 (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
295 (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
296 (level == AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM) ? "perf_determinism" :
300 static ssize_t amdgpu_set_power_dpm_force_performance_level(struct device *dev,
301 struct device_attribute *attr,
305 struct drm_device *ddev = dev_get_drvdata(dev);
306 struct amdgpu_device *adev = drm_to_adev(ddev);
307 enum amd_dpm_forced_level level;
310 if (amdgpu_in_reset(adev))
312 if (adev->in_suspend && !adev->in_runpm)
315 if (strncmp("low", buf, strlen("low")) == 0) {
316 level = AMD_DPM_FORCED_LEVEL_LOW;
317 } else if (strncmp("high", buf, strlen("high")) == 0) {
318 level = AMD_DPM_FORCED_LEVEL_HIGH;
319 } else if (strncmp("auto", buf, strlen("auto")) == 0) {
320 level = AMD_DPM_FORCED_LEVEL_AUTO;
321 } else if (strncmp("manual", buf, strlen("manual")) == 0) {
322 level = AMD_DPM_FORCED_LEVEL_MANUAL;
323 } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
324 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
325 } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
326 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
327 } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
328 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
329 } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
330 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
331 } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
332 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
333 } else if (strncmp("perf_determinism", buf, strlen("perf_determinism")) == 0) {
334 level = AMD_DPM_FORCED_LEVEL_PERF_DETERMINISM;
339 ret = pm_runtime_get_sync(ddev->dev);
341 pm_runtime_put_autosuspend(ddev->dev);
345 mutex_lock(&adev->pm.stable_pstate_ctx_lock);
346 if (amdgpu_dpm_force_performance_level(adev, level)) {
347 pm_runtime_mark_last_busy(ddev->dev);
348 pm_runtime_put_autosuspend(ddev->dev);
349 mutex_unlock(&adev->pm.stable_pstate_ctx_lock);
352 /* override whatever a user ctx may have set */
353 adev->pm.stable_pstate_ctx = NULL;
354 mutex_unlock(&adev->pm.stable_pstate_ctx_lock);
356 pm_runtime_mark_last_busy(ddev->dev);
357 pm_runtime_put_autosuspend(ddev->dev);
362 static ssize_t amdgpu_get_pp_num_states(struct device *dev,
363 struct device_attribute *attr,
366 struct drm_device *ddev = dev_get_drvdata(dev);
367 struct amdgpu_device *adev = drm_to_adev(ddev);
368 struct pp_states_info data;
372 if (amdgpu_in_reset(adev))
374 if (adev->in_suspend && !adev->in_runpm)
377 ret = pm_runtime_get_sync(ddev->dev);
379 pm_runtime_put_autosuspend(ddev->dev);
383 if (amdgpu_dpm_get_pp_num_states(adev, &data))
384 memset(&data, 0, sizeof(data));
386 pm_runtime_mark_last_busy(ddev->dev);
387 pm_runtime_put_autosuspend(ddev->dev);
389 buf_len = sysfs_emit(buf, "states: %d\n", data.nums);
390 for (i = 0; i < data.nums; i++)
391 buf_len += sysfs_emit_at(buf, buf_len, "%d %s\n", i,
392 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
393 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
394 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
395 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
400 static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
401 struct device_attribute *attr,
404 struct drm_device *ddev = dev_get_drvdata(dev);
405 struct amdgpu_device *adev = drm_to_adev(ddev);
406 struct pp_states_info data = {0};
407 enum amd_pm_state_type pm = 0;
410 if (amdgpu_in_reset(adev))
412 if (adev->in_suspend && !adev->in_runpm)
415 ret = pm_runtime_get_sync(ddev->dev);
417 pm_runtime_put_autosuspend(ddev->dev);
421 amdgpu_dpm_get_current_power_state(adev, &pm);
423 ret = amdgpu_dpm_get_pp_num_states(adev, &data);
425 pm_runtime_mark_last_busy(ddev->dev);
426 pm_runtime_put_autosuspend(ddev->dev);
431 for (i = 0; i < data.nums; i++) {
432 if (pm == data.states[i])
439 return sysfs_emit(buf, "%d\n", i);
442 static ssize_t amdgpu_get_pp_force_state(struct device *dev,
443 struct device_attribute *attr,
446 struct drm_device *ddev = dev_get_drvdata(dev);
447 struct amdgpu_device *adev = drm_to_adev(ddev);
449 if (amdgpu_in_reset(adev))
451 if (adev->in_suspend && !adev->in_runpm)
454 if (adev->pm.pp_force_state_enabled)
455 return amdgpu_get_pp_cur_state(dev, attr, buf);
457 return sysfs_emit(buf, "\n");
460 static ssize_t amdgpu_set_pp_force_state(struct device *dev,
461 struct device_attribute *attr,
465 struct drm_device *ddev = dev_get_drvdata(dev);
466 struct amdgpu_device *adev = drm_to_adev(ddev);
467 enum amd_pm_state_type state = 0;
468 struct pp_states_info data;
472 if (amdgpu_in_reset(adev))
474 if (adev->in_suspend && !adev->in_runpm)
477 adev->pm.pp_force_state_enabled = false;
479 if (strlen(buf) == 1)
482 ret = kstrtoul(buf, 0, &idx);
483 if (ret || idx >= ARRAY_SIZE(data.states))
486 idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
488 ret = pm_runtime_get_sync(ddev->dev);
490 pm_runtime_put_autosuspend(ddev->dev);
494 ret = amdgpu_dpm_get_pp_num_states(adev, &data);
498 state = data.states[idx];
500 /* only set user selected power states */
501 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
502 state != POWER_STATE_TYPE_DEFAULT) {
503 ret = amdgpu_dpm_dispatch_task(adev,
504 AMD_PP_TASK_ENABLE_USER_STATE, &state);
508 adev->pm.pp_force_state_enabled = true;
511 pm_runtime_mark_last_busy(ddev->dev);
512 pm_runtime_put_autosuspend(ddev->dev);
517 pm_runtime_mark_last_busy(ddev->dev);
518 pm_runtime_put_autosuspend(ddev->dev);
525 * The amdgpu driver provides a sysfs API for uploading new powerplay
526 * tables. The file pp_table is used for this. Reading the file
527 * will dump the current power play table. Writing to the file
528 * will attempt to upload a new powerplay table and re-initialize
529 * powerplay using that new table.
533 static ssize_t amdgpu_get_pp_table(struct device *dev,
534 struct device_attribute *attr,
537 struct drm_device *ddev = dev_get_drvdata(dev);
538 struct amdgpu_device *adev = drm_to_adev(ddev);
542 if (amdgpu_in_reset(adev))
544 if (adev->in_suspend && !adev->in_runpm)
547 ret = pm_runtime_get_sync(ddev->dev);
549 pm_runtime_put_autosuspend(ddev->dev);
553 size = amdgpu_dpm_get_pp_table(adev, &table);
555 pm_runtime_mark_last_busy(ddev->dev);
556 pm_runtime_put_autosuspend(ddev->dev);
561 if (size >= PAGE_SIZE)
562 size = PAGE_SIZE - 1;
564 memcpy(buf, table, size);
569 static ssize_t amdgpu_set_pp_table(struct device *dev,
570 struct device_attribute *attr,
574 struct drm_device *ddev = dev_get_drvdata(dev);
575 struct amdgpu_device *adev = drm_to_adev(ddev);
578 if (amdgpu_in_reset(adev))
580 if (adev->in_suspend && !adev->in_runpm)
583 ret = pm_runtime_get_sync(ddev->dev);
585 pm_runtime_put_autosuspend(ddev->dev);
589 ret = amdgpu_dpm_set_pp_table(adev, buf, count);
591 pm_runtime_mark_last_busy(ddev->dev);
592 pm_runtime_put_autosuspend(ddev->dev);
601 * DOC: pp_od_clk_voltage
603 * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
604 * in each power level within a power state. The pp_od_clk_voltage is used for
607 * Note that the actual memory controller clock rate are exposed, not
608 * the effective memory clock of the DRAMs. To translate it, use the
611 * Clock conversion (Mhz):
613 * HBM: effective_memory_clock = memory_controller_clock * 1
615 * G5: effective_memory_clock = memory_controller_clock * 1
617 * G6: effective_memory_clock = memory_controller_clock * 2
619 * DRAM data rate (MT/s):
621 * HBM: effective_memory_clock * 2 = data_rate
623 * G5: effective_memory_clock * 4 = data_rate
625 * G6: effective_memory_clock * 8 = data_rate
629 * data_rate * vram_bit_width / 8 = memory_bandwidth
635 * memory_controller_clock = 1750 Mhz
637 * effective_memory_clock = 1750 Mhz * 1 = 1750 Mhz
639 * data rate = 1750 * 4 = 7000 MT/s
641 * memory_bandwidth = 7000 * 128 bits / 8 = 112000 MB/s
645 * memory_controller_clock = 875 Mhz
647 * effective_memory_clock = 875 Mhz * 2 = 1750 Mhz
649 * data rate = 1750 * 8 = 14000 MT/s
651 * memory_bandwidth = 14000 * 256 bits / 8 = 448000 MB/s
653 * < For Vega10 and previous ASICs >
655 * Reading the file will display:
657 * - a list of engine clock levels and voltages labeled OD_SCLK
659 * - a list of memory clock levels and voltages labeled OD_MCLK
661 * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
663 * To manually adjust these settings, first select manual using
664 * power_dpm_force_performance_level. Enter a new value for each
665 * level by writing a string that contains "s/m level clock voltage" to
666 * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
667 * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
668 * 810 mV. When you have edited all of the states as needed, write
669 * "c" (commit) to the file to commit your changes. If you want to reset to the
670 * default power levels, write "r" (reset) to the file to reset them.
673 * < For Vega20 and newer ASICs >
675 * Reading the file will display:
677 * - minimum and maximum engine clock labeled OD_SCLK
679 * - minimum(not available for Vega20 and Navi1x) and maximum memory
680 * clock labeled OD_MCLK
682 * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
683 * They can be used to calibrate the sclk voltage curve. This is
684 * available for Vega20 and NV1X.
686 * - voltage offset(in mV) applied on target voltage calculation.
687 * This is available for Sienna Cichlid, Navy Flounder, Dimgrey
688 * Cavefish and some later SMU13 ASICs. For these ASICs, the target
689 * voltage calculation can be illustrated by "voltage = voltage
690 * calculated from v/f curve + overdrive vddgfx offset"
692 * - a list of valid ranges for sclk, mclk, voltage curve points
693 * or voltage offset labeled OD_RANGE
697 * Reading the file will display:
699 * - minimum and maximum engine clock labeled OD_SCLK
701 * - a list of valid ranges for sclk labeled OD_RANGE
705 * Reading the file will display:
707 * - minimum and maximum engine clock labeled OD_SCLK
708 * - minimum and maximum core clocks labeled OD_CCLK
710 * - a list of valid ranges for sclk and cclk labeled OD_RANGE
712 * To manually adjust these settings:
714 * - First select manual using power_dpm_force_performance_level
716 * - For clock frequency setting, enter a new value by writing a
717 * string that contains "s/m index clock" to the file. The index
718 * should be 0 if to set minimum clock. And 1 if to set maximum
719 * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
720 * "m 1 800" will update maximum mclk to be 800Mhz. For core
721 * clocks on VanGogh, the string contains "p core index clock".
722 * E.g., "p 2 0 800" would set the minimum core clock on core
725 * For sclk voltage curve supported by Vega20 and NV1X, enter the new
726 * values by writing a string that contains "vc point clock voltage"
727 * to the file. The points are indexed by 0, 1 and 2. E.g., "vc 0 300
728 * 600" will update point1 with clock set as 300Mhz and voltage as 600mV.
729 * "vc 2 1000 1000" will update point3 with clock set as 1000Mhz and
732 * For voltage offset supported by Sienna Cichlid, Navy Flounder, Dimgrey
733 * Cavefish and some later SMU13 ASICs, enter the new value by writing a
734 * string that contains "vo offset". E.g., "vo -10" will update the extra
735 * voltage offset applied to the whole v/f curve line as -10mv.
737 * - When you have edited all of the states as needed, write "c" (commit)
738 * to the file to commit your changes
740 * - If you want to reset to the default power levels, write "r" (reset)
741 * to the file to reset them
745 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
746 struct device_attribute *attr,
750 struct drm_device *ddev = dev_get_drvdata(dev);
751 struct amdgpu_device *adev = drm_to_adev(ddev);
753 uint32_t parameter_size = 0;
758 const char delimiter[3] = {' ', '\n', '\0'};
761 if (amdgpu_in_reset(adev))
763 if (adev->in_suspend && !adev->in_runpm)
766 if (count > 127 || count == 0)
770 type = PP_OD_EDIT_SCLK_VDDC_TABLE;
771 else if (*buf == 'p')
772 type = PP_OD_EDIT_CCLK_VDDC_TABLE;
773 else if (*buf == 'm')
774 type = PP_OD_EDIT_MCLK_VDDC_TABLE;
775 else if (*buf == 'r')
776 type = PP_OD_RESTORE_DEFAULT_TABLE;
777 else if (*buf == 'c')
778 type = PP_OD_COMMIT_DPM_TABLE;
779 else if (!strncmp(buf, "vc", 2))
780 type = PP_OD_EDIT_VDDC_CURVE;
781 else if (!strncmp(buf, "vo", 2))
782 type = PP_OD_EDIT_VDDGFX_OFFSET;
786 memcpy(buf_cpy, buf, count);
791 if ((type == PP_OD_EDIT_VDDC_CURVE) ||
792 (type == PP_OD_EDIT_VDDGFX_OFFSET))
794 while (isspace(*++tmp_str));
796 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
797 if (strlen(sub_str) == 0)
799 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]);
807 while (isspace(*tmp_str))
811 ret = pm_runtime_get_sync(ddev->dev);
813 pm_runtime_put_autosuspend(ddev->dev);
817 if (amdgpu_dpm_set_fine_grain_clk_vol(adev,
823 if (amdgpu_dpm_odn_edit_dpm_table(adev, type,
824 parameter, parameter_size))
827 if (type == PP_OD_COMMIT_DPM_TABLE) {
828 if (amdgpu_dpm_dispatch_task(adev,
829 AMD_PP_TASK_READJUST_POWER_STATE,
834 pm_runtime_mark_last_busy(ddev->dev);
835 pm_runtime_put_autosuspend(ddev->dev);
840 pm_runtime_mark_last_busy(ddev->dev);
841 pm_runtime_put_autosuspend(ddev->dev);
845 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
846 struct device_attribute *attr,
849 struct drm_device *ddev = dev_get_drvdata(dev);
850 struct amdgpu_device *adev = drm_to_adev(ddev);
853 enum pp_clock_type od_clocks[6] = {
863 if (amdgpu_in_reset(adev))
865 if (adev->in_suspend && !adev->in_runpm)
868 ret = pm_runtime_get_sync(ddev->dev);
870 pm_runtime_put_autosuspend(ddev->dev);
874 for (clk_index = 0 ; clk_index < 6 ; clk_index++) {
875 ret = amdgpu_dpm_emit_clock_levels(adev, od_clocks[clk_index], buf, &size);
879 if (ret == -ENOENT) {
880 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
881 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf + size);
882 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf + size);
883 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDGFX_OFFSET, buf + size);
884 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf + size);
885 size += amdgpu_dpm_print_clock_levels(adev, OD_CCLK, buf + size);
889 size = sysfs_emit(buf, "\n");
891 pm_runtime_mark_last_busy(ddev->dev);
892 pm_runtime_put_autosuspend(ddev->dev);
900 * The amdgpu driver provides a sysfs API for adjusting what powerplay
901 * features to be enabled. The file pp_features is used for this. And
902 * this is only available for Vega10 and later dGPUs.
904 * Reading back the file will show you the followings:
905 * - Current ppfeature masks
906 * - List of the all supported powerplay features with their naming,
907 * bitmasks and enablement status('Y'/'N' means "enabled"/"disabled").
909 * To manually enable or disable a specific feature, just set or clear
910 * the corresponding bit from original ppfeature masks and input the
911 * new ppfeature masks.
913 static ssize_t amdgpu_set_pp_features(struct device *dev,
914 struct device_attribute *attr,
918 struct drm_device *ddev = dev_get_drvdata(dev);
919 struct amdgpu_device *adev = drm_to_adev(ddev);
920 uint64_t featuremask;
923 if (amdgpu_in_reset(adev))
925 if (adev->in_suspend && !adev->in_runpm)
928 ret = kstrtou64(buf, 0, &featuremask);
932 ret = pm_runtime_get_sync(ddev->dev);
934 pm_runtime_put_autosuspend(ddev->dev);
938 ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask);
940 pm_runtime_mark_last_busy(ddev->dev);
941 pm_runtime_put_autosuspend(ddev->dev);
949 static ssize_t amdgpu_get_pp_features(struct device *dev,
950 struct device_attribute *attr,
953 struct drm_device *ddev = dev_get_drvdata(dev);
954 struct amdgpu_device *adev = drm_to_adev(ddev);
958 if (amdgpu_in_reset(adev))
960 if (adev->in_suspend && !adev->in_runpm)
963 ret = pm_runtime_get_sync(ddev->dev);
965 pm_runtime_put_autosuspend(ddev->dev);
969 size = amdgpu_dpm_get_ppfeature_status(adev, buf);
971 size = sysfs_emit(buf, "\n");
973 pm_runtime_mark_last_busy(ddev->dev);
974 pm_runtime_put_autosuspend(ddev->dev);
980 * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk pp_dpm_pcie
982 * The amdgpu driver provides a sysfs API for adjusting what power levels
983 * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk,
984 * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for
987 * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for
988 * Vega10 and later ASICs.
989 * pp_dpm_fclk interface is only available for Vega20 and later ASICs.
991 * Reading back the files will show you the available power levels within
992 * the power state and the clock information for those levels. If deep sleep is
993 * applied to a clock, the level will be denoted by a special level 'S:'
1003 * To manually adjust these states, first select manual using
1004 * power_dpm_force_performance_level.
1005 * Secondly, enter a new value for each level by inputing a string that
1006 * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
1009 * .. code-block:: bash
1011 * echo "4 5 6" > pp_dpm_sclk
1013 * will enable sclk levels 4, 5, and 6.
1015 * NOTE: change to the dcefclk max dpm level is not supported now
1018 static ssize_t amdgpu_get_pp_dpm_clock(struct device *dev,
1019 enum pp_clock_type type,
1022 struct drm_device *ddev = dev_get_drvdata(dev);
1023 struct amdgpu_device *adev = drm_to_adev(ddev);
1027 if (amdgpu_in_reset(adev))
1029 if (adev->in_suspend && !adev->in_runpm)
1032 ret = pm_runtime_get_sync(ddev->dev);
1034 pm_runtime_put_autosuspend(ddev->dev);
1038 ret = amdgpu_dpm_emit_clock_levels(adev, type, buf, &size);
1040 size = amdgpu_dpm_print_clock_levels(adev, type, buf);
1043 size = sysfs_emit(buf, "\n");
1045 pm_runtime_mark_last_busy(ddev->dev);
1046 pm_runtime_put_autosuspend(ddev->dev);
1052 * Worst case: 32 bits individually specified, in octal at 12 characters
1053 * per line (+1 for \n).
1055 #define AMDGPU_MASK_BUF_MAX (32 * 13)
1057 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
1060 unsigned long level;
1061 char *sub_str = NULL;
1063 char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
1064 const char delimiter[3] = {' ', '\n', '\0'};
1069 bytes = min(count, sizeof(buf_cpy) - 1);
1070 memcpy(buf_cpy, buf, bytes);
1071 buf_cpy[bytes] = '\0';
1073 while ((sub_str = strsep(&tmp, delimiter)) != NULL) {
1074 if (strlen(sub_str)) {
1075 ret = kstrtoul(sub_str, 0, &level);
1076 if (ret || level > 31)
1078 *mask |= 1 << level;
1086 static ssize_t amdgpu_set_pp_dpm_clock(struct device *dev,
1087 enum pp_clock_type type,
1091 struct drm_device *ddev = dev_get_drvdata(dev);
1092 struct amdgpu_device *adev = drm_to_adev(ddev);
1096 if (amdgpu_in_reset(adev))
1098 if (adev->in_suspend && !adev->in_runpm)
1101 ret = amdgpu_read_mask(buf, count, &mask);
1105 ret = pm_runtime_get_sync(ddev->dev);
1107 pm_runtime_put_autosuspend(ddev->dev);
1111 ret = amdgpu_dpm_force_clock_level(adev, type, mask);
1113 pm_runtime_mark_last_busy(ddev->dev);
1114 pm_runtime_put_autosuspend(ddev->dev);
1122 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
1123 struct device_attribute *attr,
1126 return amdgpu_get_pp_dpm_clock(dev, PP_SCLK, buf);
1129 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
1130 struct device_attribute *attr,
1134 return amdgpu_set_pp_dpm_clock(dev, PP_SCLK, buf, count);
1137 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
1138 struct device_attribute *attr,
1141 return amdgpu_get_pp_dpm_clock(dev, PP_MCLK, buf);
1144 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
1145 struct device_attribute *attr,
1149 return amdgpu_set_pp_dpm_clock(dev, PP_MCLK, buf, count);
1152 static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev,
1153 struct device_attribute *attr,
1156 return amdgpu_get_pp_dpm_clock(dev, PP_SOCCLK, buf);
1159 static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev,
1160 struct device_attribute *attr,
1164 return amdgpu_set_pp_dpm_clock(dev, PP_SOCCLK, buf, count);
1167 static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev,
1168 struct device_attribute *attr,
1171 return amdgpu_get_pp_dpm_clock(dev, PP_FCLK, buf);
1174 static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev,
1175 struct device_attribute *attr,
1179 return amdgpu_set_pp_dpm_clock(dev, PP_FCLK, buf, count);
1182 static ssize_t amdgpu_get_pp_dpm_vclk(struct device *dev,
1183 struct device_attribute *attr,
1186 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK, buf);
1189 static ssize_t amdgpu_set_pp_dpm_vclk(struct device *dev,
1190 struct device_attribute *attr,
1194 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK, buf, count);
1197 static ssize_t amdgpu_get_pp_dpm_vclk1(struct device *dev,
1198 struct device_attribute *attr,
1201 return amdgpu_get_pp_dpm_clock(dev, PP_VCLK1, buf);
1204 static ssize_t amdgpu_set_pp_dpm_vclk1(struct device *dev,
1205 struct device_attribute *attr,
1209 return amdgpu_set_pp_dpm_clock(dev, PP_VCLK1, buf, count);
1212 static ssize_t amdgpu_get_pp_dpm_dclk(struct device *dev,
1213 struct device_attribute *attr,
1216 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK, buf);
1219 static ssize_t amdgpu_set_pp_dpm_dclk(struct device *dev,
1220 struct device_attribute *attr,
1224 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK, buf, count);
1227 static ssize_t amdgpu_get_pp_dpm_dclk1(struct device *dev,
1228 struct device_attribute *attr,
1231 return amdgpu_get_pp_dpm_clock(dev, PP_DCLK1, buf);
1234 static ssize_t amdgpu_set_pp_dpm_dclk1(struct device *dev,
1235 struct device_attribute *attr,
1239 return amdgpu_set_pp_dpm_clock(dev, PP_DCLK1, buf, count);
1242 static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev,
1243 struct device_attribute *attr,
1246 return amdgpu_get_pp_dpm_clock(dev, PP_DCEFCLK, buf);
1249 static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev,
1250 struct device_attribute *attr,
1254 return amdgpu_set_pp_dpm_clock(dev, PP_DCEFCLK, buf, count);
1257 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
1258 struct device_attribute *attr,
1261 return amdgpu_get_pp_dpm_clock(dev, PP_PCIE, buf);
1264 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
1265 struct device_attribute *attr,
1269 return amdgpu_set_pp_dpm_clock(dev, PP_PCIE, buf, count);
1272 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
1273 struct device_attribute *attr,
1276 struct drm_device *ddev = dev_get_drvdata(dev);
1277 struct amdgpu_device *adev = drm_to_adev(ddev);
1281 if (amdgpu_in_reset(adev))
1283 if (adev->in_suspend && !adev->in_runpm)
1286 ret = pm_runtime_get_sync(ddev->dev);
1288 pm_runtime_put_autosuspend(ddev->dev);
1292 value = amdgpu_dpm_get_sclk_od(adev);
1294 pm_runtime_mark_last_busy(ddev->dev);
1295 pm_runtime_put_autosuspend(ddev->dev);
1297 return sysfs_emit(buf, "%d\n", value);
1300 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
1301 struct device_attribute *attr,
1305 struct drm_device *ddev = dev_get_drvdata(dev);
1306 struct amdgpu_device *adev = drm_to_adev(ddev);
1310 if (amdgpu_in_reset(adev))
1312 if (adev->in_suspend && !adev->in_runpm)
1315 ret = kstrtol(buf, 0, &value);
1320 ret = pm_runtime_get_sync(ddev->dev);
1322 pm_runtime_put_autosuspend(ddev->dev);
1326 amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
1328 pm_runtime_mark_last_busy(ddev->dev);
1329 pm_runtime_put_autosuspend(ddev->dev);
1334 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
1335 struct device_attribute *attr,
1338 struct drm_device *ddev = dev_get_drvdata(dev);
1339 struct amdgpu_device *adev = drm_to_adev(ddev);
1343 if (amdgpu_in_reset(adev))
1345 if (adev->in_suspend && !adev->in_runpm)
1348 ret = pm_runtime_get_sync(ddev->dev);
1350 pm_runtime_put_autosuspend(ddev->dev);
1354 value = amdgpu_dpm_get_mclk_od(adev);
1356 pm_runtime_mark_last_busy(ddev->dev);
1357 pm_runtime_put_autosuspend(ddev->dev);
1359 return sysfs_emit(buf, "%d\n", value);
1362 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
1363 struct device_attribute *attr,
1367 struct drm_device *ddev = dev_get_drvdata(dev);
1368 struct amdgpu_device *adev = drm_to_adev(ddev);
1372 if (amdgpu_in_reset(adev))
1374 if (adev->in_suspend && !adev->in_runpm)
1377 ret = kstrtol(buf, 0, &value);
1382 ret = pm_runtime_get_sync(ddev->dev);
1384 pm_runtime_put_autosuspend(ddev->dev);
1388 amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
1390 pm_runtime_mark_last_busy(ddev->dev);
1391 pm_runtime_put_autosuspend(ddev->dev);
1397 * DOC: pp_power_profile_mode
1399 * The amdgpu driver provides a sysfs API for adjusting the heuristics
1400 * related to switching between power levels in a power state. The file
1401 * pp_power_profile_mode is used for this.
1403 * Reading this file outputs a list of all of the predefined power profiles
1404 * and the relevant heuristics settings for that profile.
1406 * To select a profile or create a custom profile, first select manual using
1407 * power_dpm_force_performance_level. Writing the number of a predefined
1408 * profile to pp_power_profile_mode will enable those heuristics. To
1409 * create a custom set of heuristics, write a string of numbers to the file
1410 * starting with the number of the custom profile along with a setting
1411 * for each heuristic parameter. Due to differences across asic families
1412 * the heuristic parameters vary from family to family.
1416 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
1417 struct device_attribute *attr,
1420 struct drm_device *ddev = dev_get_drvdata(dev);
1421 struct amdgpu_device *adev = drm_to_adev(ddev);
1425 if (amdgpu_in_reset(adev))
1427 if (adev->in_suspend && !adev->in_runpm)
1430 ret = pm_runtime_get_sync(ddev->dev);
1432 pm_runtime_put_autosuspend(ddev->dev);
1436 size = amdgpu_dpm_get_power_profile_mode(adev, buf);
1438 size = sysfs_emit(buf, "\n");
1440 pm_runtime_mark_last_busy(ddev->dev);
1441 pm_runtime_put_autosuspend(ddev->dev);
1447 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
1448 struct device_attribute *attr,
1453 struct drm_device *ddev = dev_get_drvdata(dev);
1454 struct amdgpu_device *adev = drm_to_adev(ddev);
1455 uint32_t parameter_size = 0;
1457 char *sub_str, buf_cpy[128];
1461 long int profile_mode = 0;
1462 const char delimiter[3] = {' ', '\n', '\0'};
1464 if (amdgpu_in_reset(adev))
1466 if (adev->in_suspend && !adev->in_runpm)
1471 ret = kstrtol(tmp, 0, &profile_mode);
1475 if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
1476 if (count < 2 || count > 127)
1478 while (isspace(*++buf))
1480 memcpy(buf_cpy, buf, count-i);
1482 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
1483 if (strlen(sub_str) == 0)
1485 ret = kstrtol(sub_str, 0, ¶meter[parameter_size]);
1489 while (isspace(*tmp_str))
1493 parameter[parameter_size] = profile_mode;
1495 ret = pm_runtime_get_sync(ddev->dev);
1497 pm_runtime_put_autosuspend(ddev->dev);
1501 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
1503 pm_runtime_mark_last_busy(ddev->dev);
1504 pm_runtime_put_autosuspend(ddev->dev);
1512 static int amdgpu_hwmon_get_sensor_generic(struct amdgpu_device *adev,
1513 enum amd_pp_sensors sensor,
1516 int r, size = sizeof(uint32_t);
1518 if (amdgpu_in_reset(adev))
1520 if (adev->in_suspend && !adev->in_runpm)
1523 r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
1525 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
1529 /* get the sensor value */
1530 r = amdgpu_dpm_read_sensor(adev, sensor, query, &size);
1532 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
1533 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
1539 * DOC: gpu_busy_percent
1541 * The amdgpu driver provides a sysfs API for reading how busy the GPU
1542 * is as a percentage. The file gpu_busy_percent is used for this.
1543 * The SMU firmware computes a percentage of load based on the
1544 * aggregate activity level in the IP cores.
1546 static ssize_t amdgpu_get_gpu_busy_percent(struct device *dev,
1547 struct device_attribute *attr,
1550 struct drm_device *ddev = dev_get_drvdata(dev);
1551 struct amdgpu_device *adev = drm_to_adev(ddev);
1555 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_LOAD, &value);
1559 return sysfs_emit(buf, "%d\n", value);
1563 * DOC: mem_busy_percent
1565 * The amdgpu driver provides a sysfs API for reading how busy the VRAM
1566 * is as a percentage. The file mem_busy_percent is used for this.
1567 * The SMU firmware computes a percentage of load based on the
1568 * aggregate activity level in the IP cores.
1570 static ssize_t amdgpu_get_mem_busy_percent(struct device *dev,
1571 struct device_attribute *attr,
1574 struct drm_device *ddev = dev_get_drvdata(dev);
1575 struct amdgpu_device *adev = drm_to_adev(ddev);
1579 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MEM_LOAD, &value);
1583 return sysfs_emit(buf, "%d\n", value);
1587 * DOC: vcn_busy_percent
1589 * The amdgpu driver provides a sysfs API for reading how busy the VCN
1590 * is as a percentage. The file vcn_busy_percent is used for this.
1591 * The SMU firmware computes a percentage of load based on the
1592 * aggregate activity level in the IP cores.
1594 static ssize_t amdgpu_get_vcn_busy_percent(struct device *dev,
1595 struct device_attribute *attr,
1598 struct drm_device *ddev = dev_get_drvdata(dev);
1599 struct amdgpu_device *adev = drm_to_adev(ddev);
1603 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VCN_LOAD, &value);
1607 return sysfs_emit(buf, "%d\n", value);
1613 * The amdgpu driver provides a sysfs API for estimating how much data
1614 * has been received and sent by the GPU in the last second through PCIe.
1615 * The file pcie_bw is used for this.
1616 * The Perf counters count the number of received and sent messages and return
1617 * those values, as well as the maximum payload size of a PCIe packet (mps).
1618 * Note that it is not possible to easily and quickly obtain the size of each
1619 * packet transmitted, so we output the max payload size (mps) to allow for
1620 * quick estimation of the PCIe bandwidth usage
1622 static ssize_t amdgpu_get_pcie_bw(struct device *dev,
1623 struct device_attribute *attr,
1626 struct drm_device *ddev = dev_get_drvdata(dev);
1627 struct amdgpu_device *adev = drm_to_adev(ddev);
1628 uint64_t count0 = 0, count1 = 0;
1631 if (amdgpu_in_reset(adev))
1633 if (adev->in_suspend && !adev->in_runpm)
1636 if (adev->flags & AMD_IS_APU)
1639 if (!adev->asic_funcs->get_pcie_usage)
1642 ret = pm_runtime_get_sync(ddev->dev);
1644 pm_runtime_put_autosuspend(ddev->dev);
1648 amdgpu_asic_get_pcie_usage(adev, &count0, &count1);
1650 pm_runtime_mark_last_busy(ddev->dev);
1651 pm_runtime_put_autosuspend(ddev->dev);
1653 return sysfs_emit(buf, "%llu %llu %i\n",
1654 count0, count1, pcie_get_mps(adev->pdev));
1660 * The amdgpu driver provides a sysfs API for providing a unique ID for the GPU
1661 * The file unique_id is used for this.
1662 * This will provide a Unique ID that will persist from machine to machine
1664 * NOTE: This will only work for GFX9 and newer. This file will be absent
1665 * on unsupported ASICs (GFX8 and older)
1667 static ssize_t amdgpu_get_unique_id(struct device *dev,
1668 struct device_attribute *attr,
1671 struct drm_device *ddev = dev_get_drvdata(dev);
1672 struct amdgpu_device *adev = drm_to_adev(ddev);
1674 if (amdgpu_in_reset(adev))
1676 if (adev->in_suspend && !adev->in_runpm)
1679 if (adev->unique_id)
1680 return sysfs_emit(buf, "%016llx\n", adev->unique_id);
1686 * DOC: thermal_throttling_logging
1688 * Thermal throttling pulls down the clock frequency and thus the performance.
1689 * It's an useful mechanism to protect the chip from overheating. Since it
1690 * impacts performance, the user controls whether it is enabled and if so,
1691 * the log frequency.
1693 * Reading back the file shows you the status(enabled or disabled) and
1694 * the interval(in seconds) between each thermal logging.
1696 * Writing an integer to the file, sets a new logging interval, in seconds.
1697 * The value should be between 1 and 3600. If the value is less than 1,
1698 * thermal logging is disabled. Values greater than 3600 are ignored.
1700 static ssize_t amdgpu_get_thermal_throttling_logging(struct device *dev,
1701 struct device_attribute *attr,
1704 struct drm_device *ddev = dev_get_drvdata(dev);
1705 struct amdgpu_device *adev = drm_to_adev(ddev);
1707 return sysfs_emit(buf, "%s: thermal throttling logging %s, with interval %d seconds\n",
1708 adev_to_drm(adev)->unique,
1709 atomic_read(&adev->throttling_logging_enabled) ? "enabled" : "disabled",
1710 adev->throttling_logging_rs.interval / HZ + 1);
1713 static ssize_t amdgpu_set_thermal_throttling_logging(struct device *dev,
1714 struct device_attribute *attr,
1718 struct drm_device *ddev = dev_get_drvdata(dev);
1719 struct amdgpu_device *adev = drm_to_adev(ddev);
1720 long throttling_logging_interval;
1721 unsigned long flags;
1724 ret = kstrtol(buf, 0, &throttling_logging_interval);
1728 if (throttling_logging_interval > 3600)
1731 if (throttling_logging_interval > 0) {
1732 raw_spin_lock_irqsave(&adev->throttling_logging_rs.lock, flags);
1734 * Reset the ratelimit timer internals.
1735 * This can effectively restart the timer.
1737 adev->throttling_logging_rs.interval =
1738 (throttling_logging_interval - 1) * HZ;
1739 adev->throttling_logging_rs.begin = 0;
1740 adev->throttling_logging_rs.printed = 0;
1741 adev->throttling_logging_rs.missed = 0;
1742 raw_spin_unlock_irqrestore(&adev->throttling_logging_rs.lock, flags);
1744 atomic_set(&adev->throttling_logging_enabled, 1);
1746 atomic_set(&adev->throttling_logging_enabled, 0);
1753 * DOC: apu_thermal_cap
1755 * The amdgpu driver provides a sysfs API for retrieving/updating thermal
1756 * limit temperature in millidegrees Celsius
1758 * Reading back the file shows you core limit value
1760 * Writing an integer to the file, sets a new thermal limit. The value
1761 * should be between 0 and 100. If the value is less than 0 or greater
1762 * than 100, then the write request will be ignored.
1764 static ssize_t amdgpu_get_apu_thermal_cap(struct device *dev,
1765 struct device_attribute *attr,
1770 struct drm_device *ddev = dev_get_drvdata(dev);
1771 struct amdgpu_device *adev = drm_to_adev(ddev);
1773 ret = pm_runtime_get_sync(ddev->dev);
1775 pm_runtime_put_autosuspend(ddev->dev);
1779 ret = amdgpu_dpm_get_apu_thermal_limit(adev, &limit);
1781 size = sysfs_emit(buf, "%u\n", limit);
1783 size = sysfs_emit(buf, "failed to get thermal limit\n");
1785 pm_runtime_mark_last_busy(ddev->dev);
1786 pm_runtime_put_autosuspend(ddev->dev);
1791 static ssize_t amdgpu_set_apu_thermal_cap(struct device *dev,
1792 struct device_attribute *attr,
1798 struct drm_device *ddev = dev_get_drvdata(dev);
1799 struct amdgpu_device *adev = drm_to_adev(ddev);
1801 ret = kstrtou32(buf, 10, &value);
1806 dev_err(dev, "Invalid argument !\n");
1810 ret = pm_runtime_get_sync(ddev->dev);
1812 pm_runtime_put_autosuspend(ddev->dev);
1816 ret = amdgpu_dpm_set_apu_thermal_limit(adev, value);
1818 dev_err(dev, "failed to update thermal limit\n");
1822 pm_runtime_mark_last_busy(ddev->dev);
1823 pm_runtime_put_autosuspend(ddev->dev);
1828 static int amdgpu_pm_metrics_attr_update(struct amdgpu_device *adev,
1829 struct amdgpu_device_attr *attr,
1831 enum amdgpu_device_attr_states *states)
1833 if (amdgpu_dpm_get_pm_metrics(adev, NULL, 0) == -EOPNOTSUPP)
1834 *states = ATTR_STATE_UNSUPPORTED;
1839 static ssize_t amdgpu_get_pm_metrics(struct device *dev,
1840 struct device_attribute *attr, char *buf)
1842 struct drm_device *ddev = dev_get_drvdata(dev);
1843 struct amdgpu_device *adev = drm_to_adev(ddev);
1847 if (amdgpu_in_reset(adev))
1849 if (adev->in_suspend && !adev->in_runpm)
1852 ret = pm_runtime_get_sync(ddev->dev);
1854 pm_runtime_put_autosuspend(ddev->dev);
1858 size = amdgpu_dpm_get_pm_metrics(adev, buf, PAGE_SIZE);
1860 pm_runtime_mark_last_busy(ddev->dev);
1861 pm_runtime_put_autosuspend(ddev->dev);
1869 * The amdgpu driver provides a sysfs API for retrieving current gpu
1870 * metrics data. The file gpu_metrics is used for this. Reading the
1871 * file will dump all the current gpu metrics data.
1873 * These data include temperature, frequency, engines utilization,
1874 * power consume, throttler status, fan speed and cpu core statistics(
1875 * available for APU only). That's it will give a snapshot of all sensors
1878 static ssize_t amdgpu_get_gpu_metrics(struct device *dev,
1879 struct device_attribute *attr,
1882 struct drm_device *ddev = dev_get_drvdata(dev);
1883 struct amdgpu_device *adev = drm_to_adev(ddev);
1888 if (amdgpu_in_reset(adev))
1890 if (adev->in_suspend && !adev->in_runpm)
1893 ret = pm_runtime_get_sync(ddev->dev);
1895 pm_runtime_put_autosuspend(ddev->dev);
1899 size = amdgpu_dpm_get_gpu_metrics(adev, &gpu_metrics);
1903 if (size >= PAGE_SIZE)
1904 size = PAGE_SIZE - 1;
1906 memcpy(buf, gpu_metrics, size);
1909 pm_runtime_mark_last_busy(ddev->dev);
1910 pm_runtime_put_autosuspend(ddev->dev);
1915 static int amdgpu_show_powershift_percent(struct device *dev,
1916 char *buf, enum amd_pp_sensors sensor)
1918 struct drm_device *ddev = dev_get_drvdata(dev);
1919 struct amdgpu_device *adev = drm_to_adev(ddev);
1923 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&ss_power);
1924 if (r == -EOPNOTSUPP) {
1925 /* sensor not available on dGPU, try to read from APU */
1927 mutex_lock(&mgpu_info.mutex);
1928 for (i = 0; i < mgpu_info.num_gpu; i++) {
1929 if (mgpu_info.gpu_ins[i].adev->flags & AMD_IS_APU) {
1930 adev = mgpu_info.gpu_ins[i].adev;
1934 mutex_unlock(&mgpu_info.mutex);
1936 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&ss_power);
1942 return sysfs_emit(buf, "%u%%\n", ss_power);
1946 * DOC: smartshift_apu_power
1948 * The amdgpu driver provides a sysfs API for reporting APU power
1949 * shift in percentage if platform supports smartshift. Value 0 means that
1950 * there is no powershift and values between [1-100] means that the power
1951 * is shifted to APU, the percentage of boost is with respect to APU power
1952 * limit on the platform.
1955 static ssize_t amdgpu_get_smartshift_apu_power(struct device *dev, struct device_attribute *attr,
1958 return amdgpu_show_powershift_percent(dev, buf, AMDGPU_PP_SENSOR_SS_APU_SHARE);
1962 * DOC: smartshift_dgpu_power
1964 * The amdgpu driver provides a sysfs API for reporting dGPU power
1965 * shift in percentage if platform supports smartshift. Value 0 means that
1966 * there is no powershift and values between [1-100] means that the power is
1967 * shifted to dGPU, the percentage of boost is with respect to dGPU power
1968 * limit on the platform.
1971 static ssize_t amdgpu_get_smartshift_dgpu_power(struct device *dev, struct device_attribute *attr,
1974 return amdgpu_show_powershift_percent(dev, buf, AMDGPU_PP_SENSOR_SS_DGPU_SHARE);
1978 * DOC: smartshift_bias
1980 * The amdgpu driver provides a sysfs API for reporting the
1981 * smartshift(SS2.0) bias level. The value ranges from -100 to 100
1982 * and the default is 0. -100 sets maximum preference to APU
1983 * and 100 sets max perference to dGPU.
1986 static ssize_t amdgpu_get_smartshift_bias(struct device *dev,
1987 struct device_attribute *attr,
1992 r = sysfs_emit(buf, "%d\n", amdgpu_smartshift_bias);
1997 static ssize_t amdgpu_set_smartshift_bias(struct device *dev,
1998 struct device_attribute *attr,
1999 const char *buf, size_t count)
2001 struct drm_device *ddev = dev_get_drvdata(dev);
2002 struct amdgpu_device *adev = drm_to_adev(ddev);
2006 if (amdgpu_in_reset(adev))
2008 if (adev->in_suspend && !adev->in_runpm)
2011 r = pm_runtime_get_sync(ddev->dev);
2013 pm_runtime_put_autosuspend(ddev->dev);
2017 r = kstrtoint(buf, 10, &bias);
2021 if (bias > AMDGPU_SMARTSHIFT_MAX_BIAS)
2022 bias = AMDGPU_SMARTSHIFT_MAX_BIAS;
2023 else if (bias < AMDGPU_SMARTSHIFT_MIN_BIAS)
2024 bias = AMDGPU_SMARTSHIFT_MIN_BIAS;
2026 amdgpu_smartshift_bias = bias;
2029 /* TODO: update bias level with SMU message */
2032 pm_runtime_mark_last_busy(ddev->dev);
2033 pm_runtime_put_autosuspend(ddev->dev);
2037 static int ss_power_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2038 uint32_t mask, enum amdgpu_device_attr_states *states)
2040 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev)))
2041 *states = ATTR_STATE_UNSUPPORTED;
2046 static int ss_bias_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2047 uint32_t mask, enum amdgpu_device_attr_states *states)
2051 if (!amdgpu_device_supports_smart_shift(adev_to_drm(adev)))
2052 *states = ATTR_STATE_UNSUPPORTED;
2053 else if (amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_SS_APU_SHARE,
2055 *states = ATTR_STATE_UNSUPPORTED;
2056 else if (amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_SS_DGPU_SHARE,
2058 *states = ATTR_STATE_UNSUPPORTED;
2063 static int pp_od_clk_voltage_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2064 uint32_t mask, enum amdgpu_device_attr_states *states)
2066 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
2068 *states = ATTR_STATE_SUPPORTED;
2070 if (!amdgpu_dpm_is_overdrive_supported(adev)) {
2071 *states = ATTR_STATE_UNSUPPORTED;
2075 /* Enable pp_od_clk_voltage node for gc 9.4.3 SRIOV/BM support */
2076 if (gc_ver == IP_VERSION(9, 4, 3) ||
2077 gc_ver == IP_VERSION(9, 4, 4)) {
2078 if (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev))
2079 *states = ATTR_STATE_UNSUPPORTED;
2083 if (!(attr->flags & mask))
2084 *states = ATTR_STATE_UNSUPPORTED;
2089 static int pp_dpm_dcefclk_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2090 uint32_t mask, enum amdgpu_device_attr_states *states)
2092 struct device_attribute *dev_attr = &attr->dev_attr;
2095 *states = ATTR_STATE_SUPPORTED;
2097 if (!(attr->flags & mask)) {
2098 *states = ATTR_STATE_UNSUPPORTED;
2102 gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
2103 /* dcefclk node is not available on gfx 11.0.3 sriov */
2104 if ((gc_ver == IP_VERSION(11, 0, 3) && amdgpu_sriov_is_pp_one_vf(adev)) ||
2105 gc_ver < IP_VERSION(9, 0, 0) ||
2106 !amdgpu_device_has_display_hardware(adev))
2107 *states = ATTR_STATE_UNSUPPORTED;
2109 /* SMU MP1 does not support dcefclk level setting,
2110 * setting should not be allowed from VF if not in one VF mode.
2112 if (gc_ver >= IP_VERSION(10, 0, 0) ||
2113 (amdgpu_sriov_vf(adev) && !amdgpu_sriov_is_pp_one_vf(adev))) {
2114 dev_attr->attr.mode &= ~S_IWUGO;
2115 dev_attr->store = NULL;
2121 static int pp_dpm_clk_default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2122 uint32_t mask, enum amdgpu_device_attr_states *states)
2124 struct device_attribute *dev_attr = &attr->dev_attr;
2125 enum amdgpu_device_attr_id attr_id = attr->attr_id;
2126 uint32_t mp1_ver = amdgpu_ip_version(adev, MP1_HWIP, 0);
2127 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
2129 *states = ATTR_STATE_SUPPORTED;
2131 if (!(attr->flags & mask)) {
2132 *states = ATTR_STATE_UNSUPPORTED;
2136 if (DEVICE_ATTR_IS(pp_dpm_socclk)) {
2137 if (gc_ver < IP_VERSION(9, 0, 0))
2138 *states = ATTR_STATE_UNSUPPORTED;
2139 } else if (DEVICE_ATTR_IS(pp_dpm_fclk)) {
2140 if (mp1_ver < IP_VERSION(10, 0, 0))
2141 *states = ATTR_STATE_UNSUPPORTED;
2142 } else if (DEVICE_ATTR_IS(pp_dpm_vclk)) {
2143 if (!(gc_ver == IP_VERSION(10, 3, 1) ||
2144 gc_ver == IP_VERSION(10, 3, 3) ||
2145 gc_ver == IP_VERSION(10, 3, 6) ||
2146 gc_ver == IP_VERSION(10, 3, 7) ||
2147 gc_ver == IP_VERSION(10, 3, 0) ||
2148 gc_ver == IP_VERSION(10, 1, 2) ||
2149 gc_ver == IP_VERSION(11, 0, 0) ||
2150 gc_ver == IP_VERSION(11, 0, 1) ||
2151 gc_ver == IP_VERSION(11, 0, 4) ||
2152 gc_ver == IP_VERSION(11, 5, 0) ||
2153 gc_ver == IP_VERSION(11, 0, 2) ||
2154 gc_ver == IP_VERSION(11, 0, 3) ||
2155 gc_ver == IP_VERSION(9, 4, 3) ||
2156 gc_ver == IP_VERSION(9, 4, 4)))
2157 *states = ATTR_STATE_UNSUPPORTED;
2158 } else if (DEVICE_ATTR_IS(pp_dpm_vclk1)) {
2159 if (!((gc_ver == IP_VERSION(10, 3, 1) ||
2160 gc_ver == IP_VERSION(10, 3, 0) ||
2161 gc_ver == IP_VERSION(11, 0, 2) ||
2162 gc_ver == IP_VERSION(11, 0, 3)) && adev->vcn.num_vcn_inst >= 2))
2163 *states = ATTR_STATE_UNSUPPORTED;
2164 } else if (DEVICE_ATTR_IS(pp_dpm_dclk)) {
2165 if (!(gc_ver == IP_VERSION(10, 3, 1) ||
2166 gc_ver == IP_VERSION(10, 3, 3) ||
2167 gc_ver == IP_VERSION(10, 3, 6) ||
2168 gc_ver == IP_VERSION(10, 3, 7) ||
2169 gc_ver == IP_VERSION(10, 3, 0) ||
2170 gc_ver == IP_VERSION(10, 1, 2) ||
2171 gc_ver == IP_VERSION(11, 0, 0) ||
2172 gc_ver == IP_VERSION(11, 0, 1) ||
2173 gc_ver == IP_VERSION(11, 0, 4) ||
2174 gc_ver == IP_VERSION(11, 5, 0) ||
2175 gc_ver == IP_VERSION(11, 0, 2) ||
2176 gc_ver == IP_VERSION(11, 0, 3) ||
2177 gc_ver == IP_VERSION(9, 4, 3) ||
2178 gc_ver == IP_VERSION(9, 4, 4)))
2179 *states = ATTR_STATE_UNSUPPORTED;
2180 } else if (DEVICE_ATTR_IS(pp_dpm_dclk1)) {
2181 if (!((gc_ver == IP_VERSION(10, 3, 1) ||
2182 gc_ver == IP_VERSION(10, 3, 0) ||
2183 gc_ver == IP_VERSION(11, 0, 2) ||
2184 gc_ver == IP_VERSION(11, 0, 3)) && adev->vcn.num_vcn_inst >= 2))
2185 *states = ATTR_STATE_UNSUPPORTED;
2186 } else if (DEVICE_ATTR_IS(pp_dpm_pcie)) {
2187 if (gc_ver == IP_VERSION(9, 4, 2) ||
2188 gc_ver == IP_VERSION(9, 4, 3) ||
2189 gc_ver == IP_VERSION(9, 4, 4))
2190 *states = ATTR_STATE_UNSUPPORTED;
2194 case IP_VERSION(9, 4, 1):
2195 case IP_VERSION(9, 4, 2):
2196 /* the Mi series card does not support standalone mclk/socclk/fclk level setting */
2197 if (DEVICE_ATTR_IS(pp_dpm_mclk) ||
2198 DEVICE_ATTR_IS(pp_dpm_socclk) ||
2199 DEVICE_ATTR_IS(pp_dpm_fclk)) {
2200 dev_attr->attr.mode &= ~S_IWUGO;
2201 dev_attr->store = NULL;
2208 /* setting should not be allowed from VF if not in one VF mode */
2209 if (amdgpu_sriov_vf(adev) && amdgpu_sriov_is_pp_one_vf(adev)) {
2210 dev_attr->attr.mode &= ~S_IWUGO;
2211 dev_attr->store = NULL;
2217 /* pm policy attributes */
2218 struct amdgpu_pm_policy_attr {
2219 struct device_attribute dev_attr;
2220 enum pp_pm_policy id;
2226 * Certain SOCs can support different power policies to optimize application
2227 * performance. However, this policy is provided only at SOC level and not at a
2228 * per-process level. This is useful especially when entire SOC is utilized for
2229 * dedicated workload.
2231 * The amdgpu driver provides a sysfs API for selecting the policy. Presently,
2232 * only two types of policies are supported through this interface.
2234 * Pstate Policy Selection - This is to select different Pstate profiles which
2235 * decides clock/throttling preferences.
2237 * XGMI PLPD Policy Selection - When multiple devices are connected over XGMI,
2238 * this helps to select policy to be applied for per link power down.
2240 * The list of available policies and policy levels vary between SOCs. They can
2241 * be viewed under pm_policy node directory. If SOC doesn't support any policy,
2242 * this node won't be available. The different policies supported will be
2243 * available as separate nodes under pm_policy.
2245 * cat /sys/bus/pci/devices/.../pm_policy/<policy_type>
2247 * Reading the policy file shows the different levels supported. The level which
2248 * is applied presently is denoted by * (asterisk). E.g.,
2250 * .. code-block:: console
2252 * cat /sys/bus/pci/devices/.../pm_policy/soc_pstate
2253 * 0 : soc_pstate_default
2258 * cat /sys/bus/pci/devices/.../pm_policy/xgmi_plpd
2261 * 2 : plpd_optimized*
2263 * To apply a specific policy
2265 * "echo <level> > /sys/bus/pci/devices/.../pm_policy/<policy_type>"
2267 * For the levels listed in the example above, to select "plpd_optimized" for
2268 * XGMI and "soc_pstate_2" for soc pstate policy -
2270 * .. code-block:: console
2272 * echo "2" > /sys/bus/pci/devices/.../pm_policy/xgmi_plpd
2273 * echo "3" > /sys/bus/pci/devices/.../pm_policy/soc_pstate
2276 static ssize_t amdgpu_get_pm_policy_attr(struct device *dev,
2277 struct device_attribute *attr,
2280 struct drm_device *ddev = dev_get_drvdata(dev);
2281 struct amdgpu_device *adev = drm_to_adev(ddev);
2282 struct amdgpu_pm_policy_attr *policy_attr;
2285 container_of(attr, struct amdgpu_pm_policy_attr, dev_attr);
2287 if (amdgpu_in_reset(adev))
2289 if (adev->in_suspend && !adev->in_runpm)
2292 return amdgpu_dpm_get_pm_policy_info(adev, policy_attr->id, buf);
2295 static ssize_t amdgpu_set_pm_policy_attr(struct device *dev,
2296 struct device_attribute *attr,
2297 const char *buf, size_t count)
2299 struct drm_device *ddev = dev_get_drvdata(dev);
2300 struct amdgpu_device *adev = drm_to_adev(ddev);
2301 struct amdgpu_pm_policy_attr *policy_attr;
2302 int ret, num_params = 0;
2303 char delimiter[] = " \n\t";
2308 if (amdgpu_in_reset(adev))
2310 if (adev->in_suspend && !adev->in_runpm)
2313 count = min(count, sizeof(tmp_buf));
2314 memcpy(tmp_buf, buf, count);
2315 tmp_buf[count - 1] = '\0';
2318 tmp = skip_spaces(tmp);
2319 while ((param = strsep(&tmp, delimiter))) {
2320 if (!strlen(param)) {
2321 tmp = skip_spaces(tmp);
2324 ret = kstrtol(param, 0, &val);
2332 if (num_params != 1)
2336 container_of(attr, struct amdgpu_pm_policy_attr, dev_attr);
2338 ret = pm_runtime_get_sync(ddev->dev);
2340 pm_runtime_put_autosuspend(ddev->dev);
2344 ret = amdgpu_dpm_set_pm_policy(adev, policy_attr->id, val);
2346 pm_runtime_mark_last_busy(ddev->dev);
2347 pm_runtime_put_autosuspend(ddev->dev);
2355 #define AMDGPU_PM_POLICY_ATTR(_name, _id) \
2356 static struct amdgpu_pm_policy_attr pm_policy_attr_##_name = { \
2357 .dev_attr = __ATTR(_name, 0644, amdgpu_get_pm_policy_attr, \
2358 amdgpu_set_pm_policy_attr), \
2359 .id = PP_PM_POLICY_##_id, \
2362 #define AMDGPU_PM_POLICY_ATTR_VAR(_name) pm_policy_attr_##_name.dev_attr.attr
2364 AMDGPU_PM_POLICY_ATTR(soc_pstate, SOC_PSTATE)
2365 AMDGPU_PM_POLICY_ATTR(xgmi_plpd, XGMI_PLPD)
2367 static struct attribute *pm_policy_attrs[] = {
2368 &AMDGPU_PM_POLICY_ATTR_VAR(soc_pstate),
2369 &AMDGPU_PM_POLICY_ATTR_VAR(xgmi_plpd),
2373 static umode_t amdgpu_pm_policy_attr_visible(struct kobject *kobj,
2374 struct attribute *attr, int n)
2376 struct device *dev = kobj_to_dev(kobj);
2377 struct drm_device *ddev = dev_get_drvdata(dev);
2378 struct amdgpu_device *adev = drm_to_adev(ddev);
2379 struct amdgpu_pm_policy_attr *policy_attr;
2382 container_of(attr, struct amdgpu_pm_policy_attr, dev_attr.attr);
2384 if (amdgpu_dpm_get_pm_policy_info(adev, policy_attr->id, NULL) ==
2391 const struct attribute_group amdgpu_pm_policy_attr_group = {
2392 .name = "pm_policy",
2393 .attrs = pm_policy_attrs,
2394 .is_visible = amdgpu_pm_policy_attr_visible,
2397 static struct amdgpu_device_attr amdgpu_device_attrs[] = {
2398 AMDGPU_DEVICE_ATTR_RW(power_dpm_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2399 AMDGPU_DEVICE_ATTR_RW(power_dpm_force_performance_level, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2400 AMDGPU_DEVICE_ATTR_RO(pp_num_states, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2401 AMDGPU_DEVICE_ATTR_RO(pp_cur_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2402 AMDGPU_DEVICE_ATTR_RW(pp_force_state, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2403 AMDGPU_DEVICE_ATTR_RW(pp_table, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2404 AMDGPU_DEVICE_ATTR_RW(pp_dpm_sclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF,
2405 .attr_update = pp_dpm_clk_default_attr_update),
2406 AMDGPU_DEVICE_ATTR_RW(pp_dpm_mclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF,
2407 .attr_update = pp_dpm_clk_default_attr_update),
2408 AMDGPU_DEVICE_ATTR_RW(pp_dpm_socclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF,
2409 .attr_update = pp_dpm_clk_default_attr_update),
2410 AMDGPU_DEVICE_ATTR_RW(pp_dpm_fclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF,
2411 .attr_update = pp_dpm_clk_default_attr_update),
2412 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF,
2413 .attr_update = pp_dpm_clk_default_attr_update),
2414 AMDGPU_DEVICE_ATTR_RW(pp_dpm_vclk1, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF,
2415 .attr_update = pp_dpm_clk_default_attr_update),
2416 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF,
2417 .attr_update = pp_dpm_clk_default_attr_update),
2418 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dclk1, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF,
2419 .attr_update = pp_dpm_clk_default_attr_update),
2420 AMDGPU_DEVICE_ATTR_RW(pp_dpm_dcefclk, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF,
2421 .attr_update = pp_dpm_dcefclk_attr_update),
2422 AMDGPU_DEVICE_ATTR_RW(pp_dpm_pcie, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF,
2423 .attr_update = pp_dpm_clk_default_attr_update),
2424 AMDGPU_DEVICE_ATTR_RW(pp_sclk_od, ATTR_FLAG_BASIC),
2425 AMDGPU_DEVICE_ATTR_RW(pp_mclk_od, ATTR_FLAG_BASIC),
2426 AMDGPU_DEVICE_ATTR_RW(pp_power_profile_mode, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2427 AMDGPU_DEVICE_ATTR_RW(pp_od_clk_voltage, ATTR_FLAG_BASIC,
2428 .attr_update = pp_od_clk_voltage_attr_update),
2429 AMDGPU_DEVICE_ATTR_RO(gpu_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2430 AMDGPU_DEVICE_ATTR_RO(mem_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2431 AMDGPU_DEVICE_ATTR_RO(vcn_busy_percent, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2432 AMDGPU_DEVICE_ATTR_RO(pcie_bw, ATTR_FLAG_BASIC),
2433 AMDGPU_DEVICE_ATTR_RW(pp_features, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2434 AMDGPU_DEVICE_ATTR_RO(unique_id, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2435 AMDGPU_DEVICE_ATTR_RW(thermal_throttling_logging, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2436 AMDGPU_DEVICE_ATTR_RW(apu_thermal_cap, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2437 AMDGPU_DEVICE_ATTR_RO(gpu_metrics, ATTR_FLAG_BASIC|ATTR_FLAG_ONEVF),
2438 AMDGPU_DEVICE_ATTR_RO(smartshift_apu_power, ATTR_FLAG_BASIC,
2439 .attr_update = ss_power_attr_update),
2440 AMDGPU_DEVICE_ATTR_RO(smartshift_dgpu_power, ATTR_FLAG_BASIC,
2441 .attr_update = ss_power_attr_update),
2442 AMDGPU_DEVICE_ATTR_RW(smartshift_bias, ATTR_FLAG_BASIC,
2443 .attr_update = ss_bias_attr_update),
2444 AMDGPU_DEVICE_ATTR_RO(pm_metrics, ATTR_FLAG_BASIC,
2445 .attr_update = amdgpu_pm_metrics_attr_update),
2448 static int default_attr_update(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2449 uint32_t mask, enum amdgpu_device_attr_states *states)
2451 struct device_attribute *dev_attr = &attr->dev_attr;
2452 enum amdgpu_device_attr_id attr_id = attr->attr_id;
2453 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
2455 if (!(attr->flags & mask)) {
2456 *states = ATTR_STATE_UNSUPPORTED;
2460 if (DEVICE_ATTR_IS(mem_busy_percent)) {
2461 if ((adev->flags & AMD_IS_APU &&
2462 gc_ver != IP_VERSION(9, 4, 3)) ||
2463 gc_ver == IP_VERSION(9, 0, 1))
2464 *states = ATTR_STATE_UNSUPPORTED;
2465 } else if (DEVICE_ATTR_IS(vcn_busy_percent)) {
2466 if (!(gc_ver == IP_VERSION(10, 3, 1) ||
2467 gc_ver == IP_VERSION(10, 3, 3) ||
2468 gc_ver == IP_VERSION(10, 3, 6) ||
2469 gc_ver == IP_VERSION(10, 3, 7) ||
2470 gc_ver == IP_VERSION(11, 0, 1) ||
2471 gc_ver == IP_VERSION(11, 0, 4) ||
2472 gc_ver == IP_VERSION(11, 5, 0)))
2473 *states = ATTR_STATE_UNSUPPORTED;
2474 } else if (DEVICE_ATTR_IS(pcie_bw)) {
2475 /* PCIe Perf counters won't work on APU nodes */
2476 if (adev->flags & AMD_IS_APU ||
2477 !adev->asic_funcs->get_pcie_usage)
2478 *states = ATTR_STATE_UNSUPPORTED;
2479 } else if (DEVICE_ATTR_IS(unique_id)) {
2481 case IP_VERSION(9, 0, 1):
2482 case IP_VERSION(9, 4, 0):
2483 case IP_VERSION(9, 4, 1):
2484 case IP_VERSION(9, 4, 2):
2485 case IP_VERSION(9, 4, 3):
2486 case IP_VERSION(9, 4, 4):
2487 case IP_VERSION(10, 3, 0):
2488 case IP_VERSION(11, 0, 0):
2489 case IP_VERSION(11, 0, 1):
2490 case IP_VERSION(11, 0, 2):
2491 case IP_VERSION(11, 0, 3):
2492 *states = ATTR_STATE_SUPPORTED;
2495 *states = ATTR_STATE_UNSUPPORTED;
2497 } else if (DEVICE_ATTR_IS(pp_features)) {
2498 if ((adev->flags & AMD_IS_APU &&
2499 gc_ver != IP_VERSION(9, 4, 3)) ||
2500 gc_ver < IP_VERSION(9, 0, 0))
2501 *states = ATTR_STATE_UNSUPPORTED;
2502 } else if (DEVICE_ATTR_IS(gpu_metrics)) {
2503 if (gc_ver < IP_VERSION(9, 1, 0))
2504 *states = ATTR_STATE_UNSUPPORTED;
2505 } else if (DEVICE_ATTR_IS(pp_power_profile_mode)) {
2506 if (amdgpu_dpm_get_power_profile_mode(adev, NULL) == -EOPNOTSUPP)
2507 *states = ATTR_STATE_UNSUPPORTED;
2508 else if ((gc_ver == IP_VERSION(10, 3, 0) ||
2509 gc_ver == IP_VERSION(11, 0, 3)) && amdgpu_sriov_vf(adev))
2510 *states = ATTR_STATE_UNSUPPORTED;
2511 } else if (DEVICE_ATTR_IS(pp_mclk_od)) {
2512 if (amdgpu_dpm_get_mclk_od(adev) == -EOPNOTSUPP)
2513 *states = ATTR_STATE_UNSUPPORTED;
2514 } else if (DEVICE_ATTR_IS(pp_sclk_od)) {
2515 if (amdgpu_dpm_get_sclk_od(adev) == -EOPNOTSUPP)
2516 *states = ATTR_STATE_UNSUPPORTED;
2517 } else if (DEVICE_ATTR_IS(apu_thermal_cap)) {
2520 if (amdgpu_dpm_get_apu_thermal_limit(adev, &limit) ==
2522 *states = ATTR_STATE_UNSUPPORTED;
2526 case IP_VERSION(10, 3, 0):
2527 if (DEVICE_ATTR_IS(power_dpm_force_performance_level) &&
2528 amdgpu_sriov_vf(adev)) {
2529 dev_attr->attr.mode &= ~0222;
2530 dev_attr->store = NULL;
2541 static int amdgpu_device_attr_create(struct amdgpu_device *adev,
2542 struct amdgpu_device_attr *attr,
2543 uint32_t mask, struct list_head *attr_list)
2546 enum amdgpu_device_attr_states attr_states = ATTR_STATE_SUPPORTED;
2547 struct amdgpu_device_attr_entry *attr_entry;
2548 struct device_attribute *dev_attr;
2551 int (*attr_update)(struct amdgpu_device *adev, struct amdgpu_device_attr *attr,
2552 uint32_t mask, enum amdgpu_device_attr_states *states) = default_attr_update;
2557 dev_attr = &attr->dev_attr;
2558 name = dev_attr->attr.name;
2560 attr_update = attr->attr_update ? attr->attr_update : default_attr_update;
2562 ret = attr_update(adev, attr, mask, &attr_states);
2564 dev_err(adev->dev, "failed to update device file %s, ret = %d\n",
2569 if (attr_states == ATTR_STATE_UNSUPPORTED)
2572 ret = device_create_file(adev->dev, dev_attr);
2574 dev_err(adev->dev, "failed to create device file %s, ret = %d\n",
2578 attr_entry = kmalloc(sizeof(*attr_entry), GFP_KERNEL);
2582 attr_entry->attr = attr;
2583 INIT_LIST_HEAD(&attr_entry->entry);
2585 list_add_tail(&attr_entry->entry, attr_list);
2590 static void amdgpu_device_attr_remove(struct amdgpu_device *adev, struct amdgpu_device_attr *attr)
2592 struct device_attribute *dev_attr = &attr->dev_attr;
2594 device_remove_file(adev->dev, dev_attr);
2597 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2598 struct list_head *attr_list);
2600 static int amdgpu_device_attr_create_groups(struct amdgpu_device *adev,
2601 struct amdgpu_device_attr *attrs,
2604 struct list_head *attr_list)
2609 for (i = 0; i < counts; i++) {
2610 ret = amdgpu_device_attr_create(adev, &attrs[i], mask, attr_list);
2618 amdgpu_device_attr_remove_groups(adev, attr_list);
2623 static void amdgpu_device_attr_remove_groups(struct amdgpu_device *adev,
2624 struct list_head *attr_list)
2626 struct amdgpu_device_attr_entry *entry, *entry_tmp;
2628 if (list_empty(attr_list))
2631 list_for_each_entry_safe(entry, entry_tmp, attr_list, entry) {
2632 amdgpu_device_attr_remove(adev, entry->attr);
2633 list_del(&entry->entry);
2638 static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
2639 struct device_attribute *attr,
2642 struct amdgpu_device *adev = dev_get_drvdata(dev);
2643 int channel = to_sensor_dev_attr(attr)->index;
2646 if (channel >= PP_TEMP_MAX)
2650 case PP_TEMP_JUNCTION:
2651 /* get current junction temperature */
2652 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_HOTSPOT_TEMP,
2656 /* get current edge temperature */
2657 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_EDGE_TEMP,
2661 /* get current memory temperature */
2662 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MEM_TEMP,
2673 return sysfs_emit(buf, "%d\n", temp);
2676 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
2677 struct device_attribute *attr,
2680 struct amdgpu_device *adev = dev_get_drvdata(dev);
2681 int hyst = to_sensor_dev_attr(attr)->index;
2685 temp = adev->pm.dpm.thermal.min_temp;
2687 temp = adev->pm.dpm.thermal.max_temp;
2689 return sysfs_emit(buf, "%d\n", temp);
2692 static ssize_t amdgpu_hwmon_show_hotspot_temp_thresh(struct device *dev,
2693 struct device_attribute *attr,
2696 struct amdgpu_device *adev = dev_get_drvdata(dev);
2697 int hyst = to_sensor_dev_attr(attr)->index;
2701 temp = adev->pm.dpm.thermal.min_hotspot_temp;
2703 temp = adev->pm.dpm.thermal.max_hotspot_crit_temp;
2705 return sysfs_emit(buf, "%d\n", temp);
2708 static ssize_t amdgpu_hwmon_show_mem_temp_thresh(struct device *dev,
2709 struct device_attribute *attr,
2712 struct amdgpu_device *adev = dev_get_drvdata(dev);
2713 int hyst = to_sensor_dev_attr(attr)->index;
2717 temp = adev->pm.dpm.thermal.min_mem_temp;
2719 temp = adev->pm.dpm.thermal.max_mem_crit_temp;
2721 return sysfs_emit(buf, "%d\n", temp);
2724 static ssize_t amdgpu_hwmon_show_temp_label(struct device *dev,
2725 struct device_attribute *attr,
2728 int channel = to_sensor_dev_attr(attr)->index;
2730 if (channel >= PP_TEMP_MAX)
2733 return sysfs_emit(buf, "%s\n", temp_label[channel].label);
2736 static ssize_t amdgpu_hwmon_show_temp_emergency(struct device *dev,
2737 struct device_attribute *attr,
2740 struct amdgpu_device *adev = dev_get_drvdata(dev);
2741 int channel = to_sensor_dev_attr(attr)->index;
2744 if (channel >= PP_TEMP_MAX)
2748 case PP_TEMP_JUNCTION:
2749 temp = adev->pm.dpm.thermal.max_hotspot_emergency_temp;
2752 temp = adev->pm.dpm.thermal.max_edge_emergency_temp;
2755 temp = adev->pm.dpm.thermal.max_mem_emergency_temp;
2759 return sysfs_emit(buf, "%d\n", temp);
2762 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
2763 struct device_attribute *attr,
2766 struct amdgpu_device *adev = dev_get_drvdata(dev);
2770 if (amdgpu_in_reset(adev))
2772 if (adev->in_suspend && !adev->in_runpm)
2775 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2777 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2781 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
2783 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2784 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2789 return sysfs_emit(buf, "%u\n", pwm_mode);
2792 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
2793 struct device_attribute *attr,
2797 struct amdgpu_device *adev = dev_get_drvdata(dev);
2802 if (amdgpu_in_reset(adev))
2804 if (adev->in_suspend && !adev->in_runpm)
2807 err = kstrtoint(buf, 10, &value);
2812 pwm_mode = AMD_FAN_CTRL_NONE;
2813 else if (value == 1)
2814 pwm_mode = AMD_FAN_CTRL_MANUAL;
2815 else if (value == 2)
2816 pwm_mode = AMD_FAN_CTRL_AUTO;
2820 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2822 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2826 ret = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
2828 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2829 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2837 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
2838 struct device_attribute *attr,
2841 return sysfs_emit(buf, "%i\n", 0);
2844 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
2845 struct device_attribute *attr,
2848 return sysfs_emit(buf, "%i\n", 255);
2851 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
2852 struct device_attribute *attr,
2853 const char *buf, size_t count)
2855 struct amdgpu_device *adev = dev_get_drvdata(dev);
2860 if (amdgpu_in_reset(adev))
2862 if (adev->in_suspend && !adev->in_runpm)
2865 err = kstrtou32(buf, 10, &value);
2869 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2871 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2875 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
2879 if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
2880 pr_info("manual fan speed control should be enabled first\n");
2885 err = amdgpu_dpm_set_fan_speed_pwm(adev, value);
2888 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2889 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2897 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
2898 struct device_attribute *attr,
2901 struct amdgpu_device *adev = dev_get_drvdata(dev);
2905 if (amdgpu_in_reset(adev))
2907 if (adev->in_suspend && !adev->in_runpm)
2910 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2912 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2916 err = amdgpu_dpm_get_fan_speed_pwm(adev, &speed);
2918 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2919 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2924 return sysfs_emit(buf, "%i\n", speed);
2927 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
2928 struct device_attribute *attr,
2931 struct amdgpu_device *adev = dev_get_drvdata(dev);
2935 if (amdgpu_in_reset(adev))
2937 if (adev->in_suspend && !adev->in_runpm)
2940 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
2942 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2946 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
2948 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
2949 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
2954 return sysfs_emit(buf, "%i\n", speed);
2957 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
2958 struct device_attribute *attr,
2961 struct amdgpu_device *adev = dev_get_drvdata(dev);
2965 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
2971 return sysfs_emit(buf, "%d\n", min_rpm);
2974 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
2975 struct device_attribute *attr,
2978 struct amdgpu_device *adev = dev_get_drvdata(dev);
2982 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
2988 return sysfs_emit(buf, "%d\n", max_rpm);
2991 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
2992 struct device_attribute *attr,
2995 struct amdgpu_device *adev = dev_get_drvdata(dev);
2999 if (amdgpu_in_reset(adev))
3001 if (adev->in_suspend && !adev->in_runpm)
3004 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3006 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3010 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
3012 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3013 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3018 return sysfs_emit(buf, "%i\n", rpm);
3021 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
3022 struct device_attribute *attr,
3023 const char *buf, size_t count)
3025 struct amdgpu_device *adev = dev_get_drvdata(dev);
3030 if (amdgpu_in_reset(adev))
3032 if (adev->in_suspend && !adev->in_runpm)
3035 err = kstrtou32(buf, 10, &value);
3039 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3041 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3045 err = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
3049 if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
3054 err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
3057 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3058 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3066 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
3067 struct device_attribute *attr,
3070 struct amdgpu_device *adev = dev_get_drvdata(dev);
3074 if (amdgpu_in_reset(adev))
3076 if (adev->in_suspend && !adev->in_runpm)
3079 ret = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3081 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3085 ret = amdgpu_dpm_get_fan_control_mode(adev, &pwm_mode);
3087 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3088 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3093 return sysfs_emit(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
3096 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
3097 struct device_attribute *attr,
3101 struct amdgpu_device *adev = dev_get_drvdata(dev);
3106 if (amdgpu_in_reset(adev))
3108 if (adev->in_suspend && !adev->in_runpm)
3111 err = kstrtoint(buf, 10, &value);
3116 pwm_mode = AMD_FAN_CTRL_AUTO;
3117 else if (value == 1)
3118 pwm_mode = AMD_FAN_CTRL_MANUAL;
3122 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3124 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3128 err = amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
3130 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3131 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3139 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
3140 struct device_attribute *attr,
3143 struct amdgpu_device *adev = dev_get_drvdata(dev);
3147 /* get the voltage */
3148 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VDDGFX,
3153 return sysfs_emit(buf, "%d\n", vddgfx);
3156 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
3157 struct device_attribute *attr,
3160 return sysfs_emit(buf, "vddgfx\n");
3163 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
3164 struct device_attribute *attr,
3167 struct amdgpu_device *adev = dev_get_drvdata(dev);
3171 /* only APUs have vddnb */
3172 if (!(adev->flags & AMD_IS_APU))
3175 /* get the voltage */
3176 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_VDDNB,
3181 return sysfs_emit(buf, "%d\n", vddnb);
3184 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
3185 struct device_attribute *attr,
3188 return sysfs_emit(buf, "vddnb\n");
3191 static int amdgpu_hwmon_get_power(struct device *dev,
3192 enum amd_pp_sensors sensor)
3194 struct amdgpu_device *adev = dev_get_drvdata(dev);
3199 r = amdgpu_hwmon_get_sensor_generic(adev, sensor, (void *)&query);
3203 /* convert to microwatts */
3204 uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
3209 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
3210 struct device_attribute *attr,
3215 val = amdgpu_hwmon_get_power(dev, AMDGPU_PP_SENSOR_GPU_AVG_POWER);
3219 return sysfs_emit(buf, "%zd\n", val);
3222 static ssize_t amdgpu_hwmon_show_power_input(struct device *dev,
3223 struct device_attribute *attr,
3228 val = amdgpu_hwmon_get_power(dev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER);
3232 return sysfs_emit(buf, "%zd\n", val);
3235 static ssize_t amdgpu_hwmon_show_power_cap_generic(struct device *dev,
3236 struct device_attribute *attr,
3238 enum pp_power_limit_level pp_limit_level)
3240 struct amdgpu_device *adev = dev_get_drvdata(dev);
3241 enum pp_power_type power_type = to_sensor_dev_attr(attr)->index;
3246 if (amdgpu_in_reset(adev))
3248 if (adev->in_suspend && !adev->in_runpm)
3251 r = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3253 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3257 r = amdgpu_dpm_get_power_limit(adev, &limit,
3258 pp_limit_level, power_type);
3261 size = sysfs_emit(buf, "%u\n", limit * 1000000);
3263 size = sysfs_emit(buf, "\n");
3265 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3266 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3271 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
3272 struct device_attribute *attr,
3275 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MIN);
3278 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
3279 struct device_attribute *attr,
3282 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_MAX);
3286 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
3287 struct device_attribute *attr,
3290 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_CURRENT);
3294 static ssize_t amdgpu_hwmon_show_power_cap_default(struct device *dev,
3295 struct device_attribute *attr,
3298 return amdgpu_hwmon_show_power_cap_generic(dev, attr, buf, PP_PWR_LIMIT_DEFAULT);
3302 static ssize_t amdgpu_hwmon_show_power_label(struct device *dev,
3303 struct device_attribute *attr,
3306 struct amdgpu_device *adev = dev_get_drvdata(dev);
3307 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
3309 if (gc_ver == IP_VERSION(10, 3, 1))
3310 return sysfs_emit(buf, "%s\n",
3311 to_sensor_dev_attr(attr)->index == PP_PWR_TYPE_FAST ?
3312 "fastPPT" : "slowPPT");
3314 return sysfs_emit(buf, "PPT\n");
3317 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
3318 struct device_attribute *attr,
3322 struct amdgpu_device *adev = dev_get_drvdata(dev);
3323 int limit_type = to_sensor_dev_attr(attr)->index;
3327 if (amdgpu_in_reset(adev))
3329 if (adev->in_suspend && !adev->in_runpm)
3332 if (amdgpu_sriov_vf(adev))
3335 err = kstrtou32(buf, 10, &value);
3339 value = value / 1000000; /* convert to Watt */
3340 value |= limit_type << 24;
3342 err = pm_runtime_get_sync(adev_to_drm(adev)->dev);
3344 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3348 err = amdgpu_dpm_set_power_limit(adev, value);
3350 pm_runtime_mark_last_busy(adev_to_drm(adev)->dev);
3351 pm_runtime_put_autosuspend(adev_to_drm(adev)->dev);
3359 static ssize_t amdgpu_hwmon_show_sclk(struct device *dev,
3360 struct device_attribute *attr,
3363 struct amdgpu_device *adev = dev_get_drvdata(dev);
3368 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GFX_SCLK,
3373 return sysfs_emit(buf, "%u\n", sclk * 10 * 1000);
3376 static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev,
3377 struct device_attribute *attr,
3380 return sysfs_emit(buf, "sclk\n");
3383 static ssize_t amdgpu_hwmon_show_mclk(struct device *dev,
3384 struct device_attribute *attr,
3387 struct amdgpu_device *adev = dev_get_drvdata(dev);
3392 r = amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GFX_MCLK,
3397 return sysfs_emit(buf, "%u\n", mclk * 10 * 1000);
3400 static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev,
3401 struct device_attribute *attr,
3404 return sysfs_emit(buf, "mclk\n");
3410 * The amdgpu driver exposes the following sensor interfaces:
3412 * - GPU temperature (via the on-die sensor)
3416 * - Northbridge voltage (APUs only)
3422 * - GPU gfx/compute engine clock
3424 * - GPU memory clock (dGPU only)
3426 * hwmon interfaces for GPU temperature:
3428 * - temp[1-3]_input: the on die GPU temperature in millidegrees Celsius
3429 * - temp2_input and temp3_input are supported on SOC15 dGPUs only
3431 * - temp[1-3]_label: temperature channel label
3432 * - temp2_label and temp3_label are supported on SOC15 dGPUs only
3434 * - temp[1-3]_crit: temperature critical max value in millidegrees Celsius
3435 * - temp2_crit and temp3_crit are supported on SOC15 dGPUs only
3437 * - temp[1-3]_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
3438 * - temp2_crit_hyst and temp3_crit_hyst are supported on SOC15 dGPUs only
3440 * - temp[1-3]_emergency: temperature emergency max value(asic shutdown) in millidegrees Celsius
3441 * - these are supported on SOC15 dGPUs only
3443 * hwmon interfaces for GPU voltage:
3445 * - in0_input: the voltage on the GPU in millivolts
3447 * - in1_input: the voltage on the Northbridge in millivolts
3449 * hwmon interfaces for GPU power:
3451 * - power1_average: average power used by the SoC in microWatts. On APUs this includes the CPU.
3453 * - power1_input: instantaneous power used by the SoC in microWatts. On APUs this includes the CPU.
3455 * - power1_cap_min: minimum cap supported in microWatts
3457 * - power1_cap_max: maximum cap supported in microWatts
3459 * - power1_cap: selected power cap in microWatts
3461 * hwmon interfaces for GPU fan:
3463 * - pwm1: pulse width modulation fan level (0-255)
3465 * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
3467 * - pwm1_min: pulse width modulation fan control minimum level (0)
3469 * - pwm1_max: pulse width modulation fan control maximum level (255)
3471 * - fan1_min: a minimum value Unit: revolution/min (RPM)
3473 * - fan1_max: a maximum value Unit: revolution/max (RPM)
3475 * - fan1_input: fan speed in RPM
3477 * - fan[1-\*]_target: Desired fan speed Unit: revolution/min (RPM)
3479 * - fan[1-\*]_enable: Enable or disable the sensors.1: Enable 0: Disable
3481 * NOTE: DO NOT set the fan speed via "pwm1" and "fan[1-\*]_target" interfaces at the same time.
3482 * That will get the former one overridden.
3484 * hwmon interfaces for GPU clocks:
3486 * - freq1_input: the gfx/compute clock in hertz
3488 * - freq2_input: the memory clock in hertz
3490 * You can use hwmon tools like sensors to view this information on your system.
3494 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_EDGE);
3495 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
3496 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
3497 static SENSOR_DEVICE_ATTR(temp1_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_EDGE);
3498 static SENSOR_DEVICE_ATTR(temp2_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_JUNCTION);
3499 static SENSOR_DEVICE_ATTR(temp2_crit, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 0);
3500 static SENSOR_DEVICE_ATTR(temp2_crit_hyst, S_IRUGO, amdgpu_hwmon_show_hotspot_temp_thresh, NULL, 1);
3501 static SENSOR_DEVICE_ATTR(temp2_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_JUNCTION);
3502 static SENSOR_DEVICE_ATTR(temp3_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, PP_TEMP_MEM);
3503 static SENSOR_DEVICE_ATTR(temp3_crit, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 0);
3504 static SENSOR_DEVICE_ATTR(temp3_crit_hyst, S_IRUGO, amdgpu_hwmon_show_mem_temp_thresh, NULL, 1);
3505 static SENSOR_DEVICE_ATTR(temp3_emergency, S_IRUGO, amdgpu_hwmon_show_temp_emergency, NULL, PP_TEMP_MEM);
3506 static SENSOR_DEVICE_ATTR(temp1_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_EDGE);
3507 static SENSOR_DEVICE_ATTR(temp2_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_JUNCTION);
3508 static SENSOR_DEVICE_ATTR(temp3_label, S_IRUGO, amdgpu_hwmon_show_temp_label, NULL, PP_TEMP_MEM);
3509 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
3510 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
3511 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
3512 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
3513 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
3514 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
3515 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
3516 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
3517 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
3518 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
3519 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
3520 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
3521 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
3522 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
3523 static SENSOR_DEVICE_ATTR(power1_input, S_IRUGO, amdgpu_hwmon_show_power_input, NULL, 0);
3524 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
3525 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
3526 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
3527 static SENSOR_DEVICE_ATTR(power1_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 0);
3528 static SENSOR_DEVICE_ATTR(power1_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 0);
3529 static SENSOR_DEVICE_ATTR(power2_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 1);
3530 static SENSOR_DEVICE_ATTR(power2_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 1);
3531 static SENSOR_DEVICE_ATTR(power2_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 1);
3532 static SENSOR_DEVICE_ATTR(power2_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 1);
3533 static SENSOR_DEVICE_ATTR(power2_cap_default, S_IRUGO, amdgpu_hwmon_show_power_cap_default, NULL, 1);
3534 static SENSOR_DEVICE_ATTR(power2_label, S_IRUGO, amdgpu_hwmon_show_power_label, NULL, 1);
3535 static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0);
3536 static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0);
3537 static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0);
3538 static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0);
3540 static struct attribute *hwmon_attributes[] = {
3541 &sensor_dev_attr_temp1_input.dev_attr.attr,
3542 &sensor_dev_attr_temp1_crit.dev_attr.attr,
3543 &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
3544 &sensor_dev_attr_temp2_input.dev_attr.attr,
3545 &sensor_dev_attr_temp2_crit.dev_attr.attr,
3546 &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr,
3547 &sensor_dev_attr_temp3_input.dev_attr.attr,
3548 &sensor_dev_attr_temp3_crit.dev_attr.attr,
3549 &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr,
3550 &sensor_dev_attr_temp1_emergency.dev_attr.attr,
3551 &sensor_dev_attr_temp2_emergency.dev_attr.attr,
3552 &sensor_dev_attr_temp3_emergency.dev_attr.attr,
3553 &sensor_dev_attr_temp1_label.dev_attr.attr,
3554 &sensor_dev_attr_temp2_label.dev_attr.attr,
3555 &sensor_dev_attr_temp3_label.dev_attr.attr,
3556 &sensor_dev_attr_pwm1.dev_attr.attr,
3557 &sensor_dev_attr_pwm1_enable.dev_attr.attr,
3558 &sensor_dev_attr_pwm1_min.dev_attr.attr,
3559 &sensor_dev_attr_pwm1_max.dev_attr.attr,
3560 &sensor_dev_attr_fan1_input.dev_attr.attr,
3561 &sensor_dev_attr_fan1_min.dev_attr.attr,
3562 &sensor_dev_attr_fan1_max.dev_attr.attr,
3563 &sensor_dev_attr_fan1_target.dev_attr.attr,
3564 &sensor_dev_attr_fan1_enable.dev_attr.attr,
3565 &sensor_dev_attr_in0_input.dev_attr.attr,
3566 &sensor_dev_attr_in0_label.dev_attr.attr,
3567 &sensor_dev_attr_in1_input.dev_attr.attr,
3568 &sensor_dev_attr_in1_label.dev_attr.attr,
3569 &sensor_dev_attr_power1_average.dev_attr.attr,
3570 &sensor_dev_attr_power1_input.dev_attr.attr,
3571 &sensor_dev_attr_power1_cap_max.dev_attr.attr,
3572 &sensor_dev_attr_power1_cap_min.dev_attr.attr,
3573 &sensor_dev_attr_power1_cap.dev_attr.attr,
3574 &sensor_dev_attr_power1_cap_default.dev_attr.attr,
3575 &sensor_dev_attr_power1_label.dev_attr.attr,
3576 &sensor_dev_attr_power2_average.dev_attr.attr,
3577 &sensor_dev_attr_power2_cap_max.dev_attr.attr,
3578 &sensor_dev_attr_power2_cap_min.dev_attr.attr,
3579 &sensor_dev_attr_power2_cap.dev_attr.attr,
3580 &sensor_dev_attr_power2_cap_default.dev_attr.attr,
3581 &sensor_dev_attr_power2_label.dev_attr.attr,
3582 &sensor_dev_attr_freq1_input.dev_attr.attr,
3583 &sensor_dev_attr_freq1_label.dev_attr.attr,
3584 &sensor_dev_attr_freq2_input.dev_attr.attr,
3585 &sensor_dev_attr_freq2_label.dev_attr.attr,
3589 static umode_t hwmon_attributes_visible(struct kobject *kobj,
3590 struct attribute *attr, int index)
3592 struct device *dev = kobj_to_dev(kobj);
3593 struct amdgpu_device *adev = dev_get_drvdata(dev);
3594 umode_t effective_mode = attr->mode;
3595 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
3598 /* under pp one vf mode manage of hwmon attributes is not supported */
3599 if (amdgpu_sriov_is_pp_one_vf(adev))
3600 effective_mode &= ~S_IWUSR;
3602 /* Skip fan attributes if fan is not present */
3603 if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3604 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3605 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3606 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3607 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3608 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3609 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3610 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3611 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3614 /* Skip fan attributes on APU */
3615 if ((adev->flags & AMD_IS_APU) &&
3616 (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3617 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3618 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3619 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3620 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3621 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3622 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3623 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3624 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3627 /* Skip crit temp on APU */
3628 if ((((adev->flags & AMD_IS_APU) && (adev->family >= AMDGPU_FAMILY_CZ)) ||
3629 (gc_ver == IP_VERSION(9, 4, 3) || gc_ver == IP_VERSION(9, 4, 4))) &&
3630 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3631 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr))
3634 /* Skip limit attributes if DPM is not enabled */
3635 if (!adev->pm.dpm_enabled &&
3636 (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
3637 attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
3638 attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
3639 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
3640 attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3641 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
3642 attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
3643 attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
3644 attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3645 attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
3646 attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
3649 /* mask fan attributes if we have no bindings for this asic to expose */
3650 if (((amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) &&
3651 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
3652 ((amdgpu_dpm_get_fan_control_mode(adev, NULL) == -EOPNOTSUPP) &&
3653 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
3654 effective_mode &= ~S_IRUGO;
3656 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) &&
3657 attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
3658 ((amdgpu_dpm_set_fan_control_mode(adev, U32_MAX) == -EOPNOTSUPP) &&
3659 attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
3660 effective_mode &= ~S_IWUSR;
3662 /* not implemented yet for APUs other than GC 10.3.1 (vangogh) and 9.4.3 */
3663 if (((adev->family == AMDGPU_FAMILY_SI) ||
3664 ((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(10, 3, 1)) &&
3665 (gc_ver != IP_VERSION(9, 4, 3) && gc_ver != IP_VERSION(9, 4, 4)))) &&
3666 (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
3667 attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr ||
3668 attr == &sensor_dev_attr_power1_cap.dev_attr.attr ||
3669 attr == &sensor_dev_attr_power1_cap_default.dev_attr.attr))
3672 /* not implemented yet for APUs having < GC 9.3.0 (Renoir) */
3673 if (((adev->family == AMDGPU_FAMILY_SI) ||
3674 ((adev->flags & AMD_IS_APU) && (gc_ver < IP_VERSION(9, 3, 0)))) &&
3675 (attr == &sensor_dev_attr_power1_average.dev_attr.attr))
3678 /* not all products support both average and instantaneous */
3679 if (attr == &sensor_dev_attr_power1_average.dev_attr.attr &&
3680 amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_AVG_POWER, (void *)&tmp) == -EOPNOTSUPP)
3682 if (attr == &sensor_dev_attr_power1_input.dev_attr.attr &&
3683 amdgpu_hwmon_get_sensor_generic(adev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER, (void *)&tmp) == -EOPNOTSUPP)
3686 /* hide max/min values if we can't both query and manage the fan */
3687 if (((amdgpu_dpm_set_fan_speed_pwm(adev, U32_MAX) == -EOPNOTSUPP) &&
3688 (amdgpu_dpm_get_fan_speed_pwm(adev, NULL) == -EOPNOTSUPP) &&
3689 (amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) &&
3690 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP)) &&
3691 (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
3692 attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
3695 if ((amdgpu_dpm_set_fan_speed_rpm(adev, U32_MAX) == -EOPNOTSUPP) &&
3696 (amdgpu_dpm_get_fan_speed_rpm(adev, NULL) == -EOPNOTSUPP) &&
3697 (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
3698 attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
3701 if ((adev->family == AMDGPU_FAMILY_SI || /* not implemented yet */
3702 adev->family == AMDGPU_FAMILY_KV || /* not implemented yet */
3703 (gc_ver == IP_VERSION(9, 4, 3) ||
3704 gc_ver == IP_VERSION(9, 4, 4))) &&
3705 (attr == &sensor_dev_attr_in0_input.dev_attr.attr ||
3706 attr == &sensor_dev_attr_in0_label.dev_attr.attr))
3709 /* only APUs other than gc 9,4,3 have vddnb */
3710 if ((!(adev->flags & AMD_IS_APU) ||
3711 (gc_ver == IP_VERSION(9, 4, 3) ||
3712 gc_ver == IP_VERSION(9, 4, 4))) &&
3713 (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
3714 attr == &sensor_dev_attr_in1_label.dev_attr.attr))
3717 /* no mclk on APUs other than gc 9,4,3*/
3718 if (((adev->flags & AMD_IS_APU) && (gc_ver != IP_VERSION(9, 4, 3))) &&
3719 (attr == &sensor_dev_attr_freq2_input.dev_attr.attr ||
3720 attr == &sensor_dev_attr_freq2_label.dev_attr.attr))
3723 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) &&
3724 (gc_ver != IP_VERSION(9, 4, 3) && gc_ver != IP_VERSION(9, 4, 4)) &&
3725 (attr == &sensor_dev_attr_temp2_input.dev_attr.attr ||
3726 attr == &sensor_dev_attr_temp2_label.dev_attr.attr ||
3727 attr == &sensor_dev_attr_temp2_crit.dev_attr.attr ||
3728 attr == &sensor_dev_attr_temp3_input.dev_attr.attr ||
3729 attr == &sensor_dev_attr_temp3_label.dev_attr.attr ||
3730 attr == &sensor_dev_attr_temp3_crit.dev_attr.attr))
3733 /* hotspot temperature for gc 9,4,3*/
3734 if (gc_ver == IP_VERSION(9, 4, 3) ||
3735 gc_ver == IP_VERSION(9, 4, 4)) {
3736 if (attr == &sensor_dev_attr_temp1_input.dev_attr.attr ||
3737 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr ||
3738 attr == &sensor_dev_attr_temp1_label.dev_attr.attr)
3741 if (attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr ||
3742 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr)
3746 /* only SOC15 dGPUs support hotspot and mem temperatures */
3747 if (((adev->flags & AMD_IS_APU) || gc_ver < IP_VERSION(9, 0, 0)) &&
3748 (attr == &sensor_dev_attr_temp2_crit_hyst.dev_attr.attr ||
3749 attr == &sensor_dev_attr_temp3_crit_hyst.dev_attr.attr ||
3750 attr == &sensor_dev_attr_temp1_emergency.dev_attr.attr ||
3751 attr == &sensor_dev_attr_temp2_emergency.dev_attr.attr ||
3752 attr == &sensor_dev_attr_temp3_emergency.dev_attr.attr))
3755 /* only Vangogh has fast PPT limit and power labels */
3756 if (!(gc_ver == IP_VERSION(10, 3, 1)) &&
3757 (attr == &sensor_dev_attr_power2_average.dev_attr.attr ||
3758 attr == &sensor_dev_attr_power2_cap_max.dev_attr.attr ||
3759 attr == &sensor_dev_attr_power2_cap_min.dev_attr.attr ||
3760 attr == &sensor_dev_attr_power2_cap.dev_attr.attr ||
3761 attr == &sensor_dev_attr_power2_cap_default.dev_attr.attr ||
3762 attr == &sensor_dev_attr_power2_label.dev_attr.attr))
3765 return effective_mode;
3768 static const struct attribute_group hwmon_attrgroup = {
3769 .attrs = hwmon_attributes,
3770 .is_visible = hwmon_attributes_visible,
3773 static const struct attribute_group *hwmon_groups[] = {
3778 static int amdgpu_retrieve_od_settings(struct amdgpu_device *adev,
3779 enum pp_clock_type od_type,
3785 if (amdgpu_in_reset(adev))
3787 if (adev->in_suspend && !adev->in_runpm)
3790 ret = pm_runtime_get_sync(adev->dev);
3792 pm_runtime_put_autosuspend(adev->dev);
3796 size = amdgpu_dpm_print_clock_levels(adev, od_type, buf);
3798 size = sysfs_emit(buf, "\n");
3800 pm_runtime_mark_last_busy(adev->dev);
3801 pm_runtime_put_autosuspend(adev->dev);
3806 static int parse_input_od_command_lines(const char *buf,
3810 uint32_t *num_of_params)
3812 const char delimiter[3] = {' ', '\n', '\0'};
3813 uint32_t parameter_size = 0;
3814 char buf_cpy[128] = {0};
3815 char *tmp_str, *sub_str;
3818 if (count > sizeof(buf_cpy) - 1)
3821 memcpy(buf_cpy, buf, count);
3824 /* skip heading spaces */
3825 while (isspace(*tmp_str))
3830 *type = PP_OD_COMMIT_DPM_TABLE;
3833 params[parameter_size] = *type;
3835 *type = PP_OD_RESTORE_DEFAULT_TABLE;
3841 while ((sub_str = strsep(&tmp_str, delimiter)) != NULL) {
3842 if (strlen(sub_str) == 0)
3845 ret = kstrtol(sub_str, 0, ¶ms[parameter_size]);
3850 while (isspace(*tmp_str))
3854 *num_of_params = parameter_size;
3860 amdgpu_distribute_custom_od_settings(struct amdgpu_device *adev,
3861 enum PP_OD_DPM_TABLE_COMMAND cmd_type,
3865 uint32_t parameter_size = 0;
3869 if (amdgpu_in_reset(adev))
3871 if (adev->in_suspend && !adev->in_runpm)
3874 ret = parse_input_od_command_lines(in_buf,
3882 ret = pm_runtime_get_sync(adev->dev);
3886 ret = amdgpu_dpm_odn_edit_dpm_table(adev,
3893 if (cmd_type == PP_OD_COMMIT_DPM_TABLE) {
3894 ret = amdgpu_dpm_dispatch_task(adev,
3895 AMD_PP_TASK_READJUST_POWER_STATE,
3901 pm_runtime_mark_last_busy(adev->dev);
3902 pm_runtime_put_autosuspend(adev->dev);
3907 pm_runtime_mark_last_busy(adev->dev);
3909 pm_runtime_put_autosuspend(adev->dev);
3917 * The amdgpu driver provides a sysfs API for checking and adjusting the fan
3918 * control curve line.
3920 * Reading back the file shows you the current settings(temperature in Celsius
3921 * degree and fan speed in pwm) applied to every anchor point of the curve line
3922 * and their permitted ranges if changable.
3924 * Writing a desired string(with the format like "anchor_point_index temperature
3925 * fan_speed_in_pwm") to the file, change the settings for the specific anchor
3926 * point accordingly.
3928 * When you have finished the editing, write "c" (commit) to the file to commit
3931 * If you want to reset to the default value, write "r" (reset) to the file to
3934 * There are two fan control modes supported: auto and manual. With auto mode,
3935 * PMFW handles the fan speed control(how fan speed reacts to ASIC temperature).
3936 * While with manual mode, users can set their own fan curve line as what
3937 * described here. Normally the ASIC is booted up with auto mode. Any
3938 * settings via this interface will switch the fan control to manual mode
3941 static ssize_t fan_curve_show(struct kobject *kobj,
3942 struct kobj_attribute *attr,
3945 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3946 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3948 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_CURVE, buf);
3951 static ssize_t fan_curve_store(struct kobject *kobj,
3952 struct kobj_attribute *attr,
3956 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
3957 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
3959 return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
3960 PP_OD_EDIT_FAN_CURVE,
3965 static umode_t fan_curve_visible(struct amdgpu_device *adev)
3967 umode_t umode = 0000;
3969 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_CURVE_RETRIEVE)
3970 umode |= S_IRUSR | S_IRGRP | S_IROTH;
3972 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_CURVE_SET)
3979 * DOC: acoustic_limit_rpm_threshold
3981 * The amdgpu driver provides a sysfs API for checking and adjusting the
3982 * acoustic limit in RPM for fan control.
3984 * Reading back the file shows you the current setting and the permitted
3985 * ranges if changable.
3987 * Writing an integer to the file, change the setting accordingly.
3989 * When you have finished the editing, write "c" (commit) to the file to commit
3992 * If you want to reset to the default value, write "r" (reset) to the file to
3995 * This setting works under auto fan control mode only. It adjusts the PMFW's
3996 * behavior about the maximum speed in RPM the fan can spin. Setting via this
3997 * interface will switch the fan control to auto mode implicitly.
3999 static ssize_t acoustic_limit_threshold_show(struct kobject *kobj,
4000 struct kobj_attribute *attr,
4003 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
4004 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
4006 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_ACOUSTIC_LIMIT, buf);
4009 static ssize_t acoustic_limit_threshold_store(struct kobject *kobj,
4010 struct kobj_attribute *attr,
4014 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
4015 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
4017 return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
4018 PP_OD_EDIT_ACOUSTIC_LIMIT,
4023 static umode_t acoustic_limit_threshold_visible(struct amdgpu_device *adev)
4025 umode_t umode = 0000;
4027 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_LIMIT_THRESHOLD_RETRIEVE)
4028 umode |= S_IRUSR | S_IRGRP | S_IROTH;
4030 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_LIMIT_THRESHOLD_SET)
4037 * DOC: acoustic_target_rpm_threshold
4039 * The amdgpu driver provides a sysfs API for checking and adjusting the
4040 * acoustic target in RPM for fan control.
4042 * Reading back the file shows you the current setting and the permitted
4043 * ranges if changable.
4045 * Writing an integer to the file, change the setting accordingly.
4047 * When you have finished the editing, write "c" (commit) to the file to commit
4050 * If you want to reset to the default value, write "r" (reset) to the file to
4053 * This setting works under auto fan control mode only. It can co-exist with
4054 * other settings which can work also under auto mode. It adjusts the PMFW's
4055 * behavior about the maximum speed in RPM the fan can spin when ASIC
4056 * temperature is not greater than target temperature. Setting via this
4057 * interface will switch the fan control to auto mode implicitly.
4059 static ssize_t acoustic_target_threshold_show(struct kobject *kobj,
4060 struct kobj_attribute *attr,
4063 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
4064 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
4066 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_ACOUSTIC_TARGET, buf);
4069 static ssize_t acoustic_target_threshold_store(struct kobject *kobj,
4070 struct kobj_attribute *attr,
4074 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
4075 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
4077 return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
4078 PP_OD_EDIT_ACOUSTIC_TARGET,
4083 static umode_t acoustic_target_threshold_visible(struct amdgpu_device *adev)
4085 umode_t umode = 0000;
4087 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_TARGET_THRESHOLD_RETRIEVE)
4088 umode |= S_IRUSR | S_IRGRP | S_IROTH;
4090 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_ACOUSTIC_TARGET_THRESHOLD_SET)
4097 * DOC: fan_target_temperature
4099 * The amdgpu driver provides a sysfs API for checking and adjusting the
4100 * target tempeature in Celsius degree for fan control.
4102 * Reading back the file shows you the current setting and the permitted
4103 * ranges if changable.
4105 * Writing an integer to the file, change the setting accordingly.
4107 * When you have finished the editing, write "c" (commit) to the file to commit
4110 * If you want to reset to the default value, write "r" (reset) to the file to
4113 * This setting works under auto fan control mode only. It can co-exist with
4114 * other settings which can work also under auto mode. Paring with the
4115 * acoustic_target_rpm_threshold setting, they define the maximum speed in
4116 * RPM the fan can spin when ASIC temperature is not greater than target
4117 * temperature. Setting via this interface will switch the fan control to
4118 * auto mode implicitly.
4120 static ssize_t fan_target_temperature_show(struct kobject *kobj,
4121 struct kobj_attribute *attr,
4124 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
4125 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
4127 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_TARGET_TEMPERATURE, buf);
4130 static ssize_t fan_target_temperature_store(struct kobject *kobj,
4131 struct kobj_attribute *attr,
4135 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
4136 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
4138 return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
4139 PP_OD_EDIT_FAN_TARGET_TEMPERATURE,
4144 static umode_t fan_target_temperature_visible(struct amdgpu_device *adev)
4146 umode_t umode = 0000;
4148 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_TARGET_TEMPERATURE_RETRIEVE)
4149 umode |= S_IRUSR | S_IRGRP | S_IROTH;
4151 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_TARGET_TEMPERATURE_SET)
4158 * DOC: fan_minimum_pwm
4160 * The amdgpu driver provides a sysfs API for checking and adjusting the
4161 * minimum fan speed in PWM.
4163 * Reading back the file shows you the current setting and the permitted
4164 * ranges if changable.
4166 * Writing an integer to the file, change the setting accordingly.
4168 * When you have finished the editing, write "c" (commit) to the file to commit
4171 * If you want to reset to the default value, write "r" (reset) to the file to
4174 * This setting works under auto fan control mode only. It can co-exist with
4175 * other settings which can work also under auto mode. It adjusts the PMFW's
4176 * behavior about the minimum fan speed in PWM the fan should spin. Setting
4177 * via this interface will switch the fan control to auto mode implicitly.
4179 static ssize_t fan_minimum_pwm_show(struct kobject *kobj,
4180 struct kobj_attribute *attr,
4183 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
4184 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
4186 return (ssize_t)amdgpu_retrieve_od_settings(adev, OD_FAN_MINIMUM_PWM, buf);
4189 static ssize_t fan_minimum_pwm_store(struct kobject *kobj,
4190 struct kobj_attribute *attr,
4194 struct od_kobj *container = container_of(kobj, struct od_kobj, kobj);
4195 struct amdgpu_device *adev = (struct amdgpu_device *)container->priv;
4197 return (ssize_t)amdgpu_distribute_custom_od_settings(adev,
4198 PP_OD_EDIT_FAN_MINIMUM_PWM,
4203 static umode_t fan_minimum_pwm_visible(struct amdgpu_device *adev)
4205 umode_t umode = 0000;
4207 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_MINIMUM_PWM_RETRIEVE)
4208 umode |= S_IRUSR | S_IRGRP | S_IROTH;
4210 if (adev->pm.od_feature_mask & OD_OPS_SUPPORT_FAN_MINIMUM_PWM_SET)
4216 static struct od_feature_set amdgpu_od_set = {
4222 .name = "fan_curve",
4224 .is_visible = fan_curve_visible,
4225 .show = fan_curve_show,
4226 .store = fan_curve_store,
4230 .name = "acoustic_limit_rpm_threshold",
4232 .is_visible = acoustic_limit_threshold_visible,
4233 .show = acoustic_limit_threshold_show,
4234 .store = acoustic_limit_threshold_store,
4238 .name = "acoustic_target_rpm_threshold",
4240 .is_visible = acoustic_target_threshold_visible,
4241 .show = acoustic_target_threshold_show,
4242 .store = acoustic_target_threshold_store,
4246 .name = "fan_target_temperature",
4248 .is_visible = fan_target_temperature_visible,
4249 .show = fan_target_temperature_show,
4250 .store = fan_target_temperature_store,
4254 .name = "fan_minimum_pwm",
4256 .is_visible = fan_minimum_pwm_visible,
4257 .show = fan_minimum_pwm_show,
4258 .store = fan_minimum_pwm_store,
4266 static void od_kobj_release(struct kobject *kobj)
4268 struct od_kobj *od_kobj = container_of(kobj, struct od_kobj, kobj);
4273 static const struct kobj_type od_ktype = {
4274 .release = od_kobj_release,
4275 .sysfs_ops = &kobj_sysfs_ops,
4278 static void amdgpu_od_set_fini(struct amdgpu_device *adev)
4280 struct od_kobj *container, *container_next;
4281 struct od_attribute *attribute, *attribute_next;
4283 if (list_empty(&adev->pm.od_kobj_list))
4286 list_for_each_entry_safe(container, container_next,
4287 &adev->pm.od_kobj_list, entry) {
4288 list_del(&container->entry);
4290 list_for_each_entry_safe(attribute, attribute_next,
4291 &container->attribute, entry) {
4292 list_del(&attribute->entry);
4293 sysfs_remove_file(&container->kobj,
4294 &attribute->attribute.attr);
4298 kobject_put(&container->kobj);
4302 static bool amdgpu_is_od_feature_supported(struct amdgpu_device *adev,
4303 struct od_feature_ops *feature_ops)
4307 if (!feature_ops->is_visible)
4311 * If the feature has no user read and write mode set,
4312 * we can assume the feature is actually not supported.(?)
4313 * And the revelant sysfs interface should not be exposed.
4315 mode = feature_ops->is_visible(adev);
4316 if (mode & (S_IRUSR | S_IWUSR))
4322 static bool amdgpu_od_is_self_contained(struct amdgpu_device *adev,
4323 struct od_feature_container *container)
4328 * If there is no valid entry within the container, the container
4329 * is recognized as a self contained container. And the valid entry
4330 * here means it has a valid naming and it is visible/supported by
4333 for (i = 0; i < ARRAY_SIZE(container->sub_feature); i++) {
4334 if (container->sub_feature[i].name &&
4335 amdgpu_is_od_feature_supported(adev,
4336 &container->sub_feature[i].ops))
4343 static int amdgpu_od_set_init(struct amdgpu_device *adev)
4345 struct od_kobj *top_set, *sub_set;
4346 struct od_attribute *attribute;
4347 struct od_feature_container *container;
4348 struct od_feature_item *feature;
4352 /* Setup the top `gpu_od` directory which holds all other OD interfaces */
4353 top_set = kzalloc(sizeof(*top_set), GFP_KERNEL);
4356 list_add(&top_set->entry, &adev->pm.od_kobj_list);
4358 ret = kobject_init_and_add(&top_set->kobj,
4365 INIT_LIST_HEAD(&top_set->attribute);
4366 top_set->priv = adev;
4368 for (i = 0; i < ARRAY_SIZE(amdgpu_od_set.containers); i++) {
4369 container = &amdgpu_od_set.containers[i];
4371 if (!container->name)
4375 * If there is valid entries within the container, the container
4376 * will be presented as a sub directory and all its holding entries
4377 * will be presented as plain files under it.
4378 * While if there is no valid entry within the container, the container
4379 * itself will be presented as a plain file under top `gpu_od` directory.
4381 if (amdgpu_od_is_self_contained(adev, container)) {
4382 if (!amdgpu_is_od_feature_supported(adev,
4387 * The container is presented as a plain file under top `gpu_od`
4390 attribute = kzalloc(sizeof(*attribute), GFP_KERNEL);
4395 list_add(&attribute->entry, &top_set->attribute);
4397 attribute->attribute.attr.mode =
4398 container->ops.is_visible(adev);
4399 attribute->attribute.attr.name = container->name;
4400 attribute->attribute.show =
4401 container->ops.show;
4402 attribute->attribute.store =
4403 container->ops.store;
4404 ret = sysfs_create_file(&top_set->kobj,
4405 &attribute->attribute.attr);
4409 /* The container is presented as a sub directory. */
4410 sub_set = kzalloc(sizeof(*sub_set), GFP_KERNEL);
4415 list_add(&sub_set->entry, &adev->pm.od_kobj_list);
4417 ret = kobject_init_and_add(&sub_set->kobj,
4424 INIT_LIST_HEAD(&sub_set->attribute);
4425 sub_set->priv = adev;
4427 for (j = 0; j < ARRAY_SIZE(container->sub_feature); j++) {
4428 feature = &container->sub_feature[j];
4432 if (!amdgpu_is_od_feature_supported(adev,
4437 * With the container presented as a sub directory, the entry within
4438 * it is presented as a plain file under the sub directory.
4440 attribute = kzalloc(sizeof(*attribute), GFP_KERNEL);
4445 list_add(&attribute->entry, &sub_set->attribute);
4447 attribute->attribute.attr.mode =
4448 feature->ops.is_visible(adev);
4449 attribute->attribute.attr.name = feature->name;
4450 attribute->attribute.show =
4452 attribute->attribute.store =
4454 ret = sysfs_create_file(&sub_set->kobj,
4455 &attribute->attribute.attr);
4463 * If gpu_od is the only member in the list, that means gpu_od is an
4464 * empty directory, so remove it.
4466 if (list_is_singular(&adev->pm.od_kobj_list))
4472 amdgpu_od_set_fini(adev);
4477 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
4479 enum amdgpu_sriov_vf_mode mode;
4483 if (adev->pm.sysfs_initialized)
4486 INIT_LIST_HEAD(&adev->pm.pm_attr_list);
4488 if (adev->pm.dpm_enabled == 0)
4491 mode = amdgpu_virt_get_sriov_vf_mode(adev);
4493 /* under multi-vf mode, the hwmon attributes are all not supported */
4494 if (mode != SRIOV_VF_MODE_MULTI_VF) {
4495 adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
4498 if (IS_ERR(adev->pm.int_hwmon_dev)) {
4499 ret = PTR_ERR(adev->pm.int_hwmon_dev);
4500 dev_err(adev->dev, "Unable to register hwmon device: %d\n", ret);
4506 case SRIOV_VF_MODE_ONE_VF:
4507 mask = ATTR_FLAG_ONEVF;
4509 case SRIOV_VF_MODE_MULTI_VF:
4512 case SRIOV_VF_MODE_BARE_METAL:
4514 mask = ATTR_FLAG_MASK_ALL;
4518 ret = amdgpu_device_attr_create_groups(adev,
4519 amdgpu_device_attrs,
4520 ARRAY_SIZE(amdgpu_device_attrs),
4522 &adev->pm.pm_attr_list);
4526 if (amdgpu_dpm_is_overdrive_supported(adev)) {
4527 ret = amdgpu_od_set_init(adev);
4530 } else if (adev->pm.pp_feature & PP_OVERDRIVE_MASK) {
4531 dev_info(adev->dev, "overdrive feature is not supported\n");
4534 if (amdgpu_dpm_get_pm_policy_info(adev, PP_PM_POLICY_NONE, NULL) !=
4536 ret = devm_device_add_group(adev->dev,
4537 &amdgpu_pm_policy_attr_group);
4542 adev->pm.sysfs_initialized = true;
4547 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list);
4549 if (adev->pm.int_hwmon_dev)
4550 hwmon_device_unregister(adev->pm.int_hwmon_dev);
4555 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
4557 amdgpu_od_set_fini(adev);
4559 if (adev->pm.int_hwmon_dev)
4560 hwmon_device_unregister(adev->pm.int_hwmon_dev);
4562 amdgpu_device_attr_remove_groups(adev, &adev->pm.pm_attr_list);
4568 #if defined(CONFIG_DEBUG_FS)
4570 static void amdgpu_debugfs_prints_cpu_info(struct seq_file *m,
4571 struct amdgpu_device *adev)
4576 uint32_t num_cpu_cores = amdgpu_dpm_get_num_cpu_cores(adev);
4578 if (amdgpu_dpm_is_cclk_dpm_supported(adev)) {
4579 p_val = kcalloc(num_cpu_cores, sizeof(uint16_t),
4582 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_CPU_CLK,
4583 (void *)p_val, &size)) {
4584 for (i = 0; i < num_cpu_cores; i++)
4585 seq_printf(m, "\t%u MHz (CPU%d)\n",
4593 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
4595 uint32_t mp1_ver = amdgpu_ip_version(adev, MP1_HWIP, 0);
4596 uint32_t gc_ver = amdgpu_ip_version(adev, GC_HWIP, 0);
4598 uint64_t value64 = 0;
4603 size = sizeof(value);
4604 seq_printf(m, "GFX Clocks and Power:\n");
4606 amdgpu_debugfs_prints_cpu_info(m, adev);
4608 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
4609 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
4610 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
4611 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
4612 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
4613 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
4614 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
4615 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
4616 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
4617 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
4618 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
4619 seq_printf(m, "\t%u mV (VDDNB)\n", value);
4620 size = sizeof(uint32_t);
4621 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_AVG_POWER, (void *)&query, &size)) {
4622 if (adev->flags & AMD_IS_APU)
4623 seq_printf(m, "\t%u.%02u W (average SoC including CPU)\n", query >> 8, query & 0xff);
4625 seq_printf(m, "\t%u.%02u W (average SoC)\n", query >> 8, query & 0xff);
4627 size = sizeof(uint32_t);
4628 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_INPUT_POWER, (void *)&query, &size)) {
4629 if (adev->flags & AMD_IS_APU)
4630 seq_printf(m, "\t%u.%02u W (current SoC including CPU)\n", query >> 8, query & 0xff);
4632 seq_printf(m, "\t%u.%02u W (current SoC)\n", query >> 8, query & 0xff);
4634 size = sizeof(value);
4635 seq_printf(m, "\n");
4638 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
4639 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
4642 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
4643 seq_printf(m, "GPU Load: %u %%\n", value);
4645 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MEM_LOAD, (void *)&value, &size))
4646 seq_printf(m, "MEM Load: %u %%\n", value);
4648 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_LOAD, (void *)&value, &size))
4649 seq_printf(m, "VCN Load: %u %%\n", value);
4651 seq_printf(m, "\n");
4653 /* SMC feature mask */
4654 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
4655 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
4657 /* ASICs greater than CHIP_VEGA20 supports these sensors */
4658 if (gc_ver != IP_VERSION(9, 4, 0) && mp1_ver > IP_VERSION(9, 0, 0)) {
4660 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCN_POWER_STATE, (void *)&value, &size)) {
4662 seq_printf(m, "VCN: Powered down\n");
4664 seq_printf(m, "VCN: Powered up\n");
4665 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
4666 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
4667 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
4668 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
4671 seq_printf(m, "\n");
4674 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
4676 seq_printf(m, "UVD: Powered down\n");
4678 seq_printf(m, "UVD: Powered up\n");
4679 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
4680 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
4681 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
4682 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
4685 seq_printf(m, "\n");
4688 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
4690 seq_printf(m, "VCE: Powered down\n");
4692 seq_printf(m, "VCE: Powered up\n");
4693 if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
4694 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
4702 static const struct cg_flag_name clocks[] = {
4703 {AMD_CG_SUPPORT_GFX_FGCG, "Graphics Fine Grain Clock Gating"},
4704 {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
4705 {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
4706 {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
4707 {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
4708 {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
4709 {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
4710 {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
4711 {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
4712 {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
4713 {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
4714 {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
4715 {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
4716 {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
4717 {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
4718 {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
4719 {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
4720 {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
4721 {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
4722 {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
4723 {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
4724 {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
4725 {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
4726 {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
4727 {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
4728 {AMD_CG_SUPPORT_VCN_MGCG, "VCN Medium Grain Clock Gating"},
4729 {AMD_CG_SUPPORT_HDP_DS, "Host Data Path Deep Sleep"},
4730 {AMD_CG_SUPPORT_HDP_SD, "Host Data Path Shutdown"},
4731 {AMD_CG_SUPPORT_IH_CG, "Interrupt Handler Clock Gating"},
4732 {AMD_CG_SUPPORT_JPEG_MGCG, "JPEG Medium Grain Clock Gating"},
4733 {AMD_CG_SUPPORT_REPEATER_FGCG, "Repeater Fine Grain Clock Gating"},
4734 {AMD_CG_SUPPORT_GFX_PERF_CLK, "Perfmon Clock Gating"},
4735 {AMD_CG_SUPPORT_ATHUB_MGCG, "Address Translation Hub Medium Grain Clock Gating"},
4736 {AMD_CG_SUPPORT_ATHUB_LS, "Address Translation Hub Light Sleep"},
4740 static void amdgpu_parse_cg_state(struct seq_file *m, u64 flags)
4744 for (i = 0; clocks[i].flag; i++)
4745 seq_printf(m, "\t%s: %s\n", clocks[i].name,
4746 (flags & clocks[i].flag) ? "On" : "Off");
4749 static int amdgpu_debugfs_pm_info_show(struct seq_file *m, void *unused)
4751 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
4752 struct drm_device *dev = adev_to_drm(adev);
4756 if (amdgpu_in_reset(adev))
4758 if (adev->in_suspend && !adev->in_runpm)
4761 r = pm_runtime_get_sync(dev->dev);
4763 pm_runtime_put_autosuspend(dev->dev);
4767 if (amdgpu_dpm_debugfs_print_current_performance_level(adev, m)) {
4768 r = amdgpu_debugfs_pm_info_pp(m, adev);
4773 amdgpu_device_ip_get_clockgating_state(adev, &flags);
4775 seq_printf(m, "Clock Gating Flags Mask: 0x%llx\n", flags);
4776 amdgpu_parse_cg_state(m, flags);
4777 seq_printf(m, "\n");
4780 pm_runtime_mark_last_busy(dev->dev);
4781 pm_runtime_put_autosuspend(dev->dev);
4786 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_pm_info);
4789 * amdgpu_pm_priv_buffer_read - Read memory region allocated to FW
4791 * Reads debug memory region allocated to PMFW
4793 static ssize_t amdgpu_pm_prv_buffer_read(struct file *f, char __user *buf,
4794 size_t size, loff_t *pos)
4796 struct amdgpu_device *adev = file_inode(f)->i_private;
4797 size_t smu_prv_buf_size;
4801 if (amdgpu_in_reset(adev))
4803 if (adev->in_suspend && !adev->in_runpm)
4806 ret = amdgpu_dpm_get_smu_prv_buf_details(adev, &smu_prv_buf, &smu_prv_buf_size);
4810 if (!smu_prv_buf || !smu_prv_buf_size)
4813 return simple_read_from_buffer(buf, size, pos, smu_prv_buf,
4817 static const struct file_operations amdgpu_debugfs_pm_prv_buffer_fops = {
4818 .owner = THIS_MODULE,
4819 .open = simple_open,
4820 .read = amdgpu_pm_prv_buffer_read,
4821 .llseek = default_llseek,
4826 void amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
4828 #if defined(CONFIG_DEBUG_FS)
4829 struct drm_minor *minor = adev_to_drm(adev)->primary;
4830 struct dentry *root = minor->debugfs_root;
4832 if (!adev->pm.dpm_enabled)
4835 debugfs_create_file("amdgpu_pm_info", 0444, root, adev,
4836 &amdgpu_debugfs_pm_info_fops);
4838 if (adev->pm.smu_prv_buffer_size > 0)
4839 debugfs_create_file_size("amdgpu_pm_prv_buffer", 0444, root,
4841 &amdgpu_debugfs_pm_prv_buffer_fops,
4842 adev->pm.smu_prv_buffer_size);
4844 amdgpu_dpm_stb_debug_fs_init(adev);