1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * ASIX AX8817X based USB 2.0 Ethernet Devices
7 * Copyright (c) 2002-2003 TiVo Inc.
12 #define PHY_MODE_MARVELL 0x0000
13 #define MII_MARVELL_LED_CTRL 0x0018
14 #define MII_MARVELL_STATUS 0x001b
15 #define MII_MARVELL_CTRL 0x0014
17 #define MARVELL_LED_MANUAL 0x0019
19 #define MARVELL_STATUS_HWCFG 0x0004
21 #define MARVELL_CTRL_TXDELAY 0x0002
22 #define MARVELL_CTRL_RXDELAY 0x0080
24 #define PHY_MODE_RTL8211CL 0x000C
26 #define AX88772A_PHY14H 0x14
27 #define AX88772A_PHY14H_DEFAULT 0x442C
29 #define AX88772A_PHY15H 0x15
30 #define AX88772A_PHY15H_DEFAULT 0x03C8
32 #define AX88772A_PHY16H 0x16
33 #define AX88772A_PHY16H_DEFAULT 0x4044
35 struct ax88172_int_data {
43 static void asix_status(struct usbnet *dev, struct urb *urb)
45 struct ax88172_int_data *event;
48 if (urb->actual_length < 8)
51 event = urb->transfer_buffer;
52 link = event->link & 0x01;
53 if (netif_carrier_ok(dev->net) != link) {
54 usbnet_link_change(dev, link, 1);
55 netdev_dbg(dev->net, "Link Status is: %d\n", link);
59 static void asix_set_netdev_dev_addr(struct usbnet *dev, u8 *addr)
61 if (is_valid_ether_addr(addr)) {
62 memcpy(dev->net->dev_addr, addr, ETH_ALEN);
64 netdev_info(dev->net, "invalid hw address, using random\n");
65 eth_hw_addr_random(dev->net);
69 /* Get the PHY Identifier from the PHYSID1 & PHYSID2 MII registers */
70 static u32 asix_get_phyid(struct usbnet *dev)
76 /* Poll for the rare case the FW or phy isn't ready yet. */
77 for (i = 0; i < 100; i++) {
78 phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID1);
81 if (phy_reg != 0 && phy_reg != 0xFFFF)
86 if (phy_reg <= 0 || phy_reg == 0xFFFF)
89 phy_id = (phy_reg & 0xffff) << 16;
91 phy_reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_PHYSID2);
95 phy_id |= (phy_reg & 0xffff);
100 static u32 asix_get_link(struct net_device *net)
102 struct usbnet *dev = netdev_priv(net);
104 return mii_link_ok(&dev->mii);
107 static int asix_ioctl (struct net_device *net, struct ifreq *rq, int cmd)
109 struct usbnet *dev = netdev_priv(net);
111 return generic_mii_ioctl(&dev->mii, if_mii(rq), cmd, NULL);
114 /* We need to override some ethtool_ops so we require our
115 own structure so we don't interfere with other usbnet
116 devices that may be connected at the same time. */
117 static const struct ethtool_ops ax88172_ethtool_ops = {
118 .get_drvinfo = asix_get_drvinfo,
119 .get_link = asix_get_link,
120 .get_msglevel = usbnet_get_msglevel,
121 .set_msglevel = usbnet_set_msglevel,
122 .get_wol = asix_get_wol,
123 .set_wol = asix_set_wol,
124 .get_eeprom_len = asix_get_eeprom_len,
125 .get_eeprom = asix_get_eeprom,
126 .set_eeprom = asix_set_eeprom,
127 .nway_reset = usbnet_nway_reset,
128 .get_link_ksettings = usbnet_get_link_ksettings_mii,
129 .set_link_ksettings = usbnet_set_link_ksettings_mii,
132 static void ax88172_set_multicast(struct net_device *net)
134 struct usbnet *dev = netdev_priv(net);
135 struct asix_data *data = (struct asix_data *)&dev->data;
138 if (net->flags & IFF_PROMISC) {
140 } else if (net->flags & IFF_ALLMULTI ||
141 netdev_mc_count(net) > AX_MAX_MCAST) {
143 } else if (netdev_mc_empty(net)) {
144 /* just broadcast and directed */
146 /* We use the 20 byte dev->data
147 * for our 8 byte filter buffer
148 * to avoid allocating memory that
149 * is tricky to free later */
150 struct netdev_hw_addr *ha;
153 memset(data->multi_filter, 0, AX_MCAST_FILTER_SIZE);
155 /* Build the multicast hash filter. */
156 netdev_for_each_mc_addr(ha, net) {
157 crc_bits = ether_crc(ETH_ALEN, ha->addr) >> 26;
158 data->multi_filter[crc_bits >> 3] |=
162 asix_write_cmd_async(dev, AX_CMD_WRITE_MULTI_FILTER, 0, 0,
163 AX_MCAST_FILTER_SIZE, data->multi_filter);
168 asix_write_cmd_async(dev, AX_CMD_WRITE_RX_CTL, rx_ctl, 0, 0, NULL);
171 static int ax88172_link_reset(struct usbnet *dev)
174 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
176 mii_check_media(&dev->mii, 1, 1);
177 mii_ethtool_gset(&dev->mii, &ecmd);
178 mode = AX88172_MEDIUM_DEFAULT;
180 if (ecmd.duplex != DUPLEX_FULL)
181 mode |= ~AX88172_MEDIUM_FD;
183 netdev_dbg(dev->net, "ax88172_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
184 ethtool_cmd_speed(&ecmd), ecmd.duplex, mode);
186 asix_write_medium_mode(dev, mode, 0);
191 static const struct net_device_ops ax88172_netdev_ops = {
192 .ndo_open = usbnet_open,
193 .ndo_stop = usbnet_stop,
194 .ndo_start_xmit = usbnet_start_xmit,
195 .ndo_tx_timeout = usbnet_tx_timeout,
196 .ndo_change_mtu = usbnet_change_mtu,
197 .ndo_get_stats64 = dev_get_tstats64,
198 .ndo_set_mac_address = eth_mac_addr,
199 .ndo_validate_addr = eth_validate_addr,
200 .ndo_do_ioctl = asix_ioctl,
201 .ndo_set_rx_mode = ax88172_set_multicast,
204 static void asix_phy_reset(struct usbnet *dev, unsigned int reset_bits)
206 unsigned int timeout = 5000;
208 asix_mdio_write(dev->net, dev->mii.phy_id, MII_BMCR, reset_bits);
210 /* give phy_id a chance to process reset */
213 /* See IEEE 802.3 "22.2.4.1.1 Reset": 500ms max */
215 if (asix_mdio_read(dev->net, dev->mii.phy_id, MII_BMCR)
222 netdev_err(dev->net, "BMCR_RESET timeout on phy_id %d\n",
226 static int ax88172_bind(struct usbnet *dev, struct usb_interface *intf)
229 u8 buf[ETH_ALEN] = {0};
231 unsigned long gpio_bits = dev->driver_info->data;
233 usbnet_get_endpoints(dev,intf);
235 /* Toggle the GPIOs in a manufacturer/model specific way */
236 for (i = 2; i >= 0; i--) {
237 ret = asix_write_cmd(dev, AX_CMD_WRITE_GPIOS,
238 (gpio_bits >> (i * 8)) & 0xff, 0, 0, NULL, 0);
244 ret = asix_write_rx_ctl(dev, 0x80, 0);
248 /* Get the MAC address */
249 ret = asix_read_cmd(dev, AX88172_CMD_READ_NODE_ID,
250 0, 0, ETH_ALEN, buf, 0);
252 netdev_dbg(dev->net, "read AX_CMD_READ_NODE_ID failed: %d\n",
257 asix_set_netdev_dev_addr(dev, buf);
259 /* Initialize MII structure */
260 dev->mii.dev = dev->net;
261 dev->mii.mdio_read = asix_mdio_read;
262 dev->mii.mdio_write = asix_mdio_write;
263 dev->mii.phy_id_mask = 0x3f;
264 dev->mii.reg_num_mask = 0x1f;
266 dev->mii.phy_id = asix_read_phy_addr(dev, true);
267 if (dev->mii.phy_id < 0)
268 return dev->mii.phy_id;
270 dev->net->netdev_ops = &ax88172_netdev_ops;
271 dev->net->ethtool_ops = &ax88172_ethtool_ops;
272 dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
273 dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
275 asix_phy_reset(dev, BMCR_RESET);
276 asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
277 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
278 mii_nway_restart(&dev->mii);
286 static void ax88772_ethtool_get_strings(struct net_device *netdev, u32 sset,
291 net_selftest_get_strings(data);
296 static int ax88772_ethtool_get_sset_count(struct net_device *ndev, int sset)
300 return net_selftest_get_count();
306 static const struct ethtool_ops ax88772_ethtool_ops = {
307 .get_drvinfo = asix_get_drvinfo,
308 .get_link = usbnet_get_link,
309 .get_msglevel = usbnet_get_msglevel,
310 .set_msglevel = usbnet_set_msglevel,
311 .get_wol = asix_get_wol,
312 .set_wol = asix_set_wol,
313 .get_eeprom_len = asix_get_eeprom_len,
314 .get_eeprom = asix_get_eeprom,
315 .set_eeprom = asix_set_eeprom,
316 .nway_reset = phy_ethtool_nway_reset,
317 .get_link_ksettings = phy_ethtool_get_link_ksettings,
318 .set_link_ksettings = phy_ethtool_set_link_ksettings,
319 .self_test = net_selftest,
320 .get_strings = ax88772_ethtool_get_strings,
321 .get_sset_count = ax88772_ethtool_get_sset_count,
324 static int ax88772_reset(struct usbnet *dev)
326 struct asix_data *data = (struct asix_data *)&dev->data;
327 struct asix_common_private *priv = dev->driver_priv;
330 /* Rewrite MAC address */
331 ether_addr_copy(data->mac_addr, dev->net->dev_addr);
332 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
333 ETH_ALEN, data->mac_addr, 0);
337 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
338 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
342 ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, 0);
346 phy_start(priv->phydev);
354 static int ax88772_hw_reset(struct usbnet *dev, int in_pm)
356 struct asix_data *data = (struct asix_data *)&dev->data;
360 ret = asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_2 |
361 AX_GPIO_GPO2EN, 5, in_pm);
365 embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
367 ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy,
370 netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
375 ret = asix_sw_reset(dev, AX_SWRESET_IPPD, in_pm);
379 usleep_range(10000, 11000);
381 ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
387 ret = asix_sw_reset(dev, AX_SWRESET_IPRL | AX_SWRESET_PRL,
392 ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_PRL,
400 if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
406 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
410 ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
414 ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
415 AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
416 AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
418 netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
422 /* Rewrite MAC address */
423 ether_addr_copy(data->mac_addr, dev->net->dev_addr);
424 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0,
425 ETH_ALEN, data->mac_addr, in_pm);
429 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
430 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
434 rx_ctl = asix_read_rx_ctl(dev, in_pm);
435 netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
438 rx_ctl = asix_read_medium_status(dev, in_pm);
440 "Medium Status is 0x%04x after all initializations\n",
449 static int ax88772a_hw_reset(struct usbnet *dev, int in_pm)
451 struct asix_data *data = (struct asix_data *)&dev->data;
453 u16 rx_ctl, phy14h, phy15h, phy16h;
456 ret = asix_write_gpio(dev, AX_GPIO_RSE, 5, in_pm);
460 embd_phy = ((dev->mii.phy_id & 0x1f) == 0x10 ? 1 : 0);
462 ret = asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, embd_phy |
463 AX_PHYSEL_SSEN, 0, 0, NULL, in_pm);
465 netdev_dbg(dev->net, "Select PHY #1 failed: %d\n", ret);
468 usleep_range(10000, 11000);
470 ret = asix_sw_reset(dev, AX_SWRESET_IPPD | AX_SWRESET_IPRL, in_pm);
474 usleep_range(10000, 11000);
476 ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
482 ret = asix_sw_reset(dev, AX_SWRESET_CLEAR, in_pm);
486 ret = asix_sw_reset(dev, AX_SWRESET_IPRL, in_pm);
492 if (in_pm && (!asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
498 ret = asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0,
499 0, 1, &chipcode, in_pm);
503 if ((chipcode & AX_CHIPCODE_MASK) == AX_AX88772B_CHIPCODE) {
504 ret = asix_write_cmd(dev, AX_QCTCTRL, 0x8000, 0x8001,
507 netdev_dbg(dev->net, "Write BQ setting failed: %d\n",
511 } else if ((chipcode & AX_CHIPCODE_MASK) == AX_AX88772A_CHIPCODE) {
512 /* Check if the PHY registers have default settings */
513 phy14h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
515 phy15h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
517 phy16h = asix_mdio_read_nopm(dev->net, dev->mii.phy_id,
521 "772a_hw_reset: MR20=0x%x MR21=0x%x MR22=0x%x\n",
522 phy14h, phy15h, phy16h);
524 /* Restore PHY registers default setting if not */
525 if (phy14h != AX88772A_PHY14H_DEFAULT)
526 asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
528 AX88772A_PHY14H_DEFAULT);
529 if (phy15h != AX88772A_PHY15H_DEFAULT)
530 asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
532 AX88772A_PHY15H_DEFAULT);
533 if (phy16h != AX88772A_PHY16H_DEFAULT)
534 asix_mdio_write_nopm(dev->net, dev->mii.phy_id,
536 AX88772A_PHY16H_DEFAULT);
539 ret = asix_write_cmd(dev, AX_CMD_WRITE_IPG0,
540 AX88772_IPG0_DEFAULT | AX88772_IPG1_DEFAULT,
541 AX88772_IPG2_DEFAULT, 0, NULL, in_pm);
543 netdev_dbg(dev->net, "Write IPG,IPG1,IPG2 failed: %d\n", ret);
547 /* Rewrite MAC address */
548 memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
549 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
550 data->mac_addr, in_pm);
554 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
555 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
559 ret = asix_write_medium_mode(dev, AX88772_MEDIUM_DEFAULT, in_pm);
563 /* Set RX_CTL to default values with 2k buffer, and enable cactus */
564 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, in_pm);
568 rx_ctl = asix_read_rx_ctl(dev, in_pm);
569 netdev_dbg(dev->net, "RX_CTL is 0x%04x after all initializations\n",
572 rx_ctl = asix_read_medium_status(dev, in_pm);
574 "Medium Status is 0x%04x after all initializations\n",
583 static const struct net_device_ops ax88772_netdev_ops = {
584 .ndo_open = usbnet_open,
585 .ndo_stop = usbnet_stop,
586 .ndo_start_xmit = usbnet_start_xmit,
587 .ndo_tx_timeout = usbnet_tx_timeout,
588 .ndo_change_mtu = usbnet_change_mtu,
589 .ndo_get_stats64 = dev_get_tstats64,
590 .ndo_set_mac_address = asix_set_mac_address,
591 .ndo_validate_addr = eth_validate_addr,
592 .ndo_do_ioctl = phy_do_ioctl_running,
593 .ndo_set_rx_mode = asix_set_multicast,
596 static void ax88772_suspend(struct usbnet *dev)
598 struct asix_common_private *priv = dev->driver_priv;
601 if (netif_running(dev->net))
602 phy_stop(priv->phydev);
604 /* Stop MAC operation */
605 medium = asix_read_medium_status(dev, 1);
606 medium &= ~AX_MEDIUM_RE;
607 asix_write_medium_mode(dev, medium, 1);
609 netdev_dbg(dev->net, "ax88772_suspend: medium=0x%04x\n",
610 asix_read_medium_status(dev, 1));
613 static int asix_suspend(struct usb_interface *intf, pm_message_t message)
615 struct usbnet *dev = usb_get_intfdata(intf);
616 struct asix_common_private *priv = dev->driver_priv;
618 if (priv && priv->suspend)
621 return usbnet_suspend(intf, message);
624 static void ax88772_resume(struct usbnet *dev)
626 struct asix_common_private *priv = dev->driver_priv;
629 for (i = 0; i < 3; i++)
630 if (!ax88772_hw_reset(dev, 1))
633 if (netif_running(dev->net))
634 phy_start(priv->phydev);
637 static void ax88772a_resume(struct usbnet *dev)
639 struct asix_common_private *priv = dev->driver_priv;
642 for (i = 0; i < 3; i++) {
643 if (!ax88772a_hw_reset(dev, 1))
647 if (netif_running(dev->net))
648 phy_start(priv->phydev);
651 static int asix_resume(struct usb_interface *intf)
653 struct usbnet *dev = usb_get_intfdata(intf);
654 struct asix_common_private *priv = dev->driver_priv;
656 if (priv && priv->resume)
659 return usbnet_resume(intf);
662 static int ax88772_init_mdio(struct usbnet *dev)
664 struct asix_common_private *priv = dev->driver_priv;
666 priv->mdio = devm_mdiobus_alloc(&dev->udev->dev);
670 priv->mdio->priv = dev;
671 priv->mdio->read = &asix_mdio_bus_read;
672 priv->mdio->write = &asix_mdio_bus_write;
673 priv->mdio->name = "Asix MDIO Bus";
674 /* mii bus name is usb-<usb bus number>-<usb device number> */
675 snprintf(priv->mdio->id, MII_BUS_ID_SIZE, "usb-%03d:%03d",
676 dev->udev->bus->busnum, dev->udev->devnum);
678 return devm_mdiobus_register(&dev->udev->dev, priv->mdio);
681 static int ax88772_init_phy(struct usbnet *dev)
683 struct asix_common_private *priv = dev->driver_priv;
686 ret = asix_read_phy_addr(dev, true);
690 priv->phy_addr = ret;
692 snprintf(priv->phy_name, sizeof(priv->phy_name), PHY_ID_FMT,
693 priv->mdio->id, priv->phy_addr);
695 priv->phydev = phy_connect(dev->net, priv->phy_name, &asix_adjust_link,
696 PHY_INTERFACE_MODE_INTERNAL);
697 if (IS_ERR(priv->phydev)) {
698 netdev_err(dev->net, "Could not connect to PHY device %s\n",
700 ret = PTR_ERR(priv->phydev);
704 priv->phydev->mac_managed_pm = 1;
706 phy_attached_info(priv->phydev);
711 static int ax88772_bind(struct usbnet *dev, struct usb_interface *intf)
713 u8 buf[ETH_ALEN] = {0}, chipcode = 0;
714 struct asix_common_private *priv;
718 usbnet_get_endpoints(dev, intf);
720 /* Maybe the boot loader passed the MAC address via device tree */
721 if (!eth_platform_get_mac_address(&dev->udev->dev, buf)) {
722 netif_dbg(dev, ifup, dev->net,
723 "MAC address read from device tree");
725 /* Try getting the MAC address from EEPROM */
726 if (dev->driver_info->data & FLAG_EEPROM_MAC) {
727 for (i = 0; i < (ETH_ALEN >> 1); i++) {
728 ret = asix_read_cmd(dev, AX_CMD_READ_EEPROM,
729 0x04 + i, 0, 2, buf + i * 2,
735 ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID,
736 0, 0, ETH_ALEN, buf, 0);
740 netdev_dbg(dev->net, "Failed to read MAC address: %d\n",
746 asix_set_netdev_dev_addr(dev, buf);
748 dev->net->netdev_ops = &ax88772_netdev_ops;
749 dev->net->ethtool_ops = &ax88772_ethtool_ops;
750 dev->net->needed_headroom = 4; /* cf asix_tx_fixup() */
751 dev->net->needed_tailroom = 4; /* cf asix_tx_fixup() */
753 asix_read_cmd(dev, AX_CMD_STATMNGSTS_REG, 0, 0, 1, &chipcode, 0);
754 chipcode &= AX_CHIPCODE_MASK;
756 ret = (chipcode == AX_AX88772_CHIPCODE) ? ax88772_hw_reset(dev, 0) :
757 ax88772a_hw_reset(dev, 0);
760 netdev_dbg(dev->net, "Failed to reset AX88772: %d\n", ret);
764 /* Read PHYID register *AFTER* the PHY was reset properly */
765 phyid = asix_get_phyid(dev);
766 netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
768 /* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
769 if (dev->driver_info->flags & FLAG_FRAMING_AX) {
770 /* hard_mtu is still the default - the device does not support
772 dev->rx_urb_size = 2048;
775 priv = devm_kzalloc(&dev->udev->dev, sizeof(*priv), GFP_KERNEL);
779 dev->driver_priv = priv;
781 priv->presvd_phy_bmcr = 0;
782 priv->presvd_phy_advertise = 0;
783 if (chipcode == AX_AX88772_CHIPCODE) {
784 priv->resume = ax88772_resume;
785 priv->suspend = ax88772_suspend;
787 priv->resume = ax88772a_resume;
788 priv->suspend = ax88772_suspend;
791 ret = ax88772_init_mdio(dev);
795 return ax88772_init_phy(dev);
798 static int ax88772_stop(struct usbnet *dev)
800 struct asix_common_private *priv = dev->driver_priv;
802 /* On unplugged USB, we will get MDIO communication errors and the
803 * PHY will be set in to PHY_HALTED state.
805 if (priv->phydev->state != PHY_HALTED)
806 phy_stop(priv->phydev);
811 static void ax88772_unbind(struct usbnet *dev, struct usb_interface *intf)
813 struct asix_common_private *priv = dev->driver_priv;
815 phy_disconnect(priv->phydev);
816 asix_rx_fixup_common_free(dev->driver_priv);
819 static const struct ethtool_ops ax88178_ethtool_ops = {
820 .get_drvinfo = asix_get_drvinfo,
821 .get_link = asix_get_link,
822 .get_msglevel = usbnet_get_msglevel,
823 .set_msglevel = usbnet_set_msglevel,
824 .get_wol = asix_get_wol,
825 .set_wol = asix_set_wol,
826 .get_eeprom_len = asix_get_eeprom_len,
827 .get_eeprom = asix_get_eeprom,
828 .set_eeprom = asix_set_eeprom,
829 .nway_reset = usbnet_nway_reset,
830 .get_link_ksettings = usbnet_get_link_ksettings_mii,
831 .set_link_ksettings = usbnet_set_link_ksettings_mii,
834 static int marvell_phy_init(struct usbnet *dev)
836 struct asix_data *data = (struct asix_data *)&dev->data;
839 netdev_dbg(dev->net, "marvell_phy_init()\n");
841 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MII_MARVELL_STATUS);
842 netdev_dbg(dev->net, "MII_MARVELL_STATUS = 0x%04x\n", reg);
844 asix_mdio_write(dev->net, dev->mii.phy_id, MII_MARVELL_CTRL,
845 MARVELL_CTRL_RXDELAY | MARVELL_CTRL_TXDELAY);
848 reg = asix_mdio_read(dev->net, dev->mii.phy_id,
849 MII_MARVELL_LED_CTRL);
850 netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (1) = 0x%04x\n", reg);
854 asix_mdio_write(dev->net, dev->mii.phy_id,
855 MII_MARVELL_LED_CTRL, reg);
857 reg = asix_mdio_read(dev->net, dev->mii.phy_id,
858 MII_MARVELL_LED_CTRL);
859 netdev_dbg(dev->net, "MII_MARVELL_LED_CTRL (2) = 0x%04x\n", reg);
866 static int rtl8211cl_phy_init(struct usbnet *dev)
868 struct asix_data *data = (struct asix_data *)&dev->data;
870 netdev_dbg(dev->net, "rtl8211cl_phy_init()\n");
872 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0005);
873 asix_mdio_write (dev->net, dev->mii.phy_id, 0x0c, 0);
874 asix_mdio_write (dev->net, dev->mii.phy_id, 0x01,
875 asix_mdio_read (dev->net, dev->mii.phy_id, 0x01) | 0x0080);
876 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
878 if (data->ledmode == 12) {
879 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0x0002);
880 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1a, 0x00cb);
881 asix_mdio_write (dev->net, dev->mii.phy_id, 0x1f, 0);
887 static int marvell_led_status(struct usbnet *dev, u16 speed)
889 u16 reg = asix_mdio_read(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL);
891 netdev_dbg(dev->net, "marvell_led_status() read 0x%04x\n", reg);
893 /* Clear out the center LED bits - 0x03F0 */
907 netdev_dbg(dev->net, "marvell_led_status() writing 0x%04x\n", reg);
908 asix_mdio_write(dev->net, dev->mii.phy_id, MARVELL_LED_MANUAL, reg);
913 static int ax88178_reset(struct usbnet *dev)
915 struct asix_data *data = (struct asix_data *)&dev->data;
922 asix_read_cmd(dev, AX_CMD_READ_GPIOS, 0, 0, 1, &status, 0);
923 netdev_dbg(dev->net, "GPIO Status: 0x%04x\n", status);
925 asix_write_cmd(dev, AX_CMD_WRITE_ENABLE, 0, 0, 0, NULL, 0);
926 asix_read_cmd(dev, AX_CMD_READ_EEPROM, 0x0017, 0, 2, &eeprom, 0);
927 asix_write_cmd(dev, AX_CMD_WRITE_DISABLE, 0, 0, 0, NULL, 0);
929 netdev_dbg(dev->net, "EEPROM index 0x17 is 0x%04x\n", eeprom);
931 if (eeprom == cpu_to_le16(0xffff)) {
932 data->phymode = PHY_MODE_MARVELL;
936 data->phymode = le16_to_cpu(eeprom) & 0x7F;
937 data->ledmode = le16_to_cpu(eeprom) >> 8;
938 gpio0 = (le16_to_cpu(eeprom) & 0x80) ? 0 : 1;
940 netdev_dbg(dev->net, "GPIO0: %d, PhyMode: %d\n", gpio0, data->phymode);
942 /* Power up external GigaPHY through AX88178 GPIO pin */
943 asix_write_gpio(dev, AX_GPIO_RSE | AX_GPIO_GPO_1 |
944 AX_GPIO_GPO1EN, 40, 0);
945 if ((le16_to_cpu(eeprom) >> 8) != 1) {
946 asix_write_gpio(dev, 0x003c, 30, 0);
947 asix_write_gpio(dev, 0x001c, 300, 0);
948 asix_write_gpio(dev, 0x003c, 30, 0);
950 netdev_dbg(dev->net, "gpio phymode == 1 path\n");
951 asix_write_gpio(dev, AX_GPIO_GPO1EN, 30, 0);
952 asix_write_gpio(dev, AX_GPIO_GPO1EN | AX_GPIO_GPO_1, 30, 0);
955 /* Read PHYID register *AFTER* powering up PHY */
956 phyid = asix_get_phyid(dev);
957 netdev_dbg(dev->net, "PHYID=0x%08x\n", phyid);
959 /* Set AX88178 to enable MII/GMII/RGMII interface for external PHY */
960 asix_write_cmd(dev, AX_CMD_SW_PHY_SELECT, 0, 0, 0, NULL, 0);
962 asix_sw_reset(dev, 0, 0);
965 asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
968 asix_write_rx_ctl(dev, 0, 0);
970 if (data->phymode == PHY_MODE_MARVELL) {
971 marvell_phy_init(dev);
973 } else if (data->phymode == PHY_MODE_RTL8211CL)
974 rtl8211cl_phy_init(dev);
976 asix_phy_reset(dev, BMCR_RESET | BMCR_ANENABLE);
977 asix_mdio_write(dev->net, dev->mii.phy_id, MII_ADVERTISE,
978 ADVERTISE_ALL | ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
979 asix_mdio_write(dev->net, dev->mii.phy_id, MII_CTRL1000,
982 asix_write_medium_mode(dev, AX88178_MEDIUM_DEFAULT, 0);
983 mii_nway_restart(&dev->mii);
985 /* Rewrite MAC address */
986 memcpy(data->mac_addr, dev->net->dev_addr, ETH_ALEN);
987 ret = asix_write_cmd(dev, AX_CMD_WRITE_NODE_ID, 0, 0, ETH_ALEN,
992 ret = asix_write_rx_ctl(dev, AX_DEFAULT_RX_CTL, 0);
999 static int ax88178_link_reset(struct usbnet *dev)
1002 struct ethtool_cmd ecmd = { .cmd = ETHTOOL_GSET };
1003 struct asix_data *data = (struct asix_data *)&dev->data;
1006 netdev_dbg(dev->net, "ax88178_link_reset()\n");
1008 mii_check_media(&dev->mii, 1, 1);
1009 mii_ethtool_gset(&dev->mii, &ecmd);
1010 mode = AX88178_MEDIUM_DEFAULT;
1011 speed = ethtool_cmd_speed(&ecmd);
1013 if (speed == SPEED_1000)
1014 mode |= AX_MEDIUM_GM;
1015 else if (speed == SPEED_100)
1016 mode |= AX_MEDIUM_PS;
1018 mode &= ~(AX_MEDIUM_PS | AX_MEDIUM_GM);
1020 mode |= AX_MEDIUM_ENCK;
1022 if (ecmd.duplex == DUPLEX_FULL)
1023 mode |= AX_MEDIUM_FD;
1025 mode &= ~AX_MEDIUM_FD;
1027 netdev_dbg(dev->net, "ax88178_link_reset() speed: %u duplex: %d setting mode to 0x%04x\n",
1028 speed, ecmd.duplex, mode);
1030 asix_write_medium_mode(dev, mode, 0);
1032 if (data->phymode == PHY_MODE_MARVELL && data->ledmode)
1033 marvell_led_status(dev, speed);
1038 static void ax88178_set_mfb(struct usbnet *dev)
1040 u16 mfb = AX_RX_CTL_MFB_16384;
1043 int old_rx_urb_size = dev->rx_urb_size;
1045 if (dev->hard_mtu < 2048) {
1046 dev->rx_urb_size = 2048;
1047 mfb = AX_RX_CTL_MFB_2048;
1048 } else if (dev->hard_mtu < 4096) {
1049 dev->rx_urb_size = 4096;
1050 mfb = AX_RX_CTL_MFB_4096;
1051 } else if (dev->hard_mtu < 8192) {
1052 dev->rx_urb_size = 8192;
1053 mfb = AX_RX_CTL_MFB_8192;
1054 } else if (dev->hard_mtu < 16384) {
1055 dev->rx_urb_size = 16384;
1056 mfb = AX_RX_CTL_MFB_16384;
1059 rxctl = asix_read_rx_ctl(dev, 0);
1060 asix_write_rx_ctl(dev, (rxctl & ~AX_RX_CTL_MFB_16384) | mfb, 0);
1062 medium = asix_read_medium_status(dev, 0);
1063 if (dev->net->mtu > 1500)
1064 medium |= AX_MEDIUM_JFE;
1066 medium &= ~AX_MEDIUM_JFE;
1067 asix_write_medium_mode(dev, medium, 0);
1069 if (dev->rx_urb_size > old_rx_urb_size)
1070 usbnet_unlink_rx_urbs(dev);
1073 static int ax88178_change_mtu(struct net_device *net, int new_mtu)
1075 struct usbnet *dev = netdev_priv(net);
1076 int ll_mtu = new_mtu + net->hard_header_len + 4;
1078 netdev_dbg(dev->net, "ax88178_change_mtu() new_mtu=%d\n", new_mtu);
1080 if ((ll_mtu % dev->maxpacket) == 0)
1084 dev->hard_mtu = net->mtu + net->hard_header_len;
1085 ax88178_set_mfb(dev);
1087 /* max qlen depend on hard_mtu and rx_urb_size */
1088 usbnet_update_max_qlen(dev);
1093 static const struct net_device_ops ax88178_netdev_ops = {
1094 .ndo_open = usbnet_open,
1095 .ndo_stop = usbnet_stop,
1096 .ndo_start_xmit = usbnet_start_xmit,
1097 .ndo_tx_timeout = usbnet_tx_timeout,
1098 .ndo_get_stats64 = dev_get_tstats64,
1099 .ndo_set_mac_address = asix_set_mac_address,
1100 .ndo_validate_addr = eth_validate_addr,
1101 .ndo_set_rx_mode = asix_set_multicast,
1102 .ndo_do_ioctl = asix_ioctl,
1103 .ndo_change_mtu = ax88178_change_mtu,
1106 static int ax88178_bind(struct usbnet *dev, struct usb_interface *intf)
1109 u8 buf[ETH_ALEN] = {0};
1111 usbnet_get_endpoints(dev,intf);
1113 /* Get the MAC address */
1114 ret = asix_read_cmd(dev, AX_CMD_READ_NODE_ID, 0, 0, ETH_ALEN, buf, 0);
1116 netdev_dbg(dev->net, "Failed to read MAC address: %d\n", ret);
1120 asix_set_netdev_dev_addr(dev, buf);
1122 /* Initialize MII structure */
1123 dev->mii.dev = dev->net;
1124 dev->mii.mdio_read = asix_mdio_read;
1125 dev->mii.mdio_write = asix_mdio_write;
1126 dev->mii.phy_id_mask = 0x1f;
1127 dev->mii.reg_num_mask = 0xff;
1128 dev->mii.supports_gmii = 1;
1130 dev->mii.phy_id = asix_read_phy_addr(dev, true);
1131 if (dev->mii.phy_id < 0)
1132 return dev->mii.phy_id;
1134 dev->net->netdev_ops = &ax88178_netdev_ops;
1135 dev->net->ethtool_ops = &ax88178_ethtool_ops;
1136 dev->net->max_mtu = 16384 - (dev->net->hard_header_len + 4);
1138 /* Blink LEDS so users know driver saw dongle */
1139 asix_sw_reset(dev, 0, 0);
1142 asix_sw_reset(dev, AX_SWRESET_PRL | AX_SWRESET_IPPD, 0);
1145 /* Asix framing packs multiple eth frames into a 2K usb bulk transfer */
1146 if (dev->driver_info->flags & FLAG_FRAMING_AX) {
1147 /* hard_mtu is still the default - the device does not support
1149 dev->rx_urb_size = 2048;
1152 dev->driver_priv = kzalloc(sizeof(struct asix_common_private), GFP_KERNEL);
1153 if (!dev->driver_priv)
1159 static const struct driver_info ax8817x_info = {
1160 .description = "ASIX AX8817x USB 2.0 Ethernet",
1161 .bind = ax88172_bind,
1162 .status = asix_status,
1163 .link_reset = ax88172_link_reset,
1164 .reset = ax88172_link_reset,
1165 .flags = FLAG_ETHER | FLAG_LINK_INTR,
1169 static const struct driver_info dlink_dub_e100_info = {
1170 .description = "DLink DUB-E100 USB Ethernet",
1171 .bind = ax88172_bind,
1172 .status = asix_status,
1173 .link_reset = ax88172_link_reset,
1174 .reset = ax88172_link_reset,
1175 .flags = FLAG_ETHER | FLAG_LINK_INTR,
1179 static const struct driver_info netgear_fa120_info = {
1180 .description = "Netgear FA-120 USB Ethernet",
1181 .bind = ax88172_bind,
1182 .status = asix_status,
1183 .link_reset = ax88172_link_reset,
1184 .reset = ax88172_link_reset,
1185 .flags = FLAG_ETHER | FLAG_LINK_INTR,
1189 static const struct driver_info hawking_uf200_info = {
1190 .description = "Hawking UF200 USB Ethernet",
1191 .bind = ax88172_bind,
1192 .status = asix_status,
1193 .link_reset = ax88172_link_reset,
1194 .reset = ax88172_link_reset,
1195 .flags = FLAG_ETHER | FLAG_LINK_INTR,
1199 static const struct driver_info ax88772_info = {
1200 .description = "ASIX AX88772 USB 2.0 Ethernet",
1201 .bind = ax88772_bind,
1202 .unbind = ax88772_unbind,
1203 .status = asix_status,
1204 .reset = ax88772_reset,
1205 .stop = ax88772_stop,
1206 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR | FLAG_MULTI_PACKET,
1207 .rx_fixup = asix_rx_fixup_common,
1208 .tx_fixup = asix_tx_fixup,
1211 static const struct driver_info ax88772b_info = {
1212 .description = "ASIX AX88772B USB 2.0 Ethernet",
1213 .bind = ax88772_bind,
1214 .unbind = ax88772_unbind,
1215 .status = asix_status,
1216 .reset = ax88772_reset,
1217 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1219 .rx_fixup = asix_rx_fixup_common,
1220 .tx_fixup = asix_tx_fixup,
1221 .data = FLAG_EEPROM_MAC,
1224 static const struct driver_info ax88178_info = {
1225 .description = "ASIX AX88178 USB 2.0 Ethernet",
1226 .bind = ax88178_bind,
1227 .unbind = ax88772_unbind,
1228 .status = asix_status,
1229 .link_reset = ax88178_link_reset,
1230 .reset = ax88178_reset,
1231 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1233 .rx_fixup = asix_rx_fixup_common,
1234 .tx_fixup = asix_tx_fixup,
1238 * USBLINK 20F9 "USB 2.0 LAN" USB ethernet adapter, typically found in
1239 * no-name packaging.
1240 * USB device strings are:
1241 * 1: Manufacturer: USBLINK
1242 * 2: Product: HG20F9 USB2.0
1244 * Appears to be compatible with Asix 88772B.
1246 static const struct driver_info hg20f9_info = {
1247 .description = "HG20F9 USB 2.0 Ethernet",
1248 .bind = ax88772_bind,
1249 .unbind = ax88772_unbind,
1250 .status = asix_status,
1251 .reset = ax88772_reset,
1252 .flags = FLAG_ETHER | FLAG_FRAMING_AX | FLAG_LINK_INTR |
1254 .rx_fixup = asix_rx_fixup_common,
1255 .tx_fixup = asix_tx_fixup,
1256 .data = FLAG_EEPROM_MAC,
1259 static const struct usb_device_id products [] = {
1262 USB_DEVICE (0x077b, 0x2226),
1263 .driver_info = (unsigned long) &ax8817x_info,
1266 USB_DEVICE (0x0846, 0x1040),
1267 .driver_info = (unsigned long) &netgear_fa120_info,
1270 USB_DEVICE (0x2001, 0x1a00),
1271 .driver_info = (unsigned long) &dlink_dub_e100_info,
1273 // Intellinet, ST Lab USB Ethernet
1274 USB_DEVICE (0x0b95, 0x1720),
1275 .driver_info = (unsigned long) &ax8817x_info,
1277 // Hawking UF200, TrendNet TU2-ET100
1278 USB_DEVICE (0x07b8, 0x420a),
1279 .driver_info = (unsigned long) &hawking_uf200_info,
1281 // Billionton Systems, USB2AR
1282 USB_DEVICE (0x08dd, 0x90ff),
1283 .driver_info = (unsigned long) &ax8817x_info,
1285 // Billionton Systems, GUSB2AM-1G-B
1286 USB_DEVICE(0x08dd, 0x0114),
1287 .driver_info = (unsigned long) &ax88178_info,
1290 USB_DEVICE (0x0557, 0x2009),
1291 .driver_info = (unsigned long) &ax8817x_info,
1293 // Buffalo LUA-U2-KTX
1294 USB_DEVICE (0x0411, 0x003d),
1295 .driver_info = (unsigned long) &ax8817x_info,
1297 // Buffalo LUA-U2-GT 10/100/1000
1298 USB_DEVICE (0x0411, 0x006e),
1299 .driver_info = (unsigned long) &ax88178_info,
1301 // Sitecom LN-029 "USB 2.0 10/100 Ethernet adapter"
1302 USB_DEVICE (0x6189, 0x182d),
1303 .driver_info = (unsigned long) &ax8817x_info,
1305 // Sitecom LN-031 "USB 2.0 10/100/1000 Ethernet adapter"
1306 USB_DEVICE (0x0df6, 0x0056),
1307 .driver_info = (unsigned long) &ax88178_info,
1309 // Sitecom LN-028 "USB 2.0 10/100/1000 Ethernet adapter"
1310 USB_DEVICE (0x0df6, 0x061c),
1311 .driver_info = (unsigned long) &ax88178_info,
1313 // corega FEther USB2-TX
1314 USB_DEVICE (0x07aa, 0x0017),
1315 .driver_info = (unsigned long) &ax8817x_info,
1317 // Surecom EP-1427X-2
1318 USB_DEVICE (0x1189, 0x0893),
1319 .driver_info = (unsigned long) &ax8817x_info,
1321 // goodway corp usb gwusb2e
1322 USB_DEVICE (0x1631, 0x6200),
1323 .driver_info = (unsigned long) &ax8817x_info,
1325 // JVC MP-PRX1 Port Replicator
1326 USB_DEVICE (0x04f1, 0x3008),
1327 .driver_info = (unsigned long) &ax8817x_info,
1329 // Lenovo U2L100P 10/100
1330 USB_DEVICE (0x17ef, 0x7203),
1331 .driver_info = (unsigned long)&ax88772b_info,
1333 // ASIX AX88772B 10/100
1334 USB_DEVICE (0x0b95, 0x772b),
1335 .driver_info = (unsigned long) &ax88772b_info,
1337 // ASIX AX88772 10/100
1338 USB_DEVICE (0x0b95, 0x7720),
1339 .driver_info = (unsigned long) &ax88772_info,
1341 // ASIX AX88178 10/100/1000
1342 USB_DEVICE (0x0b95, 0x1780),
1343 .driver_info = (unsigned long) &ax88178_info,
1345 // Logitec LAN-GTJ/U2A
1346 USB_DEVICE (0x0789, 0x0160),
1347 .driver_info = (unsigned long) &ax88178_info,
1349 // Linksys USB200M Rev 2
1350 USB_DEVICE (0x13b1, 0x0018),
1351 .driver_info = (unsigned long) &ax88772_info,
1353 // 0Q0 cable ethernet
1354 USB_DEVICE (0x1557, 0x7720),
1355 .driver_info = (unsigned long) &ax88772_info,
1357 // DLink DUB-E100 H/W Ver B1
1358 USB_DEVICE (0x07d1, 0x3c05),
1359 .driver_info = (unsigned long) &ax88772_info,
1361 // DLink DUB-E100 H/W Ver B1 Alternate
1362 USB_DEVICE (0x2001, 0x3c05),
1363 .driver_info = (unsigned long) &ax88772_info,
1365 // DLink DUB-E100 H/W Ver C1
1366 USB_DEVICE (0x2001, 0x1a02),
1367 .driver_info = (unsigned long) &ax88772_info,
1370 USB_DEVICE (0x1737, 0x0039),
1371 .driver_info = (unsigned long) &ax88178_info,
1374 USB_DEVICE (0x04bb, 0x0930),
1375 .driver_info = (unsigned long) &ax88178_info,
1378 USB_DEVICE(0x050d, 0x5055),
1379 .driver_info = (unsigned long) &ax88178_info,
1381 // Apple USB Ethernet Adapter
1382 USB_DEVICE(0x05ac, 0x1402),
1383 .driver_info = (unsigned long) &ax88772_info,
1385 // Cables-to-Go USB Ethernet Adapter
1386 USB_DEVICE(0x0b95, 0x772a),
1387 .driver_info = (unsigned long) &ax88772_info,
1390 USB_DEVICE(0x14ea, 0xab11),
1391 .driver_info = (unsigned long) &ax88178_info,
1394 USB_DEVICE(0x0db0, 0xa877),
1395 .driver_info = (unsigned long) &ax88772_info,
1397 // Asus USB Ethernet Adapter
1398 USB_DEVICE (0x0b95, 0x7e2b),
1399 .driver_info = (unsigned long)&ax88772b_info,
1401 /* ASIX 88172a demo board */
1402 USB_DEVICE(0x0b95, 0x172a),
1403 .driver_info = (unsigned long) &ax88172a_info,
1406 * USBLINK HG20F9 "USB 2.0 LAN"
1407 * Appears to have gazumped Linksys's manufacturer ID but
1408 * doesn't (yet) conflict with any known Linksys product.
1410 USB_DEVICE(0x066b, 0x20f9),
1411 .driver_info = (unsigned long) &hg20f9_info,
1415 MODULE_DEVICE_TABLE(usb, products);
1417 static struct usb_driver asix_driver = {
1418 .name = DRIVER_NAME,
1419 .id_table = products,
1420 .probe = usbnet_probe,
1421 .suspend = asix_suspend,
1422 .resume = asix_resume,
1423 .reset_resume = asix_resume,
1424 .disconnect = usbnet_disconnect,
1425 .supports_autosuspend = 1,
1426 .disable_hub_initiated_lpm = 1,
1429 module_usb_driver(asix_driver);
1431 MODULE_AUTHOR("David Hollis");
1432 MODULE_VERSION(DRIVER_VERSION);
1433 MODULE_DESCRIPTION("ASIX AX8817X based USB 2.0 Ethernet Devices");
1434 MODULE_LICENSE("GPL");