1 // SPDX-License-Identifier: GPL-2.0+
2 /* drivers/net/phy/realtek.c
4 * Driver for Realtek PHYs
8 * Copyright (c) 2004 Freescale Semiconductor, Inc.
10 #include <linux/bitops.h>
12 #include <linux/phy.h>
13 #include <linux/module.h>
14 #include <linux/delay.h>
16 #define RTL821x_PHYSR 0x11
17 #define RTL821x_PHYSR_DUPLEX BIT(13)
18 #define RTL821x_PHYSR_SPEED GENMASK(15, 14)
20 #define RTL821x_INER 0x12
21 #define RTL8211B_INER_INIT 0x6400
22 #define RTL8211E_INER_LINK_STATUS BIT(10)
23 #define RTL8211F_INER_LINK_STATUS BIT(4)
25 #define RTL821x_INSR 0x13
27 #define RTL821x_EXT_PAGE_SELECT 0x1e
28 #define RTL821x_PAGE_SELECT 0x1f
30 #define RTL8211F_PHYCR1 0x18
31 #define RTL8211F_PHYCR2 0x19
32 #define RTL8211F_INSR 0x1d
34 #define RTL8211F_TX_DELAY BIT(8)
35 #define RTL8211F_RX_DELAY BIT(3)
37 #define RTL8211F_ALDPS_PLL_OFF BIT(1)
38 #define RTL8211F_ALDPS_ENABLE BIT(2)
39 #define RTL8211F_ALDPS_XTAL_OFF BIT(12)
41 #define RTL8211E_CTRL_DELAY BIT(13)
42 #define RTL8211E_TX_DELAY BIT(12)
43 #define RTL8211E_RX_DELAY BIT(11)
45 #define RTL8211F_CLKOUT_EN BIT(0)
47 #define RTL8201F_ISR 0x1e
48 #define RTL8201F_ISR_ANERR BIT(15)
49 #define RTL8201F_ISR_DUPLEX BIT(13)
50 #define RTL8201F_ISR_LINK BIT(11)
51 #define RTL8201F_ISR_MASK (RTL8201F_ISR_ANERR | \
52 RTL8201F_ISR_DUPLEX | \
54 #define RTL8201F_IER 0x13
56 #define RTL8366RB_POWER_SAVE 0x15
57 #define RTL8366RB_POWER_SAVE_ON BIT(12)
59 #define RTL_SUPPORTS_5000FULL BIT(14)
60 #define RTL_SUPPORTS_2500FULL BIT(13)
61 #define RTL_SUPPORTS_10000FULL BIT(0)
62 #define RTL_ADV_2500FULL BIT(7)
63 #define RTL_LPADV_10000FULL BIT(11)
64 #define RTL_LPADV_5000FULL BIT(6)
65 #define RTL_LPADV_2500FULL BIT(5)
67 #define RTL9000A_GINMR 0x14
68 #define RTL9000A_GINMR_LINK_STATUS BIT(4)
70 #define RTLGEN_SPEED_MASK 0x0630
72 #define RTL_GENERIC_PHYID 0x001cc800
74 MODULE_DESCRIPTION("Realtek PHY driver");
75 MODULE_AUTHOR("Johnson Leung");
76 MODULE_LICENSE("GPL");
83 static int rtl821x_read_page(struct phy_device *phydev)
85 return __phy_read(phydev, RTL821x_PAGE_SELECT);
88 static int rtl821x_write_page(struct phy_device *phydev, int page)
90 return __phy_write(phydev, RTL821x_PAGE_SELECT, page);
93 static int rtl821x_probe(struct phy_device *phydev)
95 struct device *dev = &phydev->mdio.dev;
96 struct rtl821x_priv *priv;
99 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
103 ret = phy_read_paged(phydev, 0xa43, RTL8211F_PHYCR1);
107 priv->phycr1 = ret & (RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF);
108 if (of_property_read_bool(dev->of_node, "realtek,aldps-enable"))
109 priv->phycr1 |= RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF;
111 ret = phy_read_paged(phydev, 0xa43, RTL8211F_PHYCR2);
115 priv->phycr2 = ret & RTL8211F_CLKOUT_EN;
116 if (of_property_read_bool(dev->of_node, "realtek,clkout-disable"))
117 priv->phycr2 &= ~RTL8211F_CLKOUT_EN;
124 static int rtl8201_ack_interrupt(struct phy_device *phydev)
128 err = phy_read(phydev, RTL8201F_ISR);
130 return (err < 0) ? err : 0;
133 static int rtl821x_ack_interrupt(struct phy_device *phydev)
137 err = phy_read(phydev, RTL821x_INSR);
139 return (err < 0) ? err : 0;
142 static int rtl8211f_ack_interrupt(struct phy_device *phydev)
146 err = phy_read_paged(phydev, 0xa43, RTL8211F_INSR);
148 return (err < 0) ? err : 0;
151 static int rtl8201_config_intr(struct phy_device *phydev)
156 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
157 err = rtl8201_ack_interrupt(phydev);
161 val = BIT(13) | BIT(12) | BIT(11);
162 err = phy_write_paged(phydev, 0x7, RTL8201F_IER, val);
165 err = phy_write_paged(phydev, 0x7, RTL8201F_IER, val);
169 err = rtl8201_ack_interrupt(phydev);
175 static int rtl8211b_config_intr(struct phy_device *phydev)
179 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
180 err = rtl821x_ack_interrupt(phydev);
184 err = phy_write(phydev, RTL821x_INER,
187 err = phy_write(phydev, RTL821x_INER, 0);
191 err = rtl821x_ack_interrupt(phydev);
197 static int rtl8211e_config_intr(struct phy_device *phydev)
201 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
202 err = rtl821x_ack_interrupt(phydev);
206 err = phy_write(phydev, RTL821x_INER,
207 RTL8211E_INER_LINK_STATUS);
209 err = phy_write(phydev, RTL821x_INER, 0);
213 err = rtl821x_ack_interrupt(phydev);
219 static int rtl8211f_config_intr(struct phy_device *phydev)
224 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
225 err = rtl8211f_ack_interrupt(phydev);
229 val = RTL8211F_INER_LINK_STATUS;
230 err = phy_write_paged(phydev, 0xa42, RTL821x_INER, val);
233 err = phy_write_paged(phydev, 0xa42, RTL821x_INER, val);
237 err = rtl8211f_ack_interrupt(phydev);
243 static irqreturn_t rtl8201_handle_interrupt(struct phy_device *phydev)
247 irq_status = phy_read(phydev, RTL8201F_ISR);
248 if (irq_status < 0) {
253 if (!(irq_status & RTL8201F_ISR_MASK))
256 phy_trigger_machine(phydev);
261 static irqreturn_t rtl821x_handle_interrupt(struct phy_device *phydev)
263 int irq_status, irq_enabled;
265 irq_status = phy_read(phydev, RTL821x_INSR);
266 if (irq_status < 0) {
271 irq_enabled = phy_read(phydev, RTL821x_INER);
272 if (irq_enabled < 0) {
277 if (!(irq_status & irq_enabled))
280 phy_trigger_machine(phydev);
285 static irqreturn_t rtl8211f_handle_interrupt(struct phy_device *phydev)
289 irq_status = phy_read_paged(phydev, 0xa43, RTL8211F_INSR);
290 if (irq_status < 0) {
295 if (!(irq_status & RTL8211F_INER_LINK_STATUS))
298 phy_trigger_machine(phydev);
303 static int rtl8211_config_aneg(struct phy_device *phydev)
307 ret = genphy_config_aneg(phydev);
311 /* Quirk was copied from vendor driver. Unfortunately it includes no
312 * description of the magic numbers.
314 if (phydev->speed == SPEED_100 && phydev->autoneg == AUTONEG_DISABLE) {
315 phy_write(phydev, 0x17, 0x2138);
316 phy_write(phydev, 0x0e, 0x0260);
318 phy_write(phydev, 0x17, 0x2108);
319 phy_write(phydev, 0x0e, 0x0000);
325 static int rtl8211c_config_init(struct phy_device *phydev)
327 /* RTL8211C has an issue when operating in Gigabit slave mode */
328 return phy_set_bits(phydev, MII_CTRL1000,
329 CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
332 static int rtl8211f_config_init(struct phy_device *phydev)
334 struct rtl821x_priv *priv = phydev->priv;
335 struct device *dev = &phydev->mdio.dev;
336 u16 val_txdly, val_rxdly;
339 ret = phy_modify_paged_changed(phydev, 0xa43, RTL8211F_PHYCR1,
340 RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF,
343 dev_err(dev, "aldps mode configuration failed: %pe\n",
348 switch (phydev->interface) {
349 case PHY_INTERFACE_MODE_RGMII:
354 case PHY_INTERFACE_MODE_RGMII_RXID:
356 val_rxdly = RTL8211F_RX_DELAY;
359 case PHY_INTERFACE_MODE_RGMII_TXID:
360 val_txdly = RTL8211F_TX_DELAY;
364 case PHY_INTERFACE_MODE_RGMII_ID:
365 val_txdly = RTL8211F_TX_DELAY;
366 val_rxdly = RTL8211F_RX_DELAY;
369 default: /* the rest of the modes imply leaving delay as is. */
373 ret = phy_modify_paged_changed(phydev, 0xd08, 0x11, RTL8211F_TX_DELAY,
376 dev_err(dev, "Failed to update the TX delay register\n");
380 "%s 2ns TX delay (and changing the value from pin-strapping RXD1 or the bootloader)\n",
381 val_txdly ? "Enabling" : "Disabling");
384 "2ns TX delay was already %s (by pin-strapping RXD1 or bootloader configuration)\n",
385 val_txdly ? "enabled" : "disabled");
388 ret = phy_modify_paged_changed(phydev, 0xd08, 0x15, RTL8211F_RX_DELAY,
391 dev_err(dev, "Failed to update the RX delay register\n");
395 "%s 2ns RX delay (and changing the value from pin-strapping RXD0 or the bootloader)\n",
396 val_rxdly ? "Enabling" : "Disabling");
399 "2ns RX delay was already %s (by pin-strapping RXD0 or bootloader configuration)\n",
400 val_rxdly ? "enabled" : "disabled");
403 ret = phy_modify_paged(phydev, 0xa43, RTL8211F_PHYCR2,
404 RTL8211F_CLKOUT_EN, priv->phycr2);
406 dev_err(dev, "clkout configuration failed: %pe\n",
411 return genphy_soft_reset(phydev);
414 static int rtl821x_resume(struct phy_device *phydev)
418 ret = genphy_resume(phydev);
427 static int rtl8211e_config_init(struct phy_device *phydev)
429 int ret = 0, oldpage;
432 /* enable TX/RX delay for rgmii-* modes, and disable them for rgmii. */
433 switch (phydev->interface) {
434 case PHY_INTERFACE_MODE_RGMII:
435 val = RTL8211E_CTRL_DELAY | 0;
437 case PHY_INTERFACE_MODE_RGMII_ID:
438 val = RTL8211E_CTRL_DELAY | RTL8211E_TX_DELAY | RTL8211E_RX_DELAY;
440 case PHY_INTERFACE_MODE_RGMII_RXID:
441 val = RTL8211E_CTRL_DELAY | RTL8211E_RX_DELAY;
443 case PHY_INTERFACE_MODE_RGMII_TXID:
444 val = RTL8211E_CTRL_DELAY | RTL8211E_TX_DELAY;
446 default: /* the rest of the modes imply leaving delays as is. */
450 /* According to a sample driver there is a 0x1c config register on the
451 * 0xa4 extension page (0x7) layout. It can be used to disable/enable
452 * the RX/TX delays otherwise controlled by RXDLY/TXDLY pins.
453 * The configuration register definition:
455 * 13 = Force Tx RX Delay controlled by bit12 bit11,
456 * 12 = RX Delay, 11 = TX Delay
457 * 10:0 = Test && debug settings reserved by realtek
459 oldpage = phy_select_page(phydev, 0x7);
461 goto err_restore_page;
463 ret = __phy_write(phydev, RTL821x_EXT_PAGE_SELECT, 0xa4);
465 goto err_restore_page;
467 ret = __phy_modify(phydev, 0x1c, RTL8211E_CTRL_DELAY
468 | RTL8211E_TX_DELAY | RTL8211E_RX_DELAY,
472 return phy_restore_page(phydev, oldpage, ret);
475 static int rtl8211b_suspend(struct phy_device *phydev)
477 phy_write(phydev, MII_MMD_DATA, BIT(9));
479 return genphy_suspend(phydev);
482 static int rtl8211b_resume(struct phy_device *phydev)
484 phy_write(phydev, MII_MMD_DATA, 0);
486 return genphy_resume(phydev);
489 static int rtl8366rb_config_init(struct phy_device *phydev)
493 ret = phy_set_bits(phydev, RTL8366RB_POWER_SAVE,
494 RTL8366RB_POWER_SAVE_ON);
496 dev_err(&phydev->mdio.dev,
497 "error enabling power management\n");
503 /* get actual speed to cover the downshift case */
504 static int rtlgen_get_speed(struct phy_device *phydev)
511 val = phy_read_paged(phydev, 0xa43, 0x12);
515 switch (val & RTLGEN_SPEED_MASK) {
517 phydev->speed = SPEED_10;
520 phydev->speed = SPEED_100;
523 phydev->speed = SPEED_1000;
526 phydev->speed = SPEED_10000;
529 phydev->speed = SPEED_2500;
532 phydev->speed = SPEED_5000;
541 static int rtlgen_read_status(struct phy_device *phydev)
545 ret = genphy_read_status(phydev);
549 return rtlgen_get_speed(phydev);
552 static int rtlgen_read_mmd(struct phy_device *phydev, int devnum, u16 regnum)
556 if (devnum == MDIO_MMD_PCS && regnum == MDIO_PCS_EEE_ABLE) {
557 rtl821x_write_page(phydev, 0xa5c);
558 ret = __phy_read(phydev, 0x12);
559 rtl821x_write_page(phydev, 0);
560 } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV) {
561 rtl821x_write_page(phydev, 0xa5d);
562 ret = __phy_read(phydev, 0x10);
563 rtl821x_write_page(phydev, 0);
564 } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_LPABLE) {
565 rtl821x_write_page(phydev, 0xa5d);
566 ret = __phy_read(phydev, 0x11);
567 rtl821x_write_page(phydev, 0);
575 static int rtlgen_write_mmd(struct phy_device *phydev, int devnum, u16 regnum,
580 if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV) {
581 rtl821x_write_page(phydev, 0xa5d);
582 ret = __phy_write(phydev, 0x10, val);
583 rtl821x_write_page(phydev, 0);
591 static int rtl822x_read_mmd(struct phy_device *phydev, int devnum, u16 regnum)
593 int ret = rtlgen_read_mmd(phydev, devnum, regnum);
595 if (ret != -EOPNOTSUPP)
598 if (devnum == MDIO_MMD_PCS && regnum == MDIO_PCS_EEE_ABLE2) {
599 rtl821x_write_page(phydev, 0xa6e);
600 ret = __phy_read(phydev, 0x16);
601 rtl821x_write_page(phydev, 0);
602 } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV2) {
603 rtl821x_write_page(phydev, 0xa6d);
604 ret = __phy_read(phydev, 0x12);
605 rtl821x_write_page(phydev, 0);
606 } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_LPABLE2) {
607 rtl821x_write_page(phydev, 0xa6d);
608 ret = __phy_read(phydev, 0x10);
609 rtl821x_write_page(phydev, 0);
615 static int rtl822x_write_mmd(struct phy_device *phydev, int devnum, u16 regnum,
618 int ret = rtlgen_write_mmd(phydev, devnum, regnum, val);
620 if (ret != -EOPNOTSUPP)
623 if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV2) {
624 rtl821x_write_page(phydev, 0xa6d);
625 ret = __phy_write(phydev, 0x12, val);
626 rtl821x_write_page(phydev, 0);
632 static int rtl822x_get_features(struct phy_device *phydev)
636 val = phy_read_paged(phydev, 0xa61, 0x13);
640 linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
641 phydev->supported, val & RTL_SUPPORTS_2500FULL);
642 linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
643 phydev->supported, val & RTL_SUPPORTS_5000FULL);
644 linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
645 phydev->supported, val & RTL_SUPPORTS_10000FULL);
647 return genphy_read_abilities(phydev);
650 static int rtl822x_config_aneg(struct phy_device *phydev)
654 if (phydev->autoneg == AUTONEG_ENABLE) {
657 if (linkmode_test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
658 phydev->advertising))
659 adv2500 = RTL_ADV_2500FULL;
661 ret = phy_modify_paged_changed(phydev, 0xa5d, 0x12,
662 RTL_ADV_2500FULL, adv2500);
667 return __genphy_config_aneg(phydev, ret);
670 static int rtl822x_read_status(struct phy_device *phydev)
674 if (phydev->autoneg == AUTONEG_ENABLE) {
675 int lpadv = phy_read_paged(phydev, 0xa5d, 0x13);
680 linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
681 phydev->lp_advertising, lpadv & RTL_LPADV_10000FULL);
682 linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
683 phydev->lp_advertising, lpadv & RTL_LPADV_5000FULL);
684 linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
685 phydev->lp_advertising, lpadv & RTL_LPADV_2500FULL);
688 ret = genphy_read_status(phydev);
692 return rtlgen_get_speed(phydev);
695 static bool rtlgen_supports_2_5gbps(struct phy_device *phydev)
699 phy_write(phydev, RTL821x_PAGE_SELECT, 0xa61);
700 val = phy_read(phydev, 0x13);
701 phy_write(phydev, RTL821x_PAGE_SELECT, 0);
703 return val >= 0 && val & RTL_SUPPORTS_2500FULL;
706 static int rtlgen_match_phy_device(struct phy_device *phydev)
708 return phydev->phy_id == RTL_GENERIC_PHYID &&
709 !rtlgen_supports_2_5gbps(phydev);
712 static int rtl8226_match_phy_device(struct phy_device *phydev)
714 return phydev->phy_id == RTL_GENERIC_PHYID &&
715 rtlgen_supports_2_5gbps(phydev);
718 static int rtlgen_resume(struct phy_device *phydev)
720 int ret = genphy_resume(phydev);
722 /* Internal PHY's from RTL8168h up may not be instantly ready */
728 static int rtl9000a_config_init(struct phy_device *phydev)
730 phydev->autoneg = AUTONEG_DISABLE;
731 phydev->speed = SPEED_100;
732 phydev->duplex = DUPLEX_FULL;
737 static int rtl9000a_config_aneg(struct phy_device *phydev)
742 switch (phydev->master_slave_set) {
743 case MASTER_SLAVE_CFG_MASTER_FORCE:
744 ctl |= CTL1000_AS_MASTER;
746 case MASTER_SLAVE_CFG_SLAVE_FORCE:
748 case MASTER_SLAVE_CFG_UNKNOWN:
749 case MASTER_SLAVE_CFG_UNSUPPORTED:
752 phydev_warn(phydev, "Unsupported Master/Slave mode\n");
756 ret = phy_modify_changed(phydev, MII_CTRL1000, CTL1000_AS_MASTER, ctl);
758 ret = genphy_soft_reset(phydev);
763 static int rtl9000a_read_status(struct phy_device *phydev)
767 phydev->master_slave_get = MASTER_SLAVE_CFG_UNKNOWN;
768 phydev->master_slave_state = MASTER_SLAVE_STATE_UNKNOWN;
770 ret = genphy_update_link(phydev);
774 ret = phy_read(phydev, MII_CTRL1000);
777 if (ret & CTL1000_AS_MASTER)
778 phydev->master_slave_get = MASTER_SLAVE_CFG_MASTER_FORCE;
780 phydev->master_slave_get = MASTER_SLAVE_CFG_SLAVE_FORCE;
782 ret = phy_read(phydev, MII_STAT1000);
785 if (ret & LPA_1000MSRES)
786 phydev->master_slave_state = MASTER_SLAVE_STATE_MASTER;
788 phydev->master_slave_state = MASTER_SLAVE_STATE_SLAVE;
793 static int rtl9000a_ack_interrupt(struct phy_device *phydev)
797 err = phy_read(phydev, RTL8211F_INSR);
799 return (err < 0) ? err : 0;
802 static int rtl9000a_config_intr(struct phy_device *phydev)
807 if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
808 err = rtl9000a_ack_interrupt(phydev);
812 val = (u16)~RTL9000A_GINMR_LINK_STATUS;
813 err = phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val);
816 err = phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val);
820 err = rtl9000a_ack_interrupt(phydev);
823 return phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val);
826 static irqreturn_t rtl9000a_handle_interrupt(struct phy_device *phydev)
830 irq_status = phy_read(phydev, RTL8211F_INSR);
831 if (irq_status < 0) {
836 if (!(irq_status & RTL8211F_INER_LINK_STATUS))
839 phy_trigger_machine(phydev);
844 static struct phy_driver realtek_drvs[] = {
846 PHY_ID_MATCH_EXACT(0x00008201),
847 .name = "RTL8201CP Ethernet",
848 .read_page = rtl821x_read_page,
849 .write_page = rtl821x_write_page,
851 PHY_ID_MATCH_EXACT(0x001cc816),
852 .name = "RTL8201F Fast Ethernet",
853 .config_intr = &rtl8201_config_intr,
854 .handle_interrupt = rtl8201_handle_interrupt,
855 .suspend = genphy_suspend,
856 .resume = genphy_resume,
857 .read_page = rtl821x_read_page,
858 .write_page = rtl821x_write_page,
860 PHY_ID_MATCH_MODEL(0x001cc880),
861 .name = "RTL8208 Fast Ethernet",
862 .read_mmd = genphy_read_mmd_unsupported,
863 .write_mmd = genphy_write_mmd_unsupported,
864 .suspend = genphy_suspend,
865 .resume = genphy_resume,
866 .read_page = rtl821x_read_page,
867 .write_page = rtl821x_write_page,
869 PHY_ID_MATCH_EXACT(0x001cc910),
870 .name = "RTL8211 Gigabit Ethernet",
871 .config_aneg = rtl8211_config_aneg,
872 .read_mmd = &genphy_read_mmd_unsupported,
873 .write_mmd = &genphy_write_mmd_unsupported,
874 .read_page = rtl821x_read_page,
875 .write_page = rtl821x_write_page,
877 PHY_ID_MATCH_EXACT(0x001cc912),
878 .name = "RTL8211B Gigabit Ethernet",
879 .config_intr = &rtl8211b_config_intr,
880 .handle_interrupt = rtl821x_handle_interrupt,
881 .read_mmd = &genphy_read_mmd_unsupported,
882 .write_mmd = &genphy_write_mmd_unsupported,
883 .suspend = rtl8211b_suspend,
884 .resume = rtl8211b_resume,
885 .read_page = rtl821x_read_page,
886 .write_page = rtl821x_write_page,
888 PHY_ID_MATCH_EXACT(0x001cc913),
889 .name = "RTL8211C Gigabit Ethernet",
890 .config_init = rtl8211c_config_init,
891 .read_mmd = &genphy_read_mmd_unsupported,
892 .write_mmd = &genphy_write_mmd_unsupported,
893 .read_page = rtl821x_read_page,
894 .write_page = rtl821x_write_page,
896 PHY_ID_MATCH_EXACT(0x001cc914),
897 .name = "RTL8211DN Gigabit Ethernet",
898 .config_intr = rtl8211e_config_intr,
899 .handle_interrupt = rtl821x_handle_interrupt,
900 .suspend = genphy_suspend,
901 .resume = genphy_resume,
902 .read_page = rtl821x_read_page,
903 .write_page = rtl821x_write_page,
905 PHY_ID_MATCH_EXACT(0x001cc915),
906 .name = "RTL8211E Gigabit Ethernet",
907 .config_init = &rtl8211e_config_init,
908 .config_intr = &rtl8211e_config_intr,
909 .handle_interrupt = rtl821x_handle_interrupt,
910 .suspend = genphy_suspend,
911 .resume = genphy_resume,
912 .read_page = rtl821x_read_page,
913 .write_page = rtl821x_write_page,
915 PHY_ID_MATCH_EXACT(0x001cc916),
916 .name = "RTL8211F Gigabit Ethernet",
917 .probe = rtl821x_probe,
918 .config_init = &rtl8211f_config_init,
919 .read_status = rtlgen_read_status,
920 .config_intr = &rtl8211f_config_intr,
921 .handle_interrupt = rtl8211f_handle_interrupt,
922 .suspend = genphy_suspend,
923 .resume = rtl821x_resume,
924 .read_page = rtl821x_read_page,
925 .write_page = rtl821x_write_page,
927 .name = "Generic FE-GE Realtek PHY",
928 .match_phy_device = rtlgen_match_phy_device,
929 .read_status = rtlgen_read_status,
930 .suspend = genphy_suspend,
931 .resume = rtlgen_resume,
932 .read_page = rtl821x_read_page,
933 .write_page = rtl821x_write_page,
934 .read_mmd = rtlgen_read_mmd,
935 .write_mmd = rtlgen_write_mmd,
937 .name = "RTL8226 2.5Gbps PHY",
938 .match_phy_device = rtl8226_match_phy_device,
939 .get_features = rtl822x_get_features,
940 .config_aneg = rtl822x_config_aneg,
941 .read_status = rtl822x_read_status,
942 .suspend = genphy_suspend,
943 .resume = rtlgen_resume,
944 .read_page = rtl821x_read_page,
945 .write_page = rtl821x_write_page,
946 .read_mmd = rtl822x_read_mmd,
947 .write_mmd = rtl822x_write_mmd,
949 PHY_ID_MATCH_EXACT(0x001cc840),
950 .name = "RTL8226B_RTL8221B 2.5Gbps PHY",
951 .get_features = rtl822x_get_features,
952 .config_aneg = rtl822x_config_aneg,
953 .read_status = rtl822x_read_status,
954 .suspend = genphy_suspend,
955 .resume = rtlgen_resume,
956 .read_page = rtl821x_read_page,
957 .write_page = rtl821x_write_page,
958 .read_mmd = rtl822x_read_mmd,
959 .write_mmd = rtl822x_write_mmd,
961 PHY_ID_MATCH_EXACT(0x001cc838),
962 .name = "RTL8226-CG 2.5Gbps PHY",
963 .get_features = rtl822x_get_features,
964 .config_aneg = rtl822x_config_aneg,
965 .read_status = rtl822x_read_status,
966 .suspend = genphy_suspend,
967 .resume = rtlgen_resume,
968 .read_page = rtl821x_read_page,
969 .write_page = rtl821x_write_page,
971 PHY_ID_MATCH_EXACT(0x001cc848),
972 .name = "RTL8226B-CG_RTL8221B-CG 2.5Gbps PHY",
973 .get_features = rtl822x_get_features,
974 .config_aneg = rtl822x_config_aneg,
975 .read_status = rtl822x_read_status,
976 .suspend = genphy_suspend,
977 .resume = rtlgen_resume,
978 .read_page = rtl821x_read_page,
979 .write_page = rtl821x_write_page,
981 PHY_ID_MATCH_EXACT(0x001cc849),
982 .name = "RTL8221B-VB-CG 2.5Gbps PHY",
983 .get_features = rtl822x_get_features,
984 .config_aneg = rtl822x_config_aneg,
985 .read_status = rtl822x_read_status,
986 .suspend = genphy_suspend,
987 .resume = rtlgen_resume,
988 .read_page = rtl821x_read_page,
989 .write_page = rtl821x_write_page,
991 PHY_ID_MATCH_EXACT(0x001cc84a),
992 .name = "RTL8221B-VM-CG 2.5Gbps PHY",
993 .get_features = rtl822x_get_features,
994 .config_aneg = rtl822x_config_aneg,
995 .read_status = rtl822x_read_status,
996 .suspend = genphy_suspend,
997 .resume = rtlgen_resume,
998 .read_page = rtl821x_read_page,
999 .write_page = rtl821x_write_page,
1001 PHY_ID_MATCH_EXACT(0x001cc961),
1002 .name = "RTL8366RB Gigabit Ethernet",
1003 .config_init = &rtl8366rb_config_init,
1004 /* These interrupts are handled by the irq controller
1005 * embedded inside the RTL8366RB, they get unmasked when the
1006 * irq is requested and ACKed by reading the status register,
1007 * which is done by the irqchip code.
1009 .config_intr = genphy_no_config_intr,
1010 .handle_interrupt = genphy_handle_interrupt_no_ack,
1011 .suspend = genphy_suspend,
1012 .resume = genphy_resume,
1014 PHY_ID_MATCH_EXACT(0x001ccb00),
1015 .name = "RTL9000AA_RTL9000AN Ethernet",
1016 .features = PHY_BASIC_T1_FEATURES,
1017 .config_init = rtl9000a_config_init,
1018 .config_aneg = rtl9000a_config_aneg,
1019 .read_status = rtl9000a_read_status,
1020 .config_intr = rtl9000a_config_intr,
1021 .handle_interrupt = rtl9000a_handle_interrupt,
1022 .suspend = genphy_suspend,
1023 .resume = genphy_resume,
1024 .read_page = rtl821x_read_page,
1025 .write_page = rtl821x_write_page,
1029 module_phy_driver(realtek_drvs);
1031 static const struct mdio_device_id __maybe_unused realtek_tbl[] = {
1032 { PHY_ID_MATCH_VENDOR(0x001cc800) },
1036 MODULE_DEVICE_TABLE(mdio, realtek_tbl);