2 * Copyright (C) 2013, NVIDIA Corporation. All rights reserved.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sub license,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the
12 * next paragraph) shall be included in all copies or substantial portions
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
24 #include <linux/delay.h>
25 #include <linux/gpio/consumer.h>
26 #include <linux/iopoll.h>
27 #include <linux/module.h>
28 #include <linux/of_platform.h>
29 #include <linux/platform_device.h>
30 #include <linux/pm_runtime.h>
31 #include <linux/regulator/consumer.h>
33 #include <video/display_timing.h>
34 #include <video/of_display_timing.h>
35 #include <video/videomode.h>
37 #include <drm/drm_crtc.h>
38 #include <drm/drm_device.h>
39 #include <drm/drm_mipi_dsi.h>
40 #include <drm/drm_panel.h>
43 * struct panel_desc - Describes a simple panel.
47 * @modes: Pointer to array of fixed modes appropriate for this panel.
49 * If only one mode then this can just be the address of the mode.
50 * NOTE: cannot be used with "timings" and also if this is specified
51 * then you cannot override the mode in the device tree.
53 const struct drm_display_mode *modes;
55 /** @num_modes: Number of elements in modes array. */
56 unsigned int num_modes;
59 * @timings: Pointer to array of display timings
61 * NOTE: cannot be used with "modes" and also these will be used to
62 * validate a device tree override if one is present.
64 const struct display_timing *timings;
66 /** @num_timings: Number of elements in timings array. */
67 unsigned int num_timings;
69 /** @bpc: Bits per color. */
72 /** @size: Structure containing the physical size of this panel. */
75 * @size.width: Width (in mm) of the active display area.
80 * @size.height: Height (in mm) of the active display area.
85 /** @delay: Structure containing various delay values for this panel. */
88 * @delay.prepare: Time for the panel to become ready.
90 * The time (in milliseconds) that it takes for the panel to
91 * become ready and start receiving video data
96 * @delay.hpd_absent_delay: Time to wait if HPD isn't hooked up.
98 * Add this to the prepare delay if we know Hot Plug Detect
101 unsigned int hpd_absent_delay;
104 * @delay.prepare_to_enable: Time between prepare and enable.
106 * The minimum time, in milliseconds, that needs to have passed
107 * between when prepare finished and enable may begin. If at
108 * enable time less time has passed since prepare finished,
109 * the driver waits for the remaining time.
111 * If a fixed enable delay is also specified, we'll start
112 * counting before delaying for the fixed delay.
114 * If a fixed prepare delay is also specified, we won't start
115 * counting until after the fixed delay. We can't overlap this
116 * fixed delay with the min time because the fixed delay
117 * doesn't happen at the end of the function if a HPD GPIO was
123 * // do fixed prepare delay
124 * // wait for HPD GPIO if applicable
125 * // start counting for prepare_to_enable
128 * // do fixed enable delay
129 * // enforce prepare_to_enable min time
131 unsigned int prepare_to_enable;
134 * @delay.enable: Time for the panel to display a valid frame.
136 * The time (in milliseconds) that it takes for the panel to
137 * display the first valid frame after starting to receive
143 * @delay.disable: Time for the panel to turn the display off.
145 * The time (in milliseconds) that it takes for the panel to
146 * turn the display off (no content is visible).
148 unsigned int disable;
151 * @delay.unprepare: Time to power down completely.
153 * The time (in milliseconds) that it takes for the panel
154 * to power itself down completely.
156 * This time is used to prevent a future "prepare" from
157 * starting until at least this many milliseconds has passed.
158 * If at prepare time less time has passed since unprepare
159 * finished, the driver waits for the remaining time.
161 unsigned int unprepare;
164 /** @bus_format: See MEDIA_BUS_FMT_... defines. */
167 /** @bus_flags: See DRM_BUS_FLAG_... defines. */
170 /** @connector_type: LVDS, eDP, DSI, DPI, etc. */
174 struct panel_simple {
175 struct drm_panel base;
181 ktime_t prepared_time;
182 ktime_t unprepared_time;
184 const struct panel_desc *desc;
186 struct regulator *supply;
187 struct i2c_adapter *ddc;
189 struct gpio_desc *enable_gpio;
190 struct gpio_desc *hpd_gpio;
194 struct drm_display_mode override_mode;
196 enum drm_panel_orientation orientation;
199 static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
201 return container_of(panel, struct panel_simple, base);
204 static unsigned int panel_simple_get_timings_modes(struct panel_simple *panel,
205 struct drm_connector *connector)
207 struct drm_display_mode *mode;
208 unsigned int i, num = 0;
210 for (i = 0; i < panel->desc->num_timings; i++) {
211 const struct display_timing *dt = &panel->desc->timings[i];
214 videomode_from_timing(dt, &vm);
215 mode = drm_mode_create(connector->dev);
217 dev_err(panel->base.dev, "failed to add mode %ux%u\n",
218 dt->hactive.typ, dt->vactive.typ);
222 drm_display_mode_from_videomode(&vm, mode);
224 mode->type |= DRM_MODE_TYPE_DRIVER;
226 if (panel->desc->num_timings == 1)
227 mode->type |= DRM_MODE_TYPE_PREFERRED;
229 drm_mode_probed_add(connector, mode);
236 static unsigned int panel_simple_get_display_modes(struct panel_simple *panel,
237 struct drm_connector *connector)
239 struct drm_display_mode *mode;
240 unsigned int i, num = 0;
242 for (i = 0; i < panel->desc->num_modes; i++) {
243 const struct drm_display_mode *m = &panel->desc->modes[i];
245 mode = drm_mode_duplicate(connector->dev, m);
247 dev_err(panel->base.dev, "failed to add mode %ux%u@%u\n",
248 m->hdisplay, m->vdisplay,
249 drm_mode_vrefresh(m));
253 mode->type |= DRM_MODE_TYPE_DRIVER;
255 if (panel->desc->num_modes == 1)
256 mode->type |= DRM_MODE_TYPE_PREFERRED;
258 drm_mode_set_name(mode);
260 drm_mode_probed_add(connector, mode);
267 static int panel_simple_get_non_edid_modes(struct panel_simple *panel,
268 struct drm_connector *connector)
270 struct drm_display_mode *mode;
271 bool has_override = panel->override_mode.type;
272 unsigned int num = 0;
278 mode = drm_mode_duplicate(connector->dev,
279 &panel->override_mode);
281 drm_mode_probed_add(connector, mode);
284 dev_err(panel->base.dev, "failed to add override mode\n");
288 /* Only add timings if override was not there or failed to validate */
289 if (num == 0 && panel->desc->num_timings)
290 num = panel_simple_get_timings_modes(panel, connector);
293 * Only add fixed modes if timings/override added no mode.
295 * We should only ever have either the display timings specified
296 * or a fixed mode. Anything else is rather bogus.
298 WARN_ON(panel->desc->num_timings && panel->desc->num_modes);
300 num = panel_simple_get_display_modes(panel, connector);
302 connector->display_info.bpc = panel->desc->bpc;
303 connector->display_info.width_mm = panel->desc->size.width;
304 connector->display_info.height_mm = panel->desc->size.height;
305 if (panel->desc->bus_format)
306 drm_display_info_set_bus_formats(&connector->display_info,
307 &panel->desc->bus_format, 1);
308 connector->display_info.bus_flags = panel->desc->bus_flags;
313 static void panel_simple_wait(ktime_t start_ktime, unsigned int min_ms)
315 ktime_t now_ktime, min_ktime;
320 min_ktime = ktime_add(start_ktime, ms_to_ktime(min_ms));
321 now_ktime = ktime_get();
323 if (ktime_before(now_ktime, min_ktime))
324 msleep(ktime_to_ms(ktime_sub(min_ktime, now_ktime)) + 1);
327 static int panel_simple_disable(struct drm_panel *panel)
329 struct panel_simple *p = to_panel_simple(panel);
334 if (p->desc->delay.disable)
335 msleep(p->desc->delay.disable);
342 static int panel_simple_suspend(struct device *dev)
344 struct panel_simple *p = dev_get_drvdata(dev);
346 gpiod_set_value_cansleep(p->enable_gpio, 0);
347 regulator_disable(p->supply);
348 p->unprepared_time = ktime_get();
356 static int panel_simple_unprepare(struct drm_panel *panel)
358 struct panel_simple *p = to_panel_simple(panel);
361 /* Unpreparing when already unprepared is a no-op */
365 pm_runtime_mark_last_busy(panel->dev);
366 ret = pm_runtime_put_autosuspend(panel->dev);
374 static int panel_simple_get_hpd_gpio(struct device *dev, struct panel_simple *p)
378 p->hpd_gpio = devm_gpiod_get_optional(dev, "hpd", GPIOD_IN);
379 if (IS_ERR(p->hpd_gpio)) {
380 err = PTR_ERR(p->hpd_gpio);
382 if (err != -EPROBE_DEFER)
383 dev_err(dev, "failed to get 'hpd' GPIO: %d\n", err);
391 static int panel_simple_prepare_once(struct panel_simple *p)
393 struct device *dev = p->base.dev;
397 unsigned long hpd_wait_us;
399 panel_simple_wait(p->unprepared_time, p->desc->delay.unprepare);
401 err = regulator_enable(p->supply);
403 dev_err(dev, "failed to enable supply: %d\n", err);
407 gpiod_set_value_cansleep(p->enable_gpio, 1);
409 delay = p->desc->delay.prepare;
411 delay += p->desc->delay.hpd_absent_delay;
416 if (p->desc->delay.hpd_absent_delay)
417 hpd_wait_us = p->desc->delay.hpd_absent_delay * 1000UL;
419 hpd_wait_us = 2000000;
421 err = readx_poll_timeout(gpiod_get_value_cansleep, p->hpd_gpio,
422 hpd_asserted, hpd_asserted,
424 if (hpd_asserted < 0)
428 if (err != -ETIMEDOUT)
430 "error waiting for hpd GPIO: %d\n", err);
435 p->prepared_time = ktime_get();
440 gpiod_set_value_cansleep(p->enable_gpio, 0);
441 regulator_disable(p->supply);
442 p->unprepared_time = ktime_get();
448 * Some panels simply don't always come up and need to be power cycled to
449 * work properly. We'll allow for a handful of retries.
451 #define MAX_PANEL_PREPARE_TRIES 5
453 static int panel_simple_resume(struct device *dev)
455 struct panel_simple *p = dev_get_drvdata(dev);
459 for (try = 0; try < MAX_PANEL_PREPARE_TRIES; try++) {
460 ret = panel_simple_prepare_once(p);
461 if (ret != -ETIMEDOUT)
465 if (ret == -ETIMEDOUT)
466 dev_err(dev, "Prepare timeout after %d tries\n", try);
468 dev_warn(dev, "Prepare needed %d retries\n", try);
473 static int panel_simple_prepare(struct drm_panel *panel)
475 struct panel_simple *p = to_panel_simple(panel);
478 /* Preparing when already prepared is a no-op */
482 ret = pm_runtime_get_sync(panel->dev);
484 pm_runtime_put_autosuspend(panel->dev);
493 static int panel_simple_enable(struct drm_panel *panel)
495 struct panel_simple *p = to_panel_simple(panel);
500 if (p->desc->delay.enable)
501 msleep(p->desc->delay.enable);
503 panel_simple_wait(p->prepared_time, p->desc->delay.prepare_to_enable);
510 static int panel_simple_get_modes(struct drm_panel *panel,
511 struct drm_connector *connector)
513 struct panel_simple *p = to_panel_simple(panel);
516 /* probe EDID if a DDC bus is available */
518 pm_runtime_get_sync(panel->dev);
521 p->edid = drm_get_edid(connector, p->ddc);
524 num += drm_add_edid_modes(connector, p->edid);
526 pm_runtime_mark_last_busy(panel->dev);
527 pm_runtime_put_autosuspend(panel->dev);
530 /* add hard-coded panel modes */
531 num += panel_simple_get_non_edid_modes(p, connector);
533 /* set up connector's "panel orientation" property */
534 drm_connector_set_panel_orientation(connector, p->orientation);
539 static int panel_simple_get_timings(struct drm_panel *panel,
540 unsigned int num_timings,
541 struct display_timing *timings)
543 struct panel_simple *p = to_panel_simple(panel);
546 if (p->desc->num_timings < num_timings)
547 num_timings = p->desc->num_timings;
550 for (i = 0; i < num_timings; i++)
551 timings[i] = p->desc->timings[i];
553 return p->desc->num_timings;
556 static const struct drm_panel_funcs panel_simple_funcs = {
557 .disable = panel_simple_disable,
558 .unprepare = panel_simple_unprepare,
559 .prepare = panel_simple_prepare,
560 .enable = panel_simple_enable,
561 .get_modes = panel_simple_get_modes,
562 .get_timings = panel_simple_get_timings,
565 static struct panel_desc panel_dpi;
567 static int panel_dpi_probe(struct device *dev,
568 struct panel_simple *panel)
570 struct display_timing *timing;
571 const struct device_node *np;
572 struct panel_desc *desc;
573 unsigned int bus_flags;
578 desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL);
582 timing = devm_kzalloc(dev, sizeof(*timing), GFP_KERNEL);
586 ret = of_get_display_timing(np, "panel-timing", timing);
588 dev_err(dev, "%pOF: no panel-timing node found for \"panel-dpi\" binding\n",
593 desc->timings = timing;
594 desc->num_timings = 1;
596 of_property_read_u32(np, "width-mm", &desc->size.width);
597 of_property_read_u32(np, "height-mm", &desc->size.height);
599 /* Extract bus_flags from display_timing */
601 vm.flags = timing->flags;
602 drm_bus_flags_from_videomode(&vm, &bus_flags);
603 desc->bus_flags = bus_flags;
605 /* We do not know the connector for the DT node, so guess it */
606 desc->connector_type = DRM_MODE_CONNECTOR_DPI;
613 #define PANEL_SIMPLE_BOUNDS_CHECK(to_check, bounds, field) \
614 (to_check->field.typ >= bounds->field.min && \
615 to_check->field.typ <= bounds->field.max)
616 static void panel_simple_parse_panel_timing_node(struct device *dev,
617 struct panel_simple *panel,
618 const struct display_timing *ot)
620 const struct panel_desc *desc = panel->desc;
624 if (WARN_ON(desc->num_modes)) {
625 dev_err(dev, "Reject override mode: panel has a fixed mode\n");
628 if (WARN_ON(!desc->num_timings)) {
629 dev_err(dev, "Reject override mode: no timings specified\n");
633 for (i = 0; i < panel->desc->num_timings; i++) {
634 const struct display_timing *dt = &panel->desc->timings[i];
636 if (!PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hactive) ||
637 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hfront_porch) ||
638 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hback_porch) ||
639 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hsync_len) ||
640 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vactive) ||
641 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vfront_porch) ||
642 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vback_porch) ||
643 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vsync_len))
646 if (ot->flags != dt->flags)
649 videomode_from_timing(ot, &vm);
650 drm_display_mode_from_videomode(&vm, &panel->override_mode);
651 panel->override_mode.type |= DRM_MODE_TYPE_DRIVER |
652 DRM_MODE_TYPE_PREFERRED;
656 if (WARN_ON(!panel->override_mode.type))
657 dev_err(dev, "Reject override mode: No display_timing found\n");
660 static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
662 struct panel_simple *panel;
663 struct display_timing dt;
664 struct device_node *ddc;
669 panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL);
673 panel->enabled = false;
674 panel->prepared_time = 0;
677 panel->no_hpd = of_property_read_bool(dev->of_node, "no-hpd");
678 if (!panel->no_hpd) {
679 err = panel_simple_get_hpd_gpio(dev, panel);
684 panel->supply = devm_regulator_get(dev, "power");
685 if (IS_ERR(panel->supply))
686 return PTR_ERR(panel->supply);
688 panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
690 if (IS_ERR(panel->enable_gpio)) {
691 err = PTR_ERR(panel->enable_gpio);
692 if (err != -EPROBE_DEFER)
693 dev_err(dev, "failed to request GPIO: %d\n", err);
697 err = of_drm_get_panel_orientation(dev->of_node, &panel->orientation);
699 dev_err(dev, "%pOF: failed to get orientation %d\n", dev->of_node, err);
703 ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
705 panel->ddc = of_find_i2c_adapter_by_node(ddc);
709 return -EPROBE_DEFER;
712 if (desc == &panel_dpi) {
713 /* Handle the generic panel-dpi binding */
714 err = panel_dpi_probe(dev, panel);
718 if (!of_get_display_timing(dev->of_node, "panel-timing", &dt))
719 panel_simple_parse_panel_timing_node(dev, panel, &dt);
722 connector_type = desc->connector_type;
723 /* Catch common mistakes for panels. */
724 switch (connector_type) {
726 dev_warn(dev, "Specify missing connector_type\n");
727 connector_type = DRM_MODE_CONNECTOR_DPI;
729 case DRM_MODE_CONNECTOR_LVDS:
730 WARN_ON(desc->bus_flags &
731 ~(DRM_BUS_FLAG_DE_LOW |
732 DRM_BUS_FLAG_DE_HIGH |
733 DRM_BUS_FLAG_DATA_MSB_TO_LSB |
734 DRM_BUS_FLAG_DATA_LSB_TO_MSB));
735 WARN_ON(desc->bus_format != MEDIA_BUS_FMT_RGB666_1X7X3_SPWG &&
736 desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_SPWG &&
737 desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA);
738 WARN_ON(desc->bus_format == MEDIA_BUS_FMT_RGB666_1X7X3_SPWG &&
740 WARN_ON((desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_SPWG ||
741 desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA) &&
744 case DRM_MODE_CONNECTOR_eDP:
745 if (desc->bus_format == 0)
746 dev_warn(dev, "Specify missing bus_format\n");
747 if (desc->bpc != 6 && desc->bpc != 8)
748 dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
750 case DRM_MODE_CONNECTOR_DSI:
751 if (desc->bpc != 6 && desc->bpc != 8)
752 dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
754 case DRM_MODE_CONNECTOR_DPI:
755 bus_flags = DRM_BUS_FLAG_DE_LOW |
756 DRM_BUS_FLAG_DE_HIGH |
757 DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE |
758 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
759 DRM_BUS_FLAG_DATA_MSB_TO_LSB |
760 DRM_BUS_FLAG_DATA_LSB_TO_MSB |
761 DRM_BUS_FLAG_SYNC_SAMPLE_POSEDGE |
762 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE;
763 if (desc->bus_flags & ~bus_flags)
764 dev_warn(dev, "Unexpected bus_flags(%d)\n", desc->bus_flags & ~bus_flags);
765 if (!(desc->bus_flags & bus_flags))
766 dev_warn(dev, "Specify missing bus_flags\n");
767 if (desc->bus_format == 0)
768 dev_warn(dev, "Specify missing bus_format\n");
769 if (desc->bpc != 6 && desc->bpc != 8)
770 dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
773 dev_warn(dev, "Specify a valid connector_type: %d\n", desc->connector_type);
774 connector_type = DRM_MODE_CONNECTOR_DPI;
778 dev_set_drvdata(dev, panel);
781 * We use runtime PM for prepare / unprepare since those power the panel
782 * on and off and those can be very slow operations. This is important
783 * to optimize powering the panel on briefly to read the EDID before
784 * fully enabling the panel.
786 pm_runtime_enable(dev);
787 pm_runtime_set_autosuspend_delay(dev, 1000);
788 pm_runtime_use_autosuspend(dev);
790 drm_panel_init(&panel->base, dev, &panel_simple_funcs, connector_type);
792 err = drm_panel_of_backlight(&panel->base);
794 goto disable_pm_runtime;
796 drm_panel_add(&panel->base);
801 pm_runtime_dont_use_autosuspend(dev);
802 pm_runtime_disable(dev);
805 put_device(&panel->ddc->dev);
810 static int panel_simple_remove(struct device *dev)
812 struct panel_simple *panel = dev_get_drvdata(dev);
814 drm_panel_remove(&panel->base);
815 drm_panel_disable(&panel->base);
816 drm_panel_unprepare(&panel->base);
818 pm_runtime_dont_use_autosuspend(dev);
819 pm_runtime_disable(dev);
821 put_device(&panel->ddc->dev);
826 static void panel_simple_shutdown(struct device *dev)
828 struct panel_simple *panel = dev_get_drvdata(dev);
830 drm_panel_disable(&panel->base);
831 drm_panel_unprepare(&panel->base);
834 static const struct drm_display_mode ampire_am_1280800n3tzqw_t00h_mode = {
837 .hsync_start = 1280 + 40,
838 .hsync_end = 1280 + 40 + 80,
839 .htotal = 1280 + 40 + 80 + 40,
841 .vsync_start = 800 + 3,
842 .vsync_end = 800 + 3 + 10,
843 .vtotal = 800 + 3 + 10 + 10,
844 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
847 static const struct panel_desc ampire_am_1280800n3tzqw_t00h = {
848 .modes = &ire_am_1280800n3tzqw_t00h_mode,
855 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
856 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
857 .connector_type = DRM_MODE_CONNECTOR_LVDS,
860 static const struct drm_display_mode ampire_am_480272h3tmqw_t01h_mode = {
863 .hsync_start = 480 + 2,
864 .hsync_end = 480 + 2 + 41,
865 .htotal = 480 + 2 + 41 + 2,
867 .vsync_start = 272 + 2,
868 .vsync_end = 272 + 2 + 10,
869 .vtotal = 272 + 2 + 10 + 2,
870 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
873 static const struct panel_desc ampire_am_480272h3tmqw_t01h = {
874 .modes = &ire_am_480272h3tmqw_t01h_mode,
881 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
884 static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
887 .hsync_start = 800 + 0,
888 .hsync_end = 800 + 0 + 255,
889 .htotal = 800 + 0 + 255 + 0,
891 .vsync_start = 480 + 2,
892 .vsync_end = 480 + 2 + 45,
893 .vtotal = 480 + 2 + 45 + 0,
894 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
897 static const struct panel_desc ampire_am800480r3tmqwa1h = {
898 .modes = &ire_am800480r3tmqwa1h_mode,
905 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
908 static const struct display_timing santek_st0700i5y_rbslw_f_timing = {
909 .pixelclock = { 26400000, 33300000, 46800000 },
910 .hactive = { 800, 800, 800 },
911 .hfront_porch = { 16, 210, 354 },
912 .hback_porch = { 45, 36, 6 },
913 .hsync_len = { 1, 10, 40 },
914 .vactive = { 480, 480, 480 },
915 .vfront_porch = { 7, 22, 147 },
916 .vback_porch = { 22, 13, 3 },
917 .vsync_len = { 1, 10, 20 },
918 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
919 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE
922 static const struct panel_desc armadeus_st0700_adapt = {
923 .timings = &santek_st0700i5y_rbslw_f_timing,
930 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
931 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
934 static const struct drm_display_mode auo_b101aw03_mode = {
937 .hsync_start = 1024 + 156,
938 .hsync_end = 1024 + 156 + 8,
939 .htotal = 1024 + 156 + 8 + 156,
941 .vsync_start = 600 + 16,
942 .vsync_end = 600 + 16 + 6,
943 .vtotal = 600 + 16 + 6 + 16,
946 static const struct panel_desc auo_b101aw03 = {
947 .modes = &auo_b101aw03_mode,
954 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
955 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
956 .connector_type = DRM_MODE_CONNECTOR_LVDS,
959 static const struct display_timing auo_b101ean01_timing = {
960 .pixelclock = { 65300000, 72500000, 75000000 },
961 .hactive = { 1280, 1280, 1280 },
962 .hfront_porch = { 18, 119, 119 },
963 .hback_porch = { 21, 21, 21 },
964 .hsync_len = { 32, 32, 32 },
965 .vactive = { 800, 800, 800 },
966 .vfront_porch = { 4, 4, 4 },
967 .vback_porch = { 8, 8, 8 },
968 .vsync_len = { 18, 20, 20 },
971 static const struct panel_desc auo_b101ean01 = {
972 .timings = &auo_b101ean01_timing,
981 static const struct drm_display_mode auo_b101xtn01_mode = {
984 .hsync_start = 1366 + 20,
985 .hsync_end = 1366 + 20 + 70,
986 .htotal = 1366 + 20 + 70,
988 .vsync_start = 768 + 14,
989 .vsync_end = 768 + 14 + 42,
990 .vtotal = 768 + 14 + 42,
991 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
994 static const struct panel_desc auo_b101xtn01 = {
995 .modes = &auo_b101xtn01_mode,
1004 static const struct drm_display_mode auo_b116xak01_mode = {
1007 .hsync_start = 1366 + 48,
1008 .hsync_end = 1366 + 48 + 32,
1009 .htotal = 1366 + 48 + 32 + 10,
1011 .vsync_start = 768 + 4,
1012 .vsync_end = 768 + 4 + 6,
1013 .vtotal = 768 + 4 + 6 + 15,
1014 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1017 static const struct panel_desc auo_b116xak01 = {
1018 .modes = &auo_b116xak01_mode,
1026 .hpd_absent_delay = 200,
1028 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1029 .connector_type = DRM_MODE_CONNECTOR_eDP,
1032 static const struct drm_display_mode auo_b116xw03_mode = {
1035 .hsync_start = 1366 + 40,
1036 .hsync_end = 1366 + 40 + 40,
1037 .htotal = 1366 + 40 + 40 + 32,
1039 .vsync_start = 768 + 10,
1040 .vsync_end = 768 + 10 + 12,
1041 .vtotal = 768 + 10 + 12 + 6,
1042 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1045 static const struct panel_desc auo_b116xw03 = {
1046 .modes = &auo_b116xw03_mode,
1056 .bus_flags = DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE,
1057 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1058 .connector_type = DRM_MODE_CONNECTOR_eDP,
1061 static const struct drm_display_mode auo_b133xtn01_mode = {
1064 .hsync_start = 1366 + 48,
1065 .hsync_end = 1366 + 48 + 32,
1066 .htotal = 1366 + 48 + 32 + 20,
1068 .vsync_start = 768 + 3,
1069 .vsync_end = 768 + 3 + 6,
1070 .vtotal = 768 + 3 + 6 + 13,
1073 static const struct panel_desc auo_b133xtn01 = {
1074 .modes = &auo_b133xtn01_mode,
1083 static const struct drm_display_mode auo_b133htn01_mode = {
1086 .hsync_start = 1920 + 172,
1087 .hsync_end = 1920 + 172 + 80,
1088 .htotal = 1920 + 172 + 80 + 60,
1090 .vsync_start = 1080 + 25,
1091 .vsync_end = 1080 + 25 + 10,
1092 .vtotal = 1080 + 25 + 10 + 10,
1095 static const struct panel_desc auo_b133htn01 = {
1096 .modes = &auo_b133htn01_mode,
1110 static const struct display_timing auo_g070vvn01_timings = {
1111 .pixelclock = { 33300000, 34209000, 45000000 },
1112 .hactive = { 800, 800, 800 },
1113 .hfront_porch = { 20, 40, 200 },
1114 .hback_porch = { 87, 40, 1 },
1115 .hsync_len = { 1, 48, 87 },
1116 .vactive = { 480, 480, 480 },
1117 .vfront_porch = { 5, 13, 200 },
1118 .vback_porch = { 31, 31, 29 },
1119 .vsync_len = { 1, 1, 3 },
1122 static const struct panel_desc auo_g070vvn01 = {
1123 .timings = &auo_g070vvn01_timings,
1138 static const struct drm_display_mode auo_g101evn010_mode = {
1141 .hsync_start = 1280 + 82,
1142 .hsync_end = 1280 + 82 + 2,
1143 .htotal = 1280 + 82 + 2 + 84,
1145 .vsync_start = 800 + 8,
1146 .vsync_end = 800 + 8 + 2,
1147 .vtotal = 800 + 8 + 2 + 6,
1150 static const struct panel_desc auo_g101evn010 = {
1151 .modes = &auo_g101evn010_mode,
1158 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1159 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1162 static const struct drm_display_mode auo_g104sn02_mode = {
1165 .hsync_start = 800 + 40,
1166 .hsync_end = 800 + 40 + 216,
1167 .htotal = 800 + 40 + 216 + 128,
1169 .vsync_start = 600 + 10,
1170 .vsync_end = 600 + 10 + 35,
1171 .vtotal = 600 + 10 + 35 + 2,
1174 static const struct panel_desc auo_g104sn02 = {
1175 .modes = &auo_g104sn02_mode,
1184 static const struct drm_display_mode auo_g121ean01_mode = {
1187 .hsync_start = 1280 + 58,
1188 .hsync_end = 1280 + 58 + 8,
1189 .htotal = 1280 + 58 + 8 + 70,
1191 .vsync_start = 800 + 6,
1192 .vsync_end = 800 + 6 + 4,
1193 .vtotal = 800 + 6 + 4 + 10,
1196 static const struct panel_desc auo_g121ean01 = {
1197 .modes = &auo_g121ean01_mode,
1204 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1205 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1208 static const struct display_timing auo_g133han01_timings = {
1209 .pixelclock = { 134000000, 141200000, 149000000 },
1210 .hactive = { 1920, 1920, 1920 },
1211 .hfront_porch = { 39, 58, 77 },
1212 .hback_porch = { 59, 88, 117 },
1213 .hsync_len = { 28, 42, 56 },
1214 .vactive = { 1080, 1080, 1080 },
1215 .vfront_porch = { 3, 8, 11 },
1216 .vback_porch = { 5, 14, 19 },
1217 .vsync_len = { 4, 14, 19 },
1220 static const struct panel_desc auo_g133han01 = {
1221 .timings = &auo_g133han01_timings,
1234 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
1235 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1238 static const struct drm_display_mode auo_g156xtn01_mode = {
1241 .hsync_start = 1366 + 33,
1242 .hsync_end = 1366 + 33 + 67,
1245 .vsync_start = 768 + 4,
1246 .vsync_end = 768 + 4 + 4,
1250 static const struct panel_desc auo_g156xtn01 = {
1251 .modes = &auo_g156xtn01_mode,
1258 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1259 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1262 static const struct display_timing auo_g185han01_timings = {
1263 .pixelclock = { 120000000, 144000000, 175000000 },
1264 .hactive = { 1920, 1920, 1920 },
1265 .hfront_porch = { 36, 120, 148 },
1266 .hback_porch = { 24, 88, 108 },
1267 .hsync_len = { 20, 48, 64 },
1268 .vactive = { 1080, 1080, 1080 },
1269 .vfront_porch = { 6, 10, 40 },
1270 .vback_porch = { 2, 5, 20 },
1271 .vsync_len = { 2, 5, 20 },
1274 static const struct panel_desc auo_g185han01 = {
1275 .timings = &auo_g185han01_timings,
1288 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1289 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1292 static const struct display_timing auo_g190ean01_timings = {
1293 .pixelclock = { 90000000, 108000000, 135000000 },
1294 .hactive = { 1280, 1280, 1280 },
1295 .hfront_porch = { 126, 184, 1266 },
1296 .hback_porch = { 84, 122, 844 },
1297 .hsync_len = { 70, 102, 704 },
1298 .vactive = { 1024, 1024, 1024 },
1299 .vfront_porch = { 4, 26, 76 },
1300 .vback_porch = { 2, 8, 25 },
1301 .vsync_len = { 2, 8, 25 },
1304 static const struct panel_desc auo_g190ean01 = {
1305 .timings = &auo_g190ean01_timings,
1318 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1319 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1322 static const struct display_timing auo_p320hvn03_timings = {
1323 .pixelclock = { 106000000, 148500000, 164000000 },
1324 .hactive = { 1920, 1920, 1920 },
1325 .hfront_porch = { 25, 50, 130 },
1326 .hback_porch = { 25, 50, 130 },
1327 .hsync_len = { 20, 40, 105 },
1328 .vactive = { 1080, 1080, 1080 },
1329 .vfront_porch = { 8, 17, 150 },
1330 .vback_porch = { 8, 17, 150 },
1331 .vsync_len = { 4, 11, 100 },
1334 static const struct panel_desc auo_p320hvn03 = {
1335 .timings = &auo_p320hvn03_timings,
1347 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1348 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1351 static const struct drm_display_mode auo_t215hvn01_mode = {
1354 .hsync_start = 1920 + 88,
1355 .hsync_end = 1920 + 88 + 44,
1356 .htotal = 1920 + 88 + 44 + 148,
1358 .vsync_start = 1080 + 4,
1359 .vsync_end = 1080 + 4 + 5,
1360 .vtotal = 1080 + 4 + 5 + 36,
1363 static const struct panel_desc auo_t215hvn01 = {
1364 .modes = &auo_t215hvn01_mode,
1377 static const struct drm_display_mode avic_tm070ddh03_mode = {
1380 .hsync_start = 1024 + 160,
1381 .hsync_end = 1024 + 160 + 4,
1382 .htotal = 1024 + 160 + 4 + 156,
1384 .vsync_start = 600 + 17,
1385 .vsync_end = 600 + 17 + 1,
1386 .vtotal = 600 + 17 + 1 + 17,
1389 static const struct panel_desc avic_tm070ddh03 = {
1390 .modes = &avic_tm070ddh03_mode,
1404 static const struct drm_display_mode bananapi_s070wv20_ct16_mode = {
1407 .hsync_start = 800 + 40,
1408 .hsync_end = 800 + 40 + 48,
1409 .htotal = 800 + 40 + 48 + 40,
1411 .vsync_start = 480 + 13,
1412 .vsync_end = 480 + 13 + 3,
1413 .vtotal = 480 + 13 + 3 + 29,
1416 static const struct panel_desc bananapi_s070wv20_ct16 = {
1417 .modes = &bananapi_s070wv20_ct16_mode,
1426 static const struct drm_display_mode boe_hv070wsa_mode = {
1429 .hsync_start = 1024 + 30,
1430 .hsync_end = 1024 + 30 + 30,
1431 .htotal = 1024 + 30 + 30 + 30,
1433 .vsync_start = 600 + 10,
1434 .vsync_end = 600 + 10 + 10,
1435 .vtotal = 600 + 10 + 10 + 10,
1438 static const struct panel_desc boe_hv070wsa = {
1439 .modes = &boe_hv070wsa_mode,
1446 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1447 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1448 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1451 static const struct drm_display_mode boe_nv101wxmn51_modes[] = {
1455 .hsync_start = 1280 + 48,
1456 .hsync_end = 1280 + 48 + 32,
1457 .htotal = 1280 + 48 + 32 + 80,
1459 .vsync_start = 800 + 3,
1460 .vsync_end = 800 + 3 + 5,
1461 .vtotal = 800 + 3 + 5 + 24,
1466 .hsync_start = 1280 + 48,
1467 .hsync_end = 1280 + 48 + 32,
1468 .htotal = 1280 + 48 + 32 + 80,
1470 .vsync_start = 800 + 3,
1471 .vsync_end = 800 + 3 + 5,
1472 .vtotal = 800 + 3 + 5 + 24,
1476 static const struct panel_desc boe_nv101wxmn51 = {
1477 .modes = boe_nv101wxmn51_modes,
1478 .num_modes = ARRAY_SIZE(boe_nv101wxmn51_modes),
1491 static const struct drm_display_mode boe_nv110wtm_n61_modes[] = {
1495 .hsync_start = 2160 + 48,
1496 .hsync_end = 2160 + 48 + 32,
1497 .htotal = 2160 + 48 + 32 + 100,
1499 .vsync_start = 1440 + 3,
1500 .vsync_end = 1440 + 3 + 6,
1501 .vtotal = 1440 + 3 + 6 + 31,
1502 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
1507 .hsync_start = 2160 + 48,
1508 .hsync_end = 2160 + 48 + 32,
1509 .htotal = 2160 + 48 + 32 + 100,
1511 .vsync_start = 1440 + 3,
1512 .vsync_end = 1440 + 3 + 6,
1513 .vtotal = 1440 + 3 + 6 + 31,
1514 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
1518 static const struct panel_desc boe_nv110wtm_n61 = {
1519 .modes = boe_nv110wtm_n61_modes,
1520 .num_modes = ARRAY_SIZE(boe_nv110wtm_n61_modes),
1527 .hpd_absent_delay = 200,
1528 .prepare_to_enable = 80,
1532 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1533 .bus_flags = DRM_BUS_FLAG_DATA_MSB_TO_LSB,
1534 .connector_type = DRM_MODE_CONNECTOR_eDP,
1537 /* Also used for boe_nv133fhm_n62 */
1538 static const struct drm_display_mode boe_nv133fhm_n61_modes = {
1541 .hsync_start = 1920 + 48,
1542 .hsync_end = 1920 + 48 + 32,
1543 .htotal = 1920 + 48 + 32 + 200,
1545 .vsync_start = 1080 + 3,
1546 .vsync_end = 1080 + 3 + 6,
1547 .vtotal = 1080 + 3 + 6 + 31,
1548 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
1551 /* Also used for boe_nv133fhm_n62 */
1552 static const struct panel_desc boe_nv133fhm_n61 = {
1553 .modes = &boe_nv133fhm_n61_modes,
1562 * When power is first given to the panel there's a short
1563 * spike on the HPD line. It was explained that this spike
1564 * was until the TCON data download was complete. On
1565 * one system this was measured at 8 ms. We'll put 15 ms
1566 * in the prepare delay just to be safe and take it away
1567 * from the hpd_absent_delay (which would otherwise be 200 ms)
1568 * to handle this. That means:
1569 * - If HPD isn't hooked up you still have 200 ms delay.
1570 * - If HPD is hooked up we won't try to look at it for the
1574 .hpd_absent_delay = 185,
1578 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1579 .bus_flags = DRM_BUS_FLAG_DATA_MSB_TO_LSB,
1580 .connector_type = DRM_MODE_CONNECTOR_eDP,
1583 static const struct drm_display_mode boe_nv140fhmn49_modes[] = {
1587 .hsync_start = 1920 + 48,
1588 .hsync_end = 1920 + 48 + 32,
1591 .vsync_start = 1080 + 3,
1592 .vsync_end = 1080 + 3 + 5,
1597 static const struct panel_desc boe_nv140fhmn49 = {
1598 .modes = boe_nv140fhmn49_modes,
1599 .num_modes = ARRAY_SIZE(boe_nv140fhmn49_modes),
1610 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1611 .connector_type = DRM_MODE_CONNECTOR_eDP,
1614 static const struct drm_display_mode cdtech_s043wq26h_ct7_mode = {
1617 .hsync_start = 480 + 5,
1618 .hsync_end = 480 + 5 + 5,
1619 .htotal = 480 + 5 + 5 + 40,
1621 .vsync_start = 272 + 8,
1622 .vsync_end = 272 + 8 + 8,
1623 .vtotal = 272 + 8 + 8 + 8,
1624 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1627 static const struct panel_desc cdtech_s043wq26h_ct7 = {
1628 .modes = &cdtech_s043wq26h_ct7_mode,
1635 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1638 /* S070PWS19HP-FC21 2017/04/22 */
1639 static const struct drm_display_mode cdtech_s070pws19hp_fc21_mode = {
1642 .hsync_start = 1024 + 160,
1643 .hsync_end = 1024 + 160 + 20,
1644 .htotal = 1024 + 160 + 20 + 140,
1646 .vsync_start = 600 + 12,
1647 .vsync_end = 600 + 12 + 3,
1648 .vtotal = 600 + 12 + 3 + 20,
1649 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1652 static const struct panel_desc cdtech_s070pws19hp_fc21 = {
1653 .modes = &cdtech_s070pws19hp_fc21_mode,
1660 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1661 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
1662 .connector_type = DRM_MODE_CONNECTOR_DPI,
1665 /* S070SWV29HG-DC44 2017/09/21 */
1666 static const struct drm_display_mode cdtech_s070swv29hg_dc44_mode = {
1669 .hsync_start = 800 + 210,
1670 .hsync_end = 800 + 210 + 2,
1671 .htotal = 800 + 210 + 2 + 44,
1673 .vsync_start = 480 + 22,
1674 .vsync_end = 480 + 22 + 2,
1675 .vtotal = 480 + 22 + 2 + 21,
1676 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1679 static const struct panel_desc cdtech_s070swv29hg_dc44 = {
1680 .modes = &cdtech_s070swv29hg_dc44_mode,
1687 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1688 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
1689 .connector_type = DRM_MODE_CONNECTOR_DPI,
1692 static const struct drm_display_mode cdtech_s070wv95_ct16_mode = {
1695 .hsync_start = 800 + 40,
1696 .hsync_end = 800 + 40 + 40,
1697 .htotal = 800 + 40 + 40 + 48,
1699 .vsync_start = 480 + 29,
1700 .vsync_end = 480 + 29 + 13,
1701 .vtotal = 480 + 29 + 13 + 3,
1702 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1705 static const struct panel_desc cdtech_s070wv95_ct16 = {
1706 .modes = &cdtech_s070wv95_ct16_mode,
1715 static const struct display_timing chefree_ch101olhlwh_002_timing = {
1716 .pixelclock = { 68900000, 71100000, 73400000 },
1717 .hactive = { 1280, 1280, 1280 },
1718 .hfront_porch = { 65, 80, 95 },
1719 .hback_porch = { 64, 79, 94 },
1720 .hsync_len = { 1, 1, 1 },
1721 .vactive = { 800, 800, 800 },
1722 .vfront_porch = { 7, 11, 14 },
1723 .vback_porch = { 7, 11, 14 },
1724 .vsync_len = { 1, 1, 1 },
1725 .flags = DISPLAY_FLAGS_DE_HIGH,
1728 static const struct panel_desc chefree_ch101olhlwh_002 = {
1729 .timings = &chefree_ch101olhlwh_002_timing,
1740 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1741 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1742 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1745 static const struct drm_display_mode chunghwa_claa070wp03xg_mode = {
1748 .hsync_start = 800 + 49,
1749 .hsync_end = 800 + 49 + 33,
1750 .htotal = 800 + 49 + 33 + 17,
1752 .vsync_start = 1280 + 1,
1753 .vsync_end = 1280 + 1 + 7,
1754 .vtotal = 1280 + 1 + 7 + 15,
1755 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1758 static const struct panel_desc chunghwa_claa070wp03xg = {
1759 .modes = &chunghwa_claa070wp03xg_mode,
1766 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1767 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1768 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1771 static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
1774 .hsync_start = 1366 + 58,
1775 .hsync_end = 1366 + 58 + 58,
1776 .htotal = 1366 + 58 + 58 + 58,
1778 .vsync_start = 768 + 4,
1779 .vsync_end = 768 + 4 + 4,
1780 .vtotal = 768 + 4 + 4 + 4,
1783 static const struct panel_desc chunghwa_claa101wa01a = {
1784 .modes = &chunghwa_claa101wa01a_mode,
1791 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1792 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1793 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1796 static const struct drm_display_mode chunghwa_claa101wb01_mode = {
1799 .hsync_start = 1366 + 48,
1800 .hsync_end = 1366 + 48 + 32,
1801 .htotal = 1366 + 48 + 32 + 20,
1803 .vsync_start = 768 + 16,
1804 .vsync_end = 768 + 16 + 8,
1805 .vtotal = 768 + 16 + 8 + 16,
1808 static const struct panel_desc chunghwa_claa101wb01 = {
1809 .modes = &chunghwa_claa101wb01_mode,
1816 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1817 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1818 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1821 static const struct drm_display_mode dataimage_scf0700c48ggu18_mode = {
1824 .hsync_start = 800 + 40,
1825 .hsync_end = 800 + 40 + 128,
1826 .htotal = 800 + 40 + 128 + 88,
1828 .vsync_start = 480 + 10,
1829 .vsync_end = 480 + 10 + 2,
1830 .vtotal = 480 + 10 + 2 + 33,
1831 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1834 static const struct panel_desc dataimage_scf0700c48ggu18 = {
1835 .modes = &dataimage_scf0700c48ggu18_mode,
1842 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1843 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1846 static const struct display_timing dlc_dlc0700yzg_1_timing = {
1847 .pixelclock = { 45000000, 51200000, 57000000 },
1848 .hactive = { 1024, 1024, 1024 },
1849 .hfront_porch = { 100, 106, 113 },
1850 .hback_porch = { 100, 106, 113 },
1851 .hsync_len = { 100, 108, 114 },
1852 .vactive = { 600, 600, 600 },
1853 .vfront_porch = { 8, 11, 15 },
1854 .vback_porch = { 8, 11, 15 },
1855 .vsync_len = { 9, 13, 15 },
1856 .flags = DISPLAY_FLAGS_DE_HIGH,
1859 static const struct panel_desc dlc_dlc0700yzg_1 = {
1860 .timings = &dlc_dlc0700yzg_1_timing,
1872 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1873 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1876 static const struct display_timing dlc_dlc1010gig_timing = {
1877 .pixelclock = { 68900000, 71100000, 73400000 },
1878 .hactive = { 1280, 1280, 1280 },
1879 .hfront_porch = { 43, 53, 63 },
1880 .hback_porch = { 43, 53, 63 },
1881 .hsync_len = { 44, 54, 64 },
1882 .vactive = { 800, 800, 800 },
1883 .vfront_porch = { 5, 8, 11 },
1884 .vback_porch = { 5, 8, 11 },
1885 .vsync_len = { 5, 7, 11 },
1886 .flags = DISPLAY_FLAGS_DE_HIGH,
1889 static const struct panel_desc dlc_dlc1010gig = {
1890 .timings = &dlc_dlc1010gig_timing,
1903 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1904 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1907 static const struct drm_display_mode edt_et035012dm6_mode = {
1910 .hsync_start = 320 + 20,
1911 .hsync_end = 320 + 20 + 30,
1912 .htotal = 320 + 20 + 68,
1914 .vsync_start = 240 + 4,
1915 .vsync_end = 240 + 4 + 4,
1916 .vtotal = 240 + 4 + 4 + 14,
1917 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1920 static const struct panel_desc edt_et035012dm6 = {
1921 .modes = &edt_et035012dm6_mode,
1928 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1929 .bus_flags = DRM_BUS_FLAG_DE_LOW | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
1932 static const struct drm_display_mode edt_etm043080dh6gp_mode = {
1935 .hsync_start = 480 + 8,
1936 .hsync_end = 480 + 8 + 4,
1937 .htotal = 480 + 8 + 4 + 41,
1940 * IWG22M: Y resolution changed for "dc_linuxfb" module crashing while
1945 .vsync_start = 288 + 2,
1946 .vsync_end = 288 + 2 + 4,
1947 .vtotal = 288 + 2 + 4 + 10,
1950 static const struct panel_desc edt_etm043080dh6gp = {
1951 .modes = &edt_etm043080dh6gp_mode,
1958 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1959 .connector_type = DRM_MODE_CONNECTOR_DPI,
1962 static const struct drm_display_mode edt_etm0430g0dh6_mode = {
1965 .hsync_start = 480 + 2,
1966 .hsync_end = 480 + 2 + 41,
1967 .htotal = 480 + 2 + 41 + 2,
1969 .vsync_start = 272 + 2,
1970 .vsync_end = 272 + 2 + 10,
1971 .vtotal = 272 + 2 + 10 + 2,
1972 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1975 static const struct panel_desc edt_etm0430g0dh6 = {
1976 .modes = &edt_etm0430g0dh6_mode,
1985 static const struct drm_display_mode edt_et057090dhu_mode = {
1988 .hsync_start = 640 + 16,
1989 .hsync_end = 640 + 16 + 30,
1990 .htotal = 640 + 16 + 30 + 114,
1992 .vsync_start = 480 + 10,
1993 .vsync_end = 480 + 10 + 3,
1994 .vtotal = 480 + 10 + 3 + 32,
1995 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1998 static const struct panel_desc edt_et057090dhu = {
1999 .modes = &edt_et057090dhu_mode,
2006 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2007 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
2008 .connector_type = DRM_MODE_CONNECTOR_DPI,
2011 static const struct drm_display_mode edt_etm0700g0dh6_mode = {
2014 .hsync_start = 800 + 40,
2015 .hsync_end = 800 + 40 + 128,
2016 .htotal = 800 + 40 + 128 + 88,
2018 .vsync_start = 480 + 10,
2019 .vsync_end = 480 + 10 + 2,
2020 .vtotal = 480 + 10 + 2 + 33,
2021 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2024 static const struct panel_desc edt_etm0700g0dh6 = {
2025 .modes = &edt_etm0700g0dh6_mode,
2032 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2033 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
2034 .connector_type = DRM_MODE_CONNECTOR_DPI,
2037 static const struct panel_desc edt_etm0700g0bdh6 = {
2038 .modes = &edt_etm0700g0dh6_mode,
2045 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2046 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2049 static const struct display_timing evervision_vgg804821_timing = {
2050 .pixelclock = { 27600000, 33300000, 50000000 },
2051 .hactive = { 800, 800, 800 },
2052 .hfront_porch = { 40, 66, 70 },
2053 .hback_porch = { 40, 67, 70 },
2054 .hsync_len = { 40, 67, 70 },
2055 .vactive = { 480, 480, 480 },
2056 .vfront_porch = { 6, 10, 10 },
2057 .vback_porch = { 7, 11, 11 },
2058 .vsync_len = { 7, 11, 11 },
2059 .flags = DISPLAY_FLAGS_HSYNC_HIGH | DISPLAY_FLAGS_VSYNC_HIGH |
2060 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
2061 DISPLAY_FLAGS_SYNC_NEGEDGE,
2064 static const struct panel_desc evervision_vgg804821 = {
2065 .timings = &evervision_vgg804821_timing,
2072 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2073 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
2076 static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
2079 .hsync_start = 800 + 168,
2080 .hsync_end = 800 + 168 + 64,
2081 .htotal = 800 + 168 + 64 + 88,
2083 .vsync_start = 480 + 37,
2084 .vsync_end = 480 + 37 + 2,
2085 .vtotal = 480 + 37 + 2 + 8,
2088 static const struct panel_desc foxlink_fl500wvr00_a0t = {
2089 .modes = &foxlink_fl500wvr00_a0t_mode,
2096 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2099 static const struct drm_display_mode frida_frd350h54004_modes[] = {
2103 .hsync_start = 320 + 44,
2104 .hsync_end = 320 + 44 + 16,
2105 .htotal = 320 + 44 + 16 + 20,
2107 .vsync_start = 240 + 2,
2108 .vsync_end = 240 + 2 + 6,
2109 .vtotal = 240 + 2 + 6 + 2,
2110 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2115 .hsync_start = 320 + 56,
2116 .hsync_end = 320 + 56 + 16,
2117 .htotal = 320 + 56 + 16 + 40,
2119 .vsync_start = 240 + 2,
2120 .vsync_end = 240 + 2 + 6,
2121 .vtotal = 240 + 2 + 6 + 2,
2122 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2126 static const struct panel_desc frida_frd350h54004 = {
2127 .modes = frida_frd350h54004_modes,
2128 .num_modes = ARRAY_SIZE(frida_frd350h54004_modes),
2134 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2135 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
2136 .connector_type = DRM_MODE_CONNECTOR_DPI,
2139 static const struct drm_display_mode friendlyarm_hd702e_mode = {
2142 .hsync_start = 800 + 20,
2143 .hsync_end = 800 + 20 + 24,
2144 .htotal = 800 + 20 + 24 + 20,
2146 .vsync_start = 1280 + 4,
2147 .vsync_end = 1280 + 4 + 8,
2148 .vtotal = 1280 + 4 + 8 + 4,
2149 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2152 static const struct panel_desc friendlyarm_hd702e = {
2153 .modes = &friendlyarm_hd702e_mode,
2161 static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
2164 .hsync_start = 480 + 5,
2165 .hsync_end = 480 + 5 + 1,
2166 .htotal = 480 + 5 + 1 + 40,
2168 .vsync_start = 272 + 8,
2169 .vsync_end = 272 + 8 + 1,
2170 .vtotal = 272 + 8 + 1 + 8,
2173 static const struct panel_desc giantplus_gpg482739qs5 = {
2174 .modes = &giantplus_gpg482739qs5_mode,
2181 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2184 static const struct display_timing giantplus_gpm940b0_timing = {
2185 .pixelclock = { 13500000, 27000000, 27500000 },
2186 .hactive = { 320, 320, 320 },
2187 .hfront_porch = { 14, 686, 718 },
2188 .hback_porch = { 50, 70, 255 },
2189 .hsync_len = { 1, 1, 1 },
2190 .vactive = { 240, 240, 240 },
2191 .vfront_porch = { 1, 1, 179 },
2192 .vback_porch = { 1, 21, 31 },
2193 .vsync_len = { 1, 1, 6 },
2194 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
2197 static const struct panel_desc giantplus_gpm940b0 = {
2198 .timings = &giantplus_gpm940b0_timing,
2205 .bus_format = MEDIA_BUS_FMT_RGB888_3X8,
2206 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
2209 static const struct display_timing hannstar_hsd070pww1_timing = {
2210 .pixelclock = { 64300000, 71100000, 82000000 },
2211 .hactive = { 1280, 1280, 1280 },
2212 .hfront_porch = { 1, 1, 10 },
2213 .hback_porch = { 1, 1, 10 },
2215 * According to the data sheet, the minimum horizontal blanking interval
2216 * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
2217 * minimum working horizontal blanking interval to be 60 clocks.
2219 .hsync_len = { 58, 158, 661 },
2220 .vactive = { 800, 800, 800 },
2221 .vfront_porch = { 1, 1, 10 },
2222 .vback_porch = { 1, 1, 10 },
2223 .vsync_len = { 1, 21, 203 },
2224 .flags = DISPLAY_FLAGS_DE_HIGH,
2227 static const struct panel_desc hannstar_hsd070pww1 = {
2228 .timings = &hannstar_hsd070pww1_timing,
2235 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2236 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2239 static const struct display_timing hannstar_hsd100pxn1_timing = {
2240 .pixelclock = { 55000000, 65000000, 75000000 },
2241 .hactive = { 1024, 1024, 1024 },
2242 .hfront_porch = { 40, 40, 40 },
2243 .hback_porch = { 220, 220, 220 },
2244 .hsync_len = { 20, 60, 100 },
2245 .vactive = { 768, 768, 768 },
2246 .vfront_porch = { 7, 7, 7 },
2247 .vback_porch = { 21, 21, 21 },
2248 .vsync_len = { 10, 10, 10 },
2249 .flags = DISPLAY_FLAGS_DE_HIGH,
2252 static const struct panel_desc hannstar_hsd100pxn1 = {
2253 .timings = &hannstar_hsd100pxn1_timing,
2260 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2261 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2264 static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
2267 .hsync_start = 800 + 85,
2268 .hsync_end = 800 + 85 + 86,
2269 .htotal = 800 + 85 + 86 + 85,
2271 .vsync_start = 480 + 16,
2272 .vsync_end = 480 + 16 + 13,
2273 .vtotal = 480 + 16 + 13 + 16,
2276 static const struct panel_desc hitachi_tx23d38vm0caa = {
2277 .modes = &hitachi_tx23d38vm0caa_mode,
2290 static const struct drm_display_mode innolux_at043tn24_mode = {
2293 .hsync_start = 480 + 2,
2294 .hsync_end = 480 + 2 + 41,
2295 .htotal = 480 + 2 + 41 + 2,
2297 .vsync_start = 272 + 2,
2298 .vsync_end = 272 + 2 + 10,
2299 .vtotal = 272 + 2 + 10 + 2,
2300 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2303 static const struct panel_desc innolux_at043tn24 = {
2304 .modes = &innolux_at043tn24_mode,
2311 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2312 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2315 static const struct drm_display_mode innolux_at070tn92_mode = {
2318 .hsync_start = 800 + 210,
2319 .hsync_end = 800 + 210 + 20,
2320 .htotal = 800 + 210 + 20 + 46,
2322 .vsync_start = 480 + 22,
2323 .vsync_end = 480 + 22 + 10,
2324 .vtotal = 480 + 22 + 23 + 10,
2327 static const struct panel_desc innolux_at070tn92 = {
2328 .modes = &innolux_at070tn92_mode,
2334 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2337 static const struct display_timing innolux_g070y2_l01_timing = {
2338 .pixelclock = { 28000000, 29500000, 32000000 },
2339 .hactive = { 800, 800, 800 },
2340 .hfront_porch = { 61, 91, 141 },
2341 .hback_porch = { 60, 90, 140 },
2342 .hsync_len = { 12, 12, 12 },
2343 .vactive = { 480, 480, 480 },
2344 .vfront_porch = { 4, 9, 30 },
2345 .vback_porch = { 4, 8, 28 },
2346 .vsync_len = { 2, 2, 2 },
2347 .flags = DISPLAY_FLAGS_DE_HIGH,
2350 static const struct panel_desc innolux_g070y2_l01 = {
2351 .timings = &innolux_g070y2_l01_timing,
2364 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2365 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2368 static const struct display_timing innolux_g101ice_l01_timing = {
2369 .pixelclock = { 60400000, 71100000, 74700000 },
2370 .hactive = { 1280, 1280, 1280 },
2371 .hfront_porch = { 41, 80, 100 },
2372 .hback_porch = { 40, 79, 99 },
2373 .hsync_len = { 1, 1, 1 },
2374 .vactive = { 800, 800, 800 },
2375 .vfront_porch = { 5, 11, 14 },
2376 .vback_porch = { 4, 11, 14 },
2377 .vsync_len = { 1, 1, 1 },
2378 .flags = DISPLAY_FLAGS_DE_HIGH,
2381 static const struct panel_desc innolux_g101ice_l01 = {
2382 .timings = &innolux_g101ice_l01_timing,
2393 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2394 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2397 static const struct display_timing innolux_g121i1_l01_timing = {
2398 .pixelclock = { 67450000, 71000000, 74550000 },
2399 .hactive = { 1280, 1280, 1280 },
2400 .hfront_porch = { 40, 80, 160 },
2401 .hback_porch = { 39, 79, 159 },
2402 .hsync_len = { 1, 1, 1 },
2403 .vactive = { 800, 800, 800 },
2404 .vfront_porch = { 5, 11, 100 },
2405 .vback_porch = { 4, 11, 99 },
2406 .vsync_len = { 1, 1, 1 },
2409 static const struct panel_desc innolux_g121i1_l01 = {
2410 .timings = &innolux_g121i1_l01_timing,
2421 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2422 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2425 static const struct drm_display_mode innolux_g121x1_l03_mode = {
2428 .hsync_start = 1024 + 0,
2429 .hsync_end = 1024 + 1,
2430 .htotal = 1024 + 0 + 1 + 320,
2432 .vsync_start = 768 + 38,
2433 .vsync_end = 768 + 38 + 1,
2434 .vtotal = 768 + 38 + 1 + 0,
2435 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2438 static const struct panel_desc innolux_g121x1_l03 = {
2439 .modes = &innolux_g121x1_l03_mode,
2453 static const struct drm_display_mode innolux_n116bca_ea1_mode = {
2456 .hsync_start = 1366 + 136,
2457 .hsync_end = 1366 + 136 + 30,
2458 .htotal = 1366 + 136 + 30 + 60,
2460 .vsync_start = 768 + 8,
2461 .vsync_end = 768 + 8 + 12,
2462 .vtotal = 768 + 8 + 12 + 12,
2463 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2466 static const struct panel_desc innolux_n116bca_ea1 = {
2467 .modes = &innolux_n116bca_ea1_mode,
2475 .hpd_absent_delay = 200,
2476 .prepare_to_enable = 80,
2479 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2480 .connector_type = DRM_MODE_CONNECTOR_eDP,
2484 * Datasheet specifies that at 60 Hz refresh rate:
2485 * - total horizontal time: { 1506, 1592, 1716 }
2486 * - total vertical time: { 788, 800, 868 }
2488 * ...but doesn't go into exactly how that should be split into a front
2489 * porch, back porch, or sync length. For now we'll leave a single setting
2490 * here which allows a bit of tweaking of the pixel clock at the expense of
2493 static const struct display_timing innolux_n116bge_timing = {
2494 .pixelclock = { 72600000, 76420000, 80240000 },
2495 .hactive = { 1366, 1366, 1366 },
2496 .hfront_porch = { 136, 136, 136 },
2497 .hback_porch = { 60, 60, 60 },
2498 .hsync_len = { 30, 30, 30 },
2499 .vactive = { 768, 768, 768 },
2500 .vfront_porch = { 8, 8, 8 },
2501 .vback_porch = { 12, 12, 12 },
2502 .vsync_len = { 12, 12, 12 },
2503 .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW,
2506 static const struct panel_desc innolux_n116bge = {
2507 .timings = &innolux_n116bge_timing,
2514 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2515 .connector_type = DRM_MODE_CONNECTOR_eDP,
2518 static const struct drm_display_mode innolux_n125hce_gn1_mode = {
2521 .hsync_start = 1920 + 40,
2522 .hsync_end = 1920 + 40 + 40,
2523 .htotal = 1920 + 40 + 40 + 80,
2525 .vsync_start = 1080 + 4,
2526 .vsync_end = 1080 + 4 + 4,
2527 .vtotal = 1080 + 4 + 4 + 24,
2530 static const struct panel_desc innolux_n125hce_gn1 = {
2531 .modes = &innolux_n125hce_gn1_mode,
2538 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2539 .bus_flags = DRM_BUS_FLAG_DATA_MSB_TO_LSB,
2540 .connector_type = DRM_MODE_CONNECTOR_eDP,
2543 static const struct drm_display_mode innolux_n156bge_l21_mode = {
2546 .hsync_start = 1366 + 16,
2547 .hsync_end = 1366 + 16 + 34,
2548 .htotal = 1366 + 16 + 34 + 50,
2550 .vsync_start = 768 + 2,
2551 .vsync_end = 768 + 2 + 6,
2552 .vtotal = 768 + 2 + 6 + 12,
2555 static const struct panel_desc innolux_n156bge_l21 = {
2556 .modes = &innolux_n156bge_l21_mode,
2563 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2564 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2565 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2568 static const struct drm_display_mode innolux_p120zdg_bf1_mode = {
2571 .hsync_start = 2160 + 48,
2572 .hsync_end = 2160 + 48 + 32,
2573 .htotal = 2160 + 48 + 32 + 80,
2575 .vsync_start = 1440 + 3,
2576 .vsync_end = 1440 + 3 + 10,
2577 .vtotal = 1440 + 3 + 10 + 27,
2578 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
2581 static const struct panel_desc innolux_p120zdg_bf1 = {
2582 .modes = &innolux_p120zdg_bf1_mode,
2590 .hpd_absent_delay = 200,
2595 static const struct drm_display_mode innolux_zj070na_01p_mode = {
2598 .hsync_start = 1024 + 128,
2599 .hsync_end = 1024 + 128 + 64,
2600 .htotal = 1024 + 128 + 64 + 128,
2602 .vsync_start = 600 + 16,
2603 .vsync_end = 600 + 16 + 4,
2604 .vtotal = 600 + 16 + 4 + 16,
2607 static const struct panel_desc innolux_zj070na_01p = {
2608 .modes = &innolux_zj070na_01p_mode,
2617 static const struct drm_display_mode ivo_m133nwf4_r0_mode = {
2620 .hsync_start = 1920 + 24,
2621 .hsync_end = 1920 + 24 + 48,
2622 .htotal = 1920 + 24 + 48 + 88,
2624 .vsync_start = 1080 + 3,
2625 .vsync_end = 1080 + 3 + 12,
2626 .vtotal = 1080 + 3 + 12 + 17,
2627 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
2630 static const struct panel_desc ivo_m133nwf4_r0 = {
2631 .modes = &ivo_m133nwf4_r0_mode,
2639 .hpd_absent_delay = 200,
2642 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2643 .bus_flags = DRM_BUS_FLAG_DATA_MSB_TO_LSB,
2644 .connector_type = DRM_MODE_CONNECTOR_eDP,
2647 static const struct drm_display_mode kingdisplay_kd116n21_30nv_a010_mode = {
2650 .hsync_start = 1366 + 40,
2651 .hsync_end = 1366 + 40 + 32,
2652 .htotal = 1366 + 40 + 32 + 62,
2654 .vsync_start = 768 + 5,
2655 .vsync_end = 768 + 5 + 5,
2656 .vtotal = 768 + 5 + 5 + 122,
2657 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2660 static const struct panel_desc kingdisplay_kd116n21_30nv_a010 = {
2661 .modes = &kingdisplay_kd116n21_30nv_a010_mode,
2669 .hpd_absent_delay = 200,
2671 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2672 .connector_type = DRM_MODE_CONNECTOR_eDP,
2675 static const struct display_timing koe_tx14d24vm1bpa_timing = {
2676 .pixelclock = { 5580000, 5850000, 6200000 },
2677 .hactive = { 320, 320, 320 },
2678 .hfront_porch = { 30, 30, 30 },
2679 .hback_porch = { 30, 30, 30 },
2680 .hsync_len = { 1, 5, 17 },
2681 .vactive = { 240, 240, 240 },
2682 .vfront_porch = { 6, 6, 6 },
2683 .vback_porch = { 5, 5, 5 },
2684 .vsync_len = { 1, 2, 11 },
2685 .flags = DISPLAY_FLAGS_DE_HIGH,
2688 static const struct panel_desc koe_tx14d24vm1bpa = {
2689 .timings = &koe_tx14d24vm1bpa_timing,
2698 static const struct display_timing koe_tx26d202vm0bwa_timing = {
2699 .pixelclock = { 151820000, 156720000, 159780000 },
2700 .hactive = { 1920, 1920, 1920 },
2701 .hfront_porch = { 105, 130, 142 },
2702 .hback_porch = { 45, 70, 82 },
2703 .hsync_len = { 30, 30, 30 },
2704 .vactive = { 1200, 1200, 1200},
2705 .vfront_porch = { 3, 5, 10 },
2706 .vback_porch = { 2, 5, 10 },
2707 .vsync_len = { 5, 5, 5 },
2710 static const struct panel_desc koe_tx26d202vm0bwa = {
2711 .timings = &koe_tx26d202vm0bwa_timing,
2724 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2725 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2726 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2729 static const struct display_timing koe_tx31d200vm0baa_timing = {
2730 .pixelclock = { 39600000, 43200000, 48000000 },
2731 .hactive = { 1280, 1280, 1280 },
2732 .hfront_porch = { 16, 36, 56 },
2733 .hback_porch = { 16, 36, 56 },
2734 .hsync_len = { 8, 8, 8 },
2735 .vactive = { 480, 480, 480 },
2736 .vfront_porch = { 6, 21, 33 },
2737 .vback_porch = { 6, 21, 33 },
2738 .vsync_len = { 8, 8, 8 },
2739 .flags = DISPLAY_FLAGS_DE_HIGH,
2742 static const struct panel_desc koe_tx31d200vm0baa = {
2743 .timings = &koe_tx31d200vm0baa_timing,
2750 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2751 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2754 static const struct display_timing kyo_tcg121xglp_timing = {
2755 .pixelclock = { 52000000, 65000000, 71000000 },
2756 .hactive = { 1024, 1024, 1024 },
2757 .hfront_porch = { 2, 2, 2 },
2758 .hback_porch = { 2, 2, 2 },
2759 .hsync_len = { 86, 124, 244 },
2760 .vactive = { 768, 768, 768 },
2761 .vfront_porch = { 2, 2, 2 },
2762 .vback_porch = { 2, 2, 2 },
2763 .vsync_len = { 6, 34, 73 },
2764 .flags = DISPLAY_FLAGS_DE_HIGH,
2767 static const struct panel_desc kyo_tcg121xglp = {
2768 .timings = &kyo_tcg121xglp_timing,
2775 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2776 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2779 static const struct drm_display_mode lemaker_bl035_rgb_002_mode = {
2782 .hsync_start = 320 + 20,
2783 .hsync_end = 320 + 20 + 30,
2784 .htotal = 320 + 20 + 30 + 38,
2786 .vsync_start = 240 + 4,
2787 .vsync_end = 240 + 4 + 3,
2788 .vtotal = 240 + 4 + 3 + 15,
2791 static const struct panel_desc lemaker_bl035_rgb_002 = {
2792 .modes = &lemaker_bl035_rgb_002_mode,
2798 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2799 .bus_flags = DRM_BUS_FLAG_DE_LOW,
2802 static const struct drm_display_mode lg_lb070wv8_mode = {
2805 .hsync_start = 800 + 88,
2806 .hsync_end = 800 + 88 + 80,
2807 .htotal = 800 + 88 + 80 + 88,
2809 .vsync_start = 480 + 10,
2810 .vsync_end = 480 + 10 + 25,
2811 .vtotal = 480 + 10 + 25 + 10,
2814 static const struct panel_desc lg_lb070wv8 = {
2815 .modes = &lg_lb070wv8_mode,
2822 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2823 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2826 static const struct drm_display_mode lg_lp079qx1_sp0v_mode = {
2829 .hsync_start = 1536 + 12,
2830 .hsync_end = 1536 + 12 + 16,
2831 .htotal = 1536 + 12 + 16 + 48,
2833 .vsync_start = 2048 + 8,
2834 .vsync_end = 2048 + 8 + 4,
2835 .vtotal = 2048 + 8 + 4 + 8,
2836 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2839 static const struct panel_desc lg_lp079qx1_sp0v = {
2840 .modes = &lg_lp079qx1_sp0v_mode,
2848 static const struct drm_display_mode lg_lp097qx1_spa1_mode = {
2851 .hsync_start = 2048 + 150,
2852 .hsync_end = 2048 + 150 + 5,
2853 .htotal = 2048 + 150 + 5 + 5,
2855 .vsync_start = 1536 + 3,
2856 .vsync_end = 1536 + 3 + 1,
2857 .vtotal = 1536 + 3 + 1 + 9,
2860 static const struct panel_desc lg_lp097qx1_spa1 = {
2861 .modes = &lg_lp097qx1_spa1_mode,
2869 static const struct drm_display_mode lg_lp120up1_mode = {
2872 .hsync_start = 1920 + 40,
2873 .hsync_end = 1920 + 40 + 40,
2874 .htotal = 1920 + 40 + 40+ 80,
2876 .vsync_start = 1280 + 4,
2877 .vsync_end = 1280 + 4 + 4,
2878 .vtotal = 1280 + 4 + 4 + 12,
2881 static const struct panel_desc lg_lp120up1 = {
2882 .modes = &lg_lp120up1_mode,
2889 .connector_type = DRM_MODE_CONNECTOR_eDP,
2892 static const struct drm_display_mode lg_lp129qe_mode = {
2895 .hsync_start = 2560 + 48,
2896 .hsync_end = 2560 + 48 + 32,
2897 .htotal = 2560 + 48 + 32 + 80,
2899 .vsync_start = 1700 + 3,
2900 .vsync_end = 1700 + 3 + 10,
2901 .vtotal = 1700 + 3 + 10 + 36,
2904 static const struct panel_desc lg_lp129qe = {
2905 .modes = &lg_lp129qe_mode,
2914 static const struct display_timing logictechno_lt161010_2nh_timing = {
2915 .pixelclock = { 26400000, 33300000, 46800000 },
2916 .hactive = { 800, 800, 800 },
2917 .hfront_porch = { 16, 210, 354 },
2918 .hback_porch = { 46, 46, 46 },
2919 .hsync_len = { 1, 20, 40 },
2920 .vactive = { 480, 480, 480 },
2921 .vfront_porch = { 7, 22, 147 },
2922 .vback_porch = { 23, 23, 23 },
2923 .vsync_len = { 1, 10, 20 },
2924 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2925 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
2926 DISPLAY_FLAGS_SYNC_POSEDGE,
2929 static const struct panel_desc logictechno_lt161010_2nh = {
2930 .timings = &logictechno_lt161010_2nh_timing,
2936 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2937 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
2938 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
2939 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
2940 .connector_type = DRM_MODE_CONNECTOR_DPI,
2943 static const struct display_timing logictechno_lt170410_2whc_timing = {
2944 .pixelclock = { 68900000, 71100000, 73400000 },
2945 .hactive = { 1280, 1280, 1280 },
2946 .hfront_porch = { 23, 60, 71 },
2947 .hback_porch = { 23, 60, 71 },
2948 .hsync_len = { 15, 40, 47 },
2949 .vactive = { 800, 800, 800 },
2950 .vfront_porch = { 5, 7, 10 },
2951 .vback_porch = { 5, 7, 10 },
2952 .vsync_len = { 6, 9, 12 },
2953 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2954 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
2955 DISPLAY_FLAGS_SYNC_POSEDGE,
2958 static const struct panel_desc logictechno_lt170410_2whc = {
2959 .timings = &logictechno_lt170410_2whc_timing,
2965 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2966 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2967 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2970 static const struct drm_display_mode mitsubishi_aa070mc01_mode = {
2973 .hsync_start = 800 + 0,
2974 .hsync_end = 800 + 1,
2975 .htotal = 800 + 0 + 1 + 160,
2977 .vsync_start = 480 + 0,
2978 .vsync_end = 480 + 48 + 1,
2979 .vtotal = 480 + 48 + 1 + 0,
2980 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2983 static const struct drm_display_mode logicpd_type_28_mode = {
2986 .hsync_start = 480 + 3,
2987 .hsync_end = 480 + 3 + 42,
2988 .htotal = 480 + 3 + 42 + 2,
2991 .vsync_start = 272 + 2,
2992 .vsync_end = 272 + 2 + 11,
2993 .vtotal = 272 + 2 + 11 + 3,
2994 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
2997 static const struct panel_desc logicpd_type_28 = {
2998 .modes = &logicpd_type_28_mode,
3011 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3012 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
3013 DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE,
3014 .connector_type = DRM_MODE_CONNECTOR_DPI,
3017 static const struct panel_desc mitsubishi_aa070mc01 = {
3018 .modes = &mitsubishi_aa070mc01_mode,
3031 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3032 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3033 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
3036 static const struct display_timing nec_nl12880bc20_05_timing = {
3037 .pixelclock = { 67000000, 71000000, 75000000 },
3038 .hactive = { 1280, 1280, 1280 },
3039 .hfront_porch = { 2, 30, 30 },
3040 .hback_porch = { 6, 100, 100 },
3041 .hsync_len = { 2, 30, 30 },
3042 .vactive = { 800, 800, 800 },
3043 .vfront_porch = { 5, 5, 5 },
3044 .vback_porch = { 11, 11, 11 },
3045 .vsync_len = { 7, 7, 7 },
3048 static const struct panel_desc nec_nl12880bc20_05 = {
3049 .timings = &nec_nl12880bc20_05_timing,
3060 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3061 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3064 static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
3067 .hsync_start = 480 + 2,
3068 .hsync_end = 480 + 2 + 41,
3069 .htotal = 480 + 2 + 41 + 2,
3071 .vsync_start = 272 + 2,
3072 .vsync_end = 272 + 2 + 4,
3073 .vtotal = 272 + 2 + 4 + 2,
3074 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3077 static const struct panel_desc nec_nl4827hc19_05b = {
3078 .modes = &nec_nl4827hc19_05b_mode,
3085 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3086 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
3089 static const struct drm_display_mode netron_dy_e231732_mode = {
3092 .hsync_start = 1024 + 160,
3093 .hsync_end = 1024 + 160 + 70,
3094 .htotal = 1024 + 160 + 70 + 90,
3096 .vsync_start = 600 + 127,
3097 .vsync_end = 600 + 127 + 20,
3098 .vtotal = 600 + 127 + 20 + 3,
3101 static const struct panel_desc netron_dy_e231732 = {
3102 .modes = &netron_dy_e231732_mode,
3108 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3111 static const struct drm_display_mode neweast_wjfh116008a_modes[] = {
3115 .hsync_start = 1920 + 48,
3116 .hsync_end = 1920 + 48 + 32,
3117 .htotal = 1920 + 48 + 32 + 80,
3119 .vsync_start = 1080 + 3,
3120 .vsync_end = 1080 + 3 + 5,
3121 .vtotal = 1080 + 3 + 5 + 23,
3122 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3126 .hsync_start = 1920 + 48,
3127 .hsync_end = 1920 + 48 + 32,
3128 .htotal = 1920 + 48 + 32 + 80,
3130 .vsync_start = 1080 + 3,
3131 .vsync_end = 1080 + 3 + 5,
3132 .vtotal = 1080 + 3 + 5 + 23,
3133 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3137 static const struct panel_desc neweast_wjfh116008a = {
3138 .modes = neweast_wjfh116008a_modes,
3150 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3151 .connector_type = DRM_MODE_CONNECTOR_eDP,
3154 static const struct drm_display_mode newhaven_nhd_43_480272ef_atxl_mode = {
3157 .hsync_start = 480 + 2,
3158 .hsync_end = 480 + 2 + 41,
3159 .htotal = 480 + 2 + 41 + 2,
3161 .vsync_start = 272 + 2,
3162 .vsync_end = 272 + 2 + 10,
3163 .vtotal = 272 + 2 + 10 + 2,
3164 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3167 static const struct panel_desc newhaven_nhd_43_480272ef_atxl = {
3168 .modes = &newhaven_nhd_43_480272ef_atxl_mode,
3175 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3176 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
3177 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3178 .connector_type = DRM_MODE_CONNECTOR_DPI,
3181 static const struct display_timing nlt_nl192108ac18_02d_timing = {
3182 .pixelclock = { 130000000, 148350000, 163000000 },
3183 .hactive = { 1920, 1920, 1920 },
3184 .hfront_porch = { 80, 100, 100 },
3185 .hback_porch = { 100, 120, 120 },
3186 .hsync_len = { 50, 60, 60 },
3187 .vactive = { 1080, 1080, 1080 },
3188 .vfront_porch = { 12, 30, 30 },
3189 .vback_porch = { 4, 10, 10 },
3190 .vsync_len = { 4, 5, 5 },
3193 static const struct panel_desc nlt_nl192108ac18_02d = {
3194 .timings = &nlt_nl192108ac18_02d_timing,
3204 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3205 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3208 static const struct drm_display_mode nvd_9128_mode = {
3211 .hsync_start = 800 + 130,
3212 .hsync_end = 800 + 130 + 98,
3213 .htotal = 800 + 0 + 130 + 98,
3215 .vsync_start = 480 + 10,
3216 .vsync_end = 480 + 10 + 50,
3217 .vtotal = 480 + 0 + 10 + 50,
3220 static const struct panel_desc nvd_9128 = {
3221 .modes = &nvd_9128_mode,
3228 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3229 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3232 static const struct display_timing okaya_rs800480t_7x0gp_timing = {
3233 .pixelclock = { 30000000, 30000000, 40000000 },
3234 .hactive = { 800, 800, 800 },
3235 .hfront_porch = { 40, 40, 40 },
3236 .hback_porch = { 40, 40, 40 },
3237 .hsync_len = { 1, 48, 48 },
3238 .vactive = { 480, 480, 480 },
3239 .vfront_porch = { 13, 13, 13 },
3240 .vback_porch = { 29, 29, 29 },
3241 .vsync_len = { 3, 3, 3 },
3242 .flags = DISPLAY_FLAGS_DE_HIGH,
3245 static const struct panel_desc okaya_rs800480t_7x0gp = {
3246 .timings = &okaya_rs800480t_7x0gp_timing,
3259 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3262 static const struct drm_display_mode olimex_lcd_olinuxino_43ts_mode = {
3265 .hsync_start = 480 + 5,
3266 .hsync_end = 480 + 5 + 30,
3267 .htotal = 480 + 5 + 30 + 10,
3269 .vsync_start = 272 + 8,
3270 .vsync_end = 272 + 8 + 5,
3271 .vtotal = 272 + 8 + 5 + 3,
3274 static const struct panel_desc olimex_lcd_olinuxino_43ts = {
3275 .modes = &olimex_lcd_olinuxino_43ts_mode,
3281 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3285 * 800x480 CVT. The panel appears to be quite accepting, at least as far as
3286 * pixel clocks, but this is the timing that was being used in the Adafruit
3287 * installation instructions.
3289 static const struct drm_display_mode ontat_yx700wv03_mode = {
3299 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3304 * https://www.adafruit.com/images/product-files/2406/c3163.pdf
3306 static const struct panel_desc ontat_yx700wv03 = {
3307 .modes = &ontat_yx700wv03_mode,
3314 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3317 static const struct drm_display_mode ortustech_com37h3m_mode = {
3320 .hsync_start = 480 + 40,
3321 .hsync_end = 480 + 40 + 10,
3322 .htotal = 480 + 40 + 10 + 40,
3324 .vsync_start = 640 + 4,
3325 .vsync_end = 640 + 4 + 2,
3326 .vtotal = 640 + 4 + 2 + 4,
3327 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3330 static const struct panel_desc ortustech_com37h3m = {
3331 .modes = &ortustech_com37h3m_mode,
3335 .width = 56, /* 56.16mm */
3336 .height = 75, /* 74.88mm */
3338 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3339 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3340 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3343 static const struct drm_display_mode ortustech_com43h4m85ulc_mode = {
3346 .hsync_start = 480 + 10,
3347 .hsync_end = 480 + 10 + 10,
3348 .htotal = 480 + 10 + 10 + 15,
3350 .vsync_start = 800 + 3,
3351 .vsync_end = 800 + 3 + 3,
3352 .vtotal = 800 + 3 + 3 + 3,
3355 static const struct panel_desc ortustech_com43h4m85ulc = {
3356 .modes = &ortustech_com43h4m85ulc_mode,
3363 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3364 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
3365 .connector_type = DRM_MODE_CONNECTOR_DPI,
3368 static const struct drm_display_mode osddisplays_osd070t1718_19ts_mode = {
3371 .hsync_start = 800 + 210,
3372 .hsync_end = 800 + 210 + 30,
3373 .htotal = 800 + 210 + 30 + 16,
3375 .vsync_start = 480 + 22,
3376 .vsync_end = 480 + 22 + 13,
3377 .vtotal = 480 + 22 + 13 + 10,
3378 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3381 static const struct panel_desc osddisplays_osd070t1718_19ts = {
3382 .modes = &osddisplays_osd070t1718_19ts_mode,
3389 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3390 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
3391 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3392 .connector_type = DRM_MODE_CONNECTOR_DPI,
3395 static const struct drm_display_mode pda_91_00156_a0_mode = {
3398 .hsync_start = 800 + 1,
3399 .hsync_end = 800 + 1 + 64,
3400 .htotal = 800 + 1 + 64 + 64,
3402 .vsync_start = 480 + 1,
3403 .vsync_end = 480 + 1 + 23,
3404 .vtotal = 480 + 1 + 23 + 22,
3407 static const struct panel_desc pda_91_00156_a0 = {
3408 .modes = &pda_91_00156_a0_mode,
3414 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3417 static const struct drm_display_mode powertip_ph800480t013_idf02_mode = {
3420 .hsync_start = 800 + 54,
3421 .hsync_end = 800 + 54 + 2,
3422 .htotal = 800 + 54 + 2 + 44,
3424 .vsync_start = 480 + 49,
3425 .vsync_end = 480 + 49 + 2,
3426 .vtotal = 480 + 49 + 2 + 22,
3429 static const struct panel_desc powertip_ph800480t013_idf02 = {
3430 .modes = &powertip_ph800480t013_idf02_mode,
3436 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
3437 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3438 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
3439 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3440 .connector_type = DRM_MODE_CONNECTOR_DPI,
3443 static const struct drm_display_mode qd43003c0_40_mode = {
3446 .hsync_start = 480 + 8,
3447 .hsync_end = 480 + 8 + 4,
3448 .htotal = 480 + 8 + 4 + 39,
3450 .vsync_start = 272 + 4,
3451 .vsync_end = 272 + 4 + 10,
3452 .vtotal = 272 + 4 + 10 + 2,
3455 static const struct panel_desc qd43003c0_40 = {
3456 .modes = &qd43003c0_40_mode,
3463 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3466 static const struct display_timing rocktech_rk070er9427_timing = {
3467 .pixelclock = { 26400000, 33300000, 46800000 },
3468 .hactive = { 800, 800, 800 },
3469 .hfront_porch = { 16, 210, 354 },
3470 .hback_porch = { 46, 46, 46 },
3471 .hsync_len = { 1, 1, 1 },
3472 .vactive = { 480, 480, 480 },
3473 .vfront_porch = { 7, 22, 147 },
3474 .vback_porch = { 23, 23, 23 },
3475 .vsync_len = { 1, 1, 1 },
3476 .flags = DISPLAY_FLAGS_DE_HIGH,
3479 static const struct panel_desc rocktech_rk070er9427 = {
3480 .timings = &rocktech_rk070er9427_timing,
3493 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3496 static const struct drm_display_mode rocktech_rk101ii01d_ct_mode = {
3499 .hsync_start = 1280 + 48,
3500 .hsync_end = 1280 + 48 + 32,
3501 .htotal = 1280 + 48 + 32 + 80,
3503 .vsync_start = 800 + 2,
3504 .vsync_end = 800 + 2 + 5,
3505 .vtotal = 800 + 2 + 5 + 16,
3508 static const struct panel_desc rocktech_rk101ii01d_ct = {
3509 .modes = &rocktech_rk101ii01d_ct_mode,
3519 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
3520 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3521 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3524 static const struct drm_display_mode samsung_lsn122dl01_c01_mode = {
3527 .hsync_start = 2560 + 48,
3528 .hsync_end = 2560 + 48 + 32,
3529 .htotal = 2560 + 48 + 32 + 80,
3531 .vsync_start = 1600 + 2,
3532 .vsync_end = 1600 + 2 + 5,
3533 .vtotal = 1600 + 2 + 5 + 57,
3536 static const struct panel_desc samsung_lsn122dl01_c01 = {
3537 .modes = &samsung_lsn122dl01_c01_mode,
3545 static const struct drm_display_mode samsung_ltn101nt05_mode = {
3548 .hsync_start = 1024 + 24,
3549 .hsync_end = 1024 + 24 + 136,
3550 .htotal = 1024 + 24 + 136 + 160,
3552 .vsync_start = 600 + 3,
3553 .vsync_end = 600 + 3 + 6,
3554 .vtotal = 600 + 3 + 6 + 61,
3557 static const struct panel_desc samsung_ltn101nt05 = {
3558 .modes = &samsung_ltn101nt05_mode,
3565 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
3566 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
3567 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3570 static const struct drm_display_mode samsung_ltn140at29_301_mode = {
3573 .hsync_start = 1366 + 64,
3574 .hsync_end = 1366 + 64 + 48,
3575 .htotal = 1366 + 64 + 48 + 128,
3577 .vsync_start = 768 + 2,
3578 .vsync_end = 768 + 2 + 5,
3579 .vtotal = 768 + 2 + 5 + 17,
3582 static const struct panel_desc samsung_ltn140at29_301 = {
3583 .modes = &samsung_ltn140at29_301_mode,
3592 static const struct display_timing satoz_sat050at40h12r2_timing = {
3593 .pixelclock = {33300000, 33300000, 50000000},
3594 .hactive = {800, 800, 800},
3595 .hfront_porch = {16, 210, 354},
3596 .hback_porch = {46, 46, 46},
3597 .hsync_len = {1, 1, 40},
3598 .vactive = {480, 480, 480},
3599 .vfront_porch = {7, 22, 147},
3600 .vback_porch = {23, 23, 23},
3601 .vsync_len = {1, 1, 20},
3604 static const struct panel_desc satoz_sat050at40h12r2 = {
3605 .timings = &satoz_sat050at40h12r2_timing,
3612 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3613 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3616 static const struct drm_display_mode sharp_ld_d5116z01b_mode = {
3619 .hsync_start = 1920 + 48,
3620 .hsync_end = 1920 + 48 + 32,
3621 .htotal = 1920 + 48 + 32 + 80,
3623 .vsync_start = 1280 + 3,
3624 .vsync_end = 1280 + 3 + 10,
3625 .vtotal = 1280 + 3 + 10 + 57,
3626 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
3629 static const struct panel_desc sharp_ld_d5116z01b = {
3630 .modes = &sharp_ld_d5116z01b_mode,
3637 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3638 .bus_flags = DRM_BUS_FLAG_DATA_MSB_TO_LSB,
3641 static const struct drm_display_mode sharp_lq070y3dg3b_mode = {
3644 .hsync_start = 800 + 64,
3645 .hsync_end = 800 + 64 + 128,
3646 .htotal = 800 + 64 + 128 + 64,
3648 .vsync_start = 480 + 8,
3649 .vsync_end = 480 + 8 + 2,
3650 .vtotal = 480 + 8 + 2 + 35,
3651 .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
3654 static const struct panel_desc sharp_lq070y3dg3b = {
3655 .modes = &sharp_lq070y3dg3b_mode,
3659 .width = 152, /* 152.4mm */
3660 .height = 91, /* 91.4mm */
3662 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3663 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3664 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3667 static const struct drm_display_mode sharp_lq035q7db03_mode = {
3670 .hsync_start = 240 + 16,
3671 .hsync_end = 240 + 16 + 7,
3672 .htotal = 240 + 16 + 7 + 5,
3674 .vsync_start = 320 + 9,
3675 .vsync_end = 320 + 9 + 1,
3676 .vtotal = 320 + 9 + 1 + 7,
3679 static const struct panel_desc sharp_lq035q7db03 = {
3680 .modes = &sharp_lq035q7db03_mode,
3687 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3690 static const struct display_timing sharp_lq101k1ly04_timing = {
3691 .pixelclock = { 60000000, 65000000, 80000000 },
3692 .hactive = { 1280, 1280, 1280 },
3693 .hfront_porch = { 20, 20, 20 },
3694 .hback_porch = { 20, 20, 20 },
3695 .hsync_len = { 10, 10, 10 },
3696 .vactive = { 800, 800, 800 },
3697 .vfront_porch = { 4, 4, 4 },
3698 .vback_porch = { 4, 4, 4 },
3699 .vsync_len = { 4, 4, 4 },
3700 .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
3703 static const struct panel_desc sharp_lq101k1ly04 = {
3704 .timings = &sharp_lq101k1ly04_timing,
3711 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
3712 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3715 static const struct display_timing sharp_lq123p1jx31_timing = {
3716 .pixelclock = { 252750000, 252750000, 266604720 },
3717 .hactive = { 2400, 2400, 2400 },
3718 .hfront_porch = { 48, 48, 48 },
3719 .hback_porch = { 80, 80, 84 },
3720 .hsync_len = { 32, 32, 32 },
3721 .vactive = { 1600, 1600, 1600 },
3722 .vfront_porch = { 3, 3, 3 },
3723 .vback_porch = { 33, 33, 120 },
3724 .vsync_len = { 10, 10, 10 },
3725 .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW,
3728 static const struct panel_desc sharp_lq123p1jx31 = {
3729 .timings = &sharp_lq123p1jx31_timing,
3743 static const struct drm_display_mode sharp_ls020b1dd01d_modes[] = {
3747 .hsync_start = 240 + 58,
3748 .hsync_end = 240 + 58 + 1,
3749 .htotal = 240 + 58 + 1 + 1,
3751 .vsync_start = 160 + 24,
3752 .vsync_end = 160 + 24 + 10,
3753 .vtotal = 160 + 24 + 10 + 6,
3754 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
3759 .hsync_start = 240 + 8,
3760 .hsync_end = 240 + 8 + 1,
3761 .htotal = 240 + 8 + 1 + 1,
3763 .vsync_start = 160 + 24,
3764 .vsync_end = 160 + 24 + 10,
3765 .vtotal = 160 + 24 + 10 + 6,
3766 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
3770 static const struct panel_desc sharp_ls020b1dd01d = {
3771 .modes = sharp_ls020b1dd01d_modes,
3772 .num_modes = ARRAY_SIZE(sharp_ls020b1dd01d_modes),
3778 .bus_format = MEDIA_BUS_FMT_RGB565_1X16,
3779 .bus_flags = DRM_BUS_FLAG_DE_HIGH
3780 | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE
3781 | DRM_BUS_FLAG_SHARP_SIGNALS,
3784 static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
3787 .hsync_start = 800 + 1,
3788 .hsync_end = 800 + 1 + 64,
3789 .htotal = 800 + 1 + 64 + 64,
3791 .vsync_start = 480 + 1,
3792 .vsync_end = 480 + 1 + 23,
3793 .vtotal = 480 + 1 + 23 + 22,
3796 static const struct panel_desc shelly_sca07010_bfn_lnn = {
3797 .modes = &shelly_sca07010_bfn_lnn_mode,
3803 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3806 static const struct drm_display_mode starry_kr070pe2t_mode = {
3809 .hsync_start = 800 + 209,
3810 .hsync_end = 800 + 209 + 1,
3811 .htotal = 800 + 209 + 1 + 45,
3813 .vsync_start = 480 + 22,
3814 .vsync_end = 480 + 22 + 1,
3815 .vtotal = 480 + 22 + 1 + 22,
3818 static const struct panel_desc starry_kr070pe2t = {
3819 .modes = &starry_kr070pe2t_mode,
3826 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3827 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
3828 .connector_type = DRM_MODE_CONNECTOR_DPI,
3831 static const struct drm_display_mode starry_kr122ea0sra_mode = {
3834 .hsync_start = 1920 + 16,
3835 .hsync_end = 1920 + 16 + 16,
3836 .htotal = 1920 + 16 + 16 + 32,
3838 .vsync_start = 1200 + 15,
3839 .vsync_end = 1200 + 15 + 2,
3840 .vtotal = 1200 + 15 + 2 + 18,
3841 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3844 static const struct panel_desc starry_kr122ea0sra = {
3845 .modes = &starry_kr122ea0sra_mode,
3852 .prepare = 10 + 200,
3854 .unprepare = 10 + 500,
3858 static const struct drm_display_mode tfc_s9700rtwv43tr_01b_mode = {
3861 .hsync_start = 800 + 39,
3862 .hsync_end = 800 + 39 + 47,
3863 .htotal = 800 + 39 + 47 + 39,
3865 .vsync_start = 480 + 13,
3866 .vsync_end = 480 + 13 + 2,
3867 .vtotal = 480 + 13 + 2 + 29,
3870 static const struct panel_desc tfc_s9700rtwv43tr_01b = {
3871 .modes = &tfc_s9700rtwv43tr_01b_mode,
3878 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3879 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3882 static const struct display_timing tianma_tm070jdhg30_timing = {
3883 .pixelclock = { 62600000, 68200000, 78100000 },
3884 .hactive = { 1280, 1280, 1280 },
3885 .hfront_porch = { 15, 64, 159 },
3886 .hback_porch = { 5, 5, 5 },
3887 .hsync_len = { 1, 1, 256 },
3888 .vactive = { 800, 800, 800 },
3889 .vfront_porch = { 3, 40, 99 },
3890 .vback_porch = { 2, 2, 2 },
3891 .vsync_len = { 1, 1, 128 },
3892 .flags = DISPLAY_FLAGS_DE_HIGH,
3895 static const struct panel_desc tianma_tm070jdhg30 = {
3896 .timings = &tianma_tm070jdhg30_timing,
3903 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3904 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3907 static const struct panel_desc tianma_tm070jvhg33 = {
3908 .timings = &tianma_tm070jdhg30_timing,
3915 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3916 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3919 static const struct display_timing tianma_tm070rvhg71_timing = {
3920 .pixelclock = { 27700000, 29200000, 39600000 },
3921 .hactive = { 800, 800, 800 },
3922 .hfront_porch = { 12, 40, 212 },
3923 .hback_porch = { 88, 88, 88 },
3924 .hsync_len = { 1, 1, 40 },
3925 .vactive = { 480, 480, 480 },
3926 .vfront_porch = { 1, 13, 88 },
3927 .vback_porch = { 32, 32, 32 },
3928 .vsync_len = { 1, 1, 3 },
3929 .flags = DISPLAY_FLAGS_DE_HIGH,
3932 static const struct panel_desc tianma_tm070rvhg71 = {
3933 .timings = &tianma_tm070rvhg71_timing,
3940 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3941 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3944 static const struct drm_display_mode ti_nspire_cx_lcd_mode[] = {
3948 .hsync_start = 320 + 50,
3949 .hsync_end = 320 + 50 + 6,
3950 .htotal = 320 + 50 + 6 + 38,
3952 .vsync_start = 240 + 3,
3953 .vsync_end = 240 + 3 + 1,
3954 .vtotal = 240 + 3 + 1 + 17,
3955 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3959 static const struct panel_desc ti_nspire_cx_lcd_panel = {
3960 .modes = ti_nspire_cx_lcd_mode,
3967 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3968 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
3971 static const struct drm_display_mode ti_nspire_classic_lcd_mode[] = {
3975 .hsync_start = 320 + 6,
3976 .hsync_end = 320 + 6 + 6,
3977 .htotal = 320 + 6 + 6 + 6,
3979 .vsync_start = 240 + 0,
3980 .vsync_end = 240 + 0 + 1,
3981 .vtotal = 240 + 0 + 1 + 0,
3982 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
3986 static const struct panel_desc ti_nspire_classic_lcd_panel = {
3987 .modes = ti_nspire_classic_lcd_mode,
3989 /* The grayscale panel has 8 bit for the color .. Y (black) */
3995 /* This is the grayscale bus format */
3996 .bus_format = MEDIA_BUS_FMT_Y8_1X8,
3997 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
4000 static const struct drm_display_mode toshiba_lt089ac29000_mode = {
4003 .hsync_start = 1280 + 192,
4004 .hsync_end = 1280 + 192 + 128,
4005 .htotal = 1280 + 192 + 128 + 64,
4007 .vsync_start = 768 + 20,
4008 .vsync_end = 768 + 20 + 7,
4009 .vtotal = 768 + 20 + 7 + 3,
4012 static const struct panel_desc toshiba_lt089ac29000 = {
4013 .modes = &toshiba_lt089ac29000_mode,
4019 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
4020 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
4021 .connector_type = DRM_MODE_CONNECTOR_LVDS,
4024 static const struct drm_display_mode tpk_f07a_0102_mode = {
4027 .hsync_start = 800 + 40,
4028 .hsync_end = 800 + 40 + 128,
4029 .htotal = 800 + 40 + 128 + 88,
4031 .vsync_start = 480 + 10,
4032 .vsync_end = 480 + 10 + 2,
4033 .vtotal = 480 + 10 + 2 + 33,
4036 static const struct panel_desc tpk_f07a_0102 = {
4037 .modes = &tpk_f07a_0102_mode,
4043 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
4046 static const struct drm_display_mode tpk_f10a_0102_mode = {
4049 .hsync_start = 1024 + 176,
4050 .hsync_end = 1024 + 176 + 5,
4051 .htotal = 1024 + 176 + 5 + 88,
4053 .vsync_start = 600 + 20,
4054 .vsync_end = 600 + 20 + 5,
4055 .vtotal = 600 + 20 + 5 + 25,
4058 static const struct panel_desc tpk_f10a_0102 = {
4059 .modes = &tpk_f10a_0102_mode,
4067 static const struct display_timing urt_umsh_8596md_timing = {
4068 .pixelclock = { 33260000, 33260000, 33260000 },
4069 .hactive = { 800, 800, 800 },
4070 .hfront_porch = { 41, 41, 41 },
4071 .hback_porch = { 216 - 128, 216 - 128, 216 - 128 },
4072 .hsync_len = { 71, 128, 128 },
4073 .vactive = { 480, 480, 480 },
4074 .vfront_porch = { 10, 10, 10 },
4075 .vback_porch = { 35 - 2, 35 - 2, 35 - 2 },
4076 .vsync_len = { 2, 2, 2 },
4077 .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
4078 DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
4081 static const struct panel_desc urt_umsh_8596md_lvds = {
4082 .timings = &urt_umsh_8596md_timing,
4089 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
4090 .connector_type = DRM_MODE_CONNECTOR_LVDS,
4093 static const struct panel_desc urt_umsh_8596md_parallel = {
4094 .timings = &urt_umsh_8596md_timing,
4101 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
4104 static const struct drm_display_mode vl050_8048nt_c01_mode = {
4107 .hsync_start = 800 + 210,
4108 .hsync_end = 800 + 210 + 20,
4109 .htotal = 800 + 210 + 20 + 46,
4111 .vsync_start = 480 + 22,
4112 .vsync_end = 480 + 22 + 10,
4113 .vtotal = 480 + 22 + 10 + 23,
4114 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
4117 static const struct panel_desc vl050_8048nt_c01 = {
4118 .modes = &vl050_8048nt_c01_mode,
4125 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4126 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
4129 static const struct drm_display_mode winstar_wf35ltiacd_mode = {
4132 .hsync_start = 320 + 20,
4133 .hsync_end = 320 + 20 + 30,
4134 .htotal = 320 + 20 + 30 + 38,
4136 .vsync_start = 240 + 4,
4137 .vsync_end = 240 + 4 + 3,
4138 .vtotal = 240 + 4 + 3 + 15,
4139 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4142 static const struct panel_desc winstar_wf35ltiacd = {
4143 .modes = &winstar_wf35ltiacd_mode,
4150 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4153 static const struct drm_display_mode yes_optoelectronics_ytc700tlag_05_201c_mode = {
4156 .hsync_start = 1024 + 100,
4157 .hsync_end = 1024 + 100 + 100,
4158 .htotal = 1024 + 100 + 100 + 120,
4160 .vsync_start = 600 + 10,
4161 .vsync_end = 600 + 10 + 10,
4162 .vtotal = 600 + 10 + 10 + 15,
4163 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
4166 static const struct panel_desc yes_optoelectronics_ytc700tlag_05_201c = {
4167 .modes = &yes_optoelectronics_ytc700tlag_05_201c_mode,
4174 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
4175 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4176 .connector_type = DRM_MODE_CONNECTOR_LVDS,
4179 static const struct drm_display_mode arm_rtsm_mode[] = {
4183 .hsync_start = 1024 + 24,
4184 .hsync_end = 1024 + 24 + 136,
4185 .htotal = 1024 + 24 + 136 + 160,
4187 .vsync_start = 768 + 3,
4188 .vsync_end = 768 + 3 + 6,
4189 .vtotal = 768 + 3 + 6 + 29,
4190 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4194 static const struct panel_desc arm_rtsm = {
4195 .modes = arm_rtsm_mode,
4202 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4205 static const struct of_device_id platform_of_match[] = {
4207 .compatible = "ampire,am-1280800n3tzqw-t00h",
4208 .data = &ire_am_1280800n3tzqw_t00h,
4210 .compatible = "ampire,am-480272h3tmqw-t01h",
4211 .data = &ire_am_480272h3tmqw_t01h,
4213 .compatible = "ampire,am800480r3tmqwa1h",
4214 .data = &ire_am800480r3tmqwa1h,
4216 .compatible = "arm,rtsm-display",
4219 .compatible = "armadeus,st0700-adapt",
4220 .data = &armadeus_st0700_adapt,
4222 .compatible = "auo,b101aw03",
4223 .data = &auo_b101aw03,
4225 .compatible = "auo,b101ean01",
4226 .data = &auo_b101ean01,
4228 .compatible = "auo,b101xtn01",
4229 .data = &auo_b101xtn01,
4231 .compatible = "auo,b116xa01",
4232 .data = &auo_b116xak01,
4234 .compatible = "auo,b116xw03",
4235 .data = &auo_b116xw03,
4237 .compatible = "auo,b133htn01",
4238 .data = &auo_b133htn01,
4240 .compatible = "auo,b133xtn01",
4241 .data = &auo_b133xtn01,
4243 .compatible = "auo,g070vvn01",
4244 .data = &auo_g070vvn01,
4246 .compatible = "auo,g101evn010",
4247 .data = &auo_g101evn010,
4249 .compatible = "auo,g104sn02",
4250 .data = &auo_g104sn02,
4252 .compatible = "auo,g121ean01",
4253 .data = &auo_g121ean01,
4255 .compatible = "auo,g133han01",
4256 .data = &auo_g133han01,
4258 .compatible = "auo,g156xtn01",
4259 .data = &auo_g156xtn01,
4261 .compatible = "auo,g185han01",
4262 .data = &auo_g185han01,
4264 .compatible = "auo,g190ean01",
4265 .data = &auo_g190ean01,
4267 .compatible = "auo,p320hvn03",
4268 .data = &auo_p320hvn03,
4270 .compatible = "auo,t215hvn01",
4271 .data = &auo_t215hvn01,
4273 .compatible = "avic,tm070ddh03",
4274 .data = &avic_tm070ddh03,
4276 .compatible = "bananapi,s070wv20-ct16",
4277 .data = &bananapi_s070wv20_ct16,
4279 .compatible = "boe,hv070wsa-100",
4280 .data = &boe_hv070wsa
4282 .compatible = "boe,nv101wxmn51",
4283 .data = &boe_nv101wxmn51,
4285 .compatible = "boe,nv110wtm-n61",
4286 .data = &boe_nv110wtm_n61,
4288 .compatible = "boe,nv133fhm-n61",
4289 .data = &boe_nv133fhm_n61,
4291 .compatible = "boe,nv133fhm-n62",
4292 .data = &boe_nv133fhm_n61,
4294 .compatible = "boe,nv140fhmn49",
4295 .data = &boe_nv140fhmn49,
4297 .compatible = "cdtech,s043wq26h-ct7",
4298 .data = &cdtech_s043wq26h_ct7,
4300 .compatible = "cdtech,s070pws19hp-fc21",
4301 .data = &cdtech_s070pws19hp_fc21,
4303 .compatible = "cdtech,s070swv29hg-dc44",
4304 .data = &cdtech_s070swv29hg_dc44,
4306 .compatible = "cdtech,s070wv95-ct16",
4307 .data = &cdtech_s070wv95_ct16,
4309 .compatible = "chefree,ch101olhlwh-002",
4310 .data = &chefree_ch101olhlwh_002,
4312 .compatible = "chunghwa,claa070wp03xg",
4313 .data = &chunghwa_claa070wp03xg,
4315 .compatible = "chunghwa,claa101wa01a",
4316 .data = &chunghwa_claa101wa01a
4318 .compatible = "chunghwa,claa101wb01",
4319 .data = &chunghwa_claa101wb01
4321 .compatible = "dataimage,scf0700c48ggu18",
4322 .data = &dataimage_scf0700c48ggu18,
4324 .compatible = "dlc,dlc0700yzg-1",
4325 .data = &dlc_dlc0700yzg_1,
4327 .compatible = "dlc,dlc1010gig",
4328 .data = &dlc_dlc1010gig,
4330 .compatible = "edt,et035012dm6",
4331 .data = &edt_et035012dm6,
4333 .compatible = "edt,etm043080dh6gp",
4334 .data = &edt_etm043080dh6gp,
4336 .compatible = "edt,etm0430g0dh6",
4337 .data = &edt_etm0430g0dh6,
4339 .compatible = "edt,et057090dhu",
4340 .data = &edt_et057090dhu,
4342 .compatible = "edt,et070080dh6",
4343 .data = &edt_etm0700g0dh6,
4345 .compatible = "edt,etm0700g0dh6",
4346 .data = &edt_etm0700g0dh6,
4348 .compatible = "edt,etm0700g0bdh6",
4349 .data = &edt_etm0700g0bdh6,
4351 .compatible = "edt,etm0700g0edh6",
4352 .data = &edt_etm0700g0bdh6,
4354 .compatible = "evervision,vgg804821",
4355 .data = &evervision_vgg804821,
4357 .compatible = "foxlink,fl500wvr00-a0t",
4358 .data = &foxlink_fl500wvr00_a0t,
4360 .compatible = "frida,frd350h54004",
4361 .data = &frida_frd350h54004,
4363 .compatible = "friendlyarm,hd702e",
4364 .data = &friendlyarm_hd702e,
4366 .compatible = "giantplus,gpg482739qs5",
4367 .data = &giantplus_gpg482739qs5
4369 .compatible = "giantplus,gpm940b0",
4370 .data = &giantplus_gpm940b0,
4372 .compatible = "hannstar,hsd070pww1",
4373 .data = &hannstar_hsd070pww1,
4375 .compatible = "hannstar,hsd100pxn1",
4376 .data = &hannstar_hsd100pxn1,
4378 .compatible = "hit,tx23d38vm0caa",
4379 .data = &hitachi_tx23d38vm0caa
4381 .compatible = "innolux,at043tn24",
4382 .data = &innolux_at043tn24,
4384 .compatible = "innolux,at070tn92",
4385 .data = &innolux_at070tn92,
4387 .compatible = "innolux,g070y2-l01",
4388 .data = &innolux_g070y2_l01,
4390 .compatible = "innolux,g101ice-l01",
4391 .data = &innolux_g101ice_l01
4393 .compatible = "innolux,g121i1-l01",
4394 .data = &innolux_g121i1_l01
4396 .compatible = "innolux,g121x1-l03",
4397 .data = &innolux_g121x1_l03,
4399 .compatible = "innolux,n116bca-ea1",
4400 .data = &innolux_n116bca_ea1,
4402 .compatible = "innolux,n116bge",
4403 .data = &innolux_n116bge,
4405 .compatible = "innolux,n125hce-gn1",
4406 .data = &innolux_n125hce_gn1,
4408 .compatible = "innolux,n156bge-l21",
4409 .data = &innolux_n156bge_l21,
4411 .compatible = "innolux,p120zdg-bf1",
4412 .data = &innolux_p120zdg_bf1,
4414 .compatible = "innolux,zj070na-01p",
4415 .data = &innolux_zj070na_01p,
4417 .compatible = "ivo,m133nwf4-r0",
4418 .data = &ivo_m133nwf4_r0,
4420 .compatible = "kingdisplay,kd116n21-30nv-a010",
4421 .data = &kingdisplay_kd116n21_30nv_a010,
4423 .compatible = "koe,tx14d24vm1bpa",
4424 .data = &koe_tx14d24vm1bpa,
4426 .compatible = "koe,tx26d202vm0bwa",
4427 .data = &koe_tx26d202vm0bwa,
4429 .compatible = "koe,tx31d200vm0baa",
4430 .data = &koe_tx31d200vm0baa,
4432 .compatible = "kyo,tcg121xglp",
4433 .data = &kyo_tcg121xglp,
4435 .compatible = "lemaker,bl035-rgb-002",
4436 .data = &lemaker_bl035_rgb_002,
4438 .compatible = "lg,lb070wv8",
4439 .data = &lg_lb070wv8,
4441 .compatible = "lg,lp079qx1-sp0v",
4442 .data = &lg_lp079qx1_sp0v,
4444 .compatible = "lg,lp097qx1-spa1",
4445 .data = &lg_lp097qx1_spa1,
4447 .compatible = "lg,lp120up1",
4448 .data = &lg_lp120up1,
4450 .compatible = "lg,lp129qe",
4451 .data = &lg_lp129qe,
4453 .compatible = "logicpd,type28",
4454 .data = &logicpd_type_28,
4456 .compatible = "logictechno,lt161010-2nhc",
4457 .data = &logictechno_lt161010_2nh,
4459 .compatible = "logictechno,lt161010-2nhr",
4460 .data = &logictechno_lt161010_2nh,
4462 .compatible = "logictechno,lt170410-2whc",
4463 .data = &logictechno_lt170410_2whc,
4465 .compatible = "mitsubishi,aa070mc01-ca1",
4466 .data = &mitsubishi_aa070mc01,
4468 .compatible = "nec,nl12880bc20-05",
4469 .data = &nec_nl12880bc20_05,
4471 .compatible = "nec,nl4827hc19-05b",
4472 .data = &nec_nl4827hc19_05b,
4474 .compatible = "netron-dy,e231732",
4475 .data = &netron_dy_e231732,
4477 .compatible = "neweast,wjfh116008a",
4478 .data = &neweast_wjfh116008a,
4480 .compatible = "newhaven,nhd-4.3-480272ef-atxl",
4481 .data = &newhaven_nhd_43_480272ef_atxl,
4483 .compatible = "nlt,nl192108ac18-02d",
4484 .data = &nlt_nl192108ac18_02d,
4486 .compatible = "nvd,9128",
4489 .compatible = "okaya,rs800480t-7x0gp",
4490 .data = &okaya_rs800480t_7x0gp,
4492 .compatible = "olimex,lcd-olinuxino-43-ts",
4493 .data = &olimex_lcd_olinuxino_43ts,
4495 .compatible = "ontat,yx700wv03",
4496 .data = &ontat_yx700wv03,
4498 .compatible = "ortustech,com37h3m05dtc",
4499 .data = &ortustech_com37h3m,
4501 .compatible = "ortustech,com37h3m99dtc",
4502 .data = &ortustech_com37h3m,
4504 .compatible = "ortustech,com43h4m85ulc",
4505 .data = &ortustech_com43h4m85ulc,
4507 .compatible = "osddisplays,osd070t1718-19ts",
4508 .data = &osddisplays_osd070t1718_19ts,
4510 .compatible = "pda,91-00156-a0",
4511 .data = &pda_91_00156_a0,
4513 .compatible = "powertip,ph800480t013-idf02",
4514 .data = &powertip_ph800480t013_idf02,
4516 .compatible = "qiaodian,qd43003c0-40",
4517 .data = &qd43003c0_40,
4519 .compatible = "rocktech,rk070er9427",
4520 .data = &rocktech_rk070er9427,
4522 .compatible = "rocktech,rk101ii01d-ct",
4523 .data = &rocktech_rk101ii01d_ct,
4525 .compatible = "samsung,lsn122dl01-c01",
4526 .data = &samsung_lsn122dl01_c01,
4528 .compatible = "samsung,ltn101nt05",
4529 .data = &samsung_ltn101nt05,
4531 .compatible = "samsung,ltn140at29-301",
4532 .data = &samsung_ltn140at29_301,
4534 .compatible = "satoz,sat050at40h12r2",
4535 .data = &satoz_sat050at40h12r2,
4537 .compatible = "sharp,ld-d5116z01b",
4538 .data = &sharp_ld_d5116z01b,
4540 .compatible = "sharp,lq035q7db03",
4541 .data = &sharp_lq035q7db03,
4543 .compatible = "sharp,lq070y3dg3b",
4544 .data = &sharp_lq070y3dg3b,
4546 .compatible = "sharp,lq101k1ly04",
4547 .data = &sharp_lq101k1ly04,
4549 .compatible = "sharp,lq123p1jx31",
4550 .data = &sharp_lq123p1jx31,
4552 .compatible = "sharp,ls020b1dd01d",
4553 .data = &sharp_ls020b1dd01d,
4555 .compatible = "shelly,sca07010-bfn-lnn",
4556 .data = &shelly_sca07010_bfn_lnn,
4558 .compatible = "starry,kr070pe2t",
4559 .data = &starry_kr070pe2t,
4561 .compatible = "starry,kr122ea0sra",
4562 .data = &starry_kr122ea0sra,
4564 .compatible = "tfc,s9700rtwv43tr-01b",
4565 .data = &tfc_s9700rtwv43tr_01b,
4567 .compatible = "tianma,tm070jdhg30",
4568 .data = &tianma_tm070jdhg30,
4570 .compatible = "tianma,tm070jvhg33",
4571 .data = &tianma_tm070jvhg33,
4573 .compatible = "tianma,tm070rvhg71",
4574 .data = &tianma_tm070rvhg71,
4576 .compatible = "ti,nspire-cx-lcd-panel",
4577 .data = &ti_nspire_cx_lcd_panel,
4579 .compatible = "ti,nspire-classic-lcd-panel",
4580 .data = &ti_nspire_classic_lcd_panel,
4582 .compatible = "toshiba,lt089ac29000",
4583 .data = &toshiba_lt089ac29000,
4585 .compatible = "tpk,f07a-0102",
4586 .data = &tpk_f07a_0102,
4588 .compatible = "tpk,f10a-0102",
4589 .data = &tpk_f10a_0102,
4591 .compatible = "urt,umsh-8596md-t",
4592 .data = &urt_umsh_8596md_parallel,
4594 .compatible = "urt,umsh-8596md-1t",
4595 .data = &urt_umsh_8596md_parallel,
4597 .compatible = "urt,umsh-8596md-7t",
4598 .data = &urt_umsh_8596md_parallel,
4600 .compatible = "urt,umsh-8596md-11t",
4601 .data = &urt_umsh_8596md_lvds,
4603 .compatible = "urt,umsh-8596md-19t",
4604 .data = &urt_umsh_8596md_lvds,
4606 .compatible = "urt,umsh-8596md-20t",
4607 .data = &urt_umsh_8596md_parallel,
4609 .compatible = "vxt,vl050-8048nt-c01",
4610 .data = &vl050_8048nt_c01,
4612 .compatible = "winstar,wf35ltiacd",
4613 .data = &winstar_wf35ltiacd,
4615 .compatible = "yes-optoelectronics,ytc700tlag-05-201c",
4616 .data = &yes_optoelectronics_ytc700tlag_05_201c,
4618 /* Must be the last entry */
4619 .compatible = "panel-dpi",
4625 MODULE_DEVICE_TABLE(of, platform_of_match);
4627 static int panel_simple_platform_probe(struct platform_device *pdev)
4629 const struct of_device_id *id;
4631 id = of_match_node(platform_of_match, pdev->dev.of_node);
4635 return panel_simple_probe(&pdev->dev, id->data);
4638 static int panel_simple_platform_remove(struct platform_device *pdev)
4640 return panel_simple_remove(&pdev->dev);
4643 static void panel_simple_platform_shutdown(struct platform_device *pdev)
4645 panel_simple_shutdown(&pdev->dev);
4648 static const struct dev_pm_ops panel_simple_pm_ops = {
4649 SET_RUNTIME_PM_OPS(panel_simple_suspend, panel_simple_resume, NULL)
4650 SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
4651 pm_runtime_force_resume)
4654 static struct platform_driver panel_simple_platform_driver = {
4656 .name = "panel-simple",
4657 .of_match_table = platform_of_match,
4658 .pm = &panel_simple_pm_ops,
4660 .probe = panel_simple_platform_probe,
4661 .remove = panel_simple_platform_remove,
4662 .shutdown = panel_simple_platform_shutdown,
4665 struct panel_desc_dsi {
4666 struct panel_desc desc;
4668 unsigned long flags;
4669 enum mipi_dsi_pixel_format format;
4673 static const struct drm_display_mode auo_b080uan01_mode = {
4676 .hsync_start = 1200 + 62,
4677 .hsync_end = 1200 + 62 + 4,
4678 .htotal = 1200 + 62 + 4 + 62,
4680 .vsync_start = 1920 + 9,
4681 .vsync_end = 1920 + 9 + 2,
4682 .vtotal = 1920 + 9 + 2 + 8,
4685 static const struct panel_desc_dsi auo_b080uan01 = {
4687 .modes = &auo_b080uan01_mode,
4694 .connector_type = DRM_MODE_CONNECTOR_DSI,
4696 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
4697 .format = MIPI_DSI_FMT_RGB888,
4701 static const struct drm_display_mode boe_tv080wum_nl0_mode = {
4704 .hsync_start = 1200 + 120,
4705 .hsync_end = 1200 + 120 + 20,
4706 .htotal = 1200 + 120 + 20 + 21,
4708 .vsync_start = 1920 + 21,
4709 .vsync_end = 1920 + 21 + 3,
4710 .vtotal = 1920 + 21 + 3 + 18,
4711 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4714 static const struct panel_desc_dsi boe_tv080wum_nl0 = {
4716 .modes = &boe_tv080wum_nl0_mode,
4722 .connector_type = DRM_MODE_CONNECTOR_DSI,
4724 .flags = MIPI_DSI_MODE_VIDEO |
4725 MIPI_DSI_MODE_VIDEO_BURST |
4726 MIPI_DSI_MODE_VIDEO_SYNC_PULSE,
4727 .format = MIPI_DSI_FMT_RGB888,
4731 static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
4734 .hsync_start = 800 + 32,
4735 .hsync_end = 800 + 32 + 1,
4736 .htotal = 800 + 32 + 1 + 57,
4738 .vsync_start = 1280 + 28,
4739 .vsync_end = 1280 + 28 + 1,
4740 .vtotal = 1280 + 28 + 1 + 14,
4743 static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
4745 .modes = &lg_ld070wx3_sl01_mode,
4752 .connector_type = DRM_MODE_CONNECTOR_DSI,
4754 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
4755 .format = MIPI_DSI_FMT_RGB888,
4759 static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
4762 .hsync_start = 720 + 12,
4763 .hsync_end = 720 + 12 + 4,
4764 .htotal = 720 + 12 + 4 + 112,
4766 .vsync_start = 1280 + 8,
4767 .vsync_end = 1280 + 8 + 4,
4768 .vtotal = 1280 + 8 + 4 + 12,
4771 static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
4773 .modes = &lg_lh500wx1_sd03_mode,
4780 .connector_type = DRM_MODE_CONNECTOR_DSI,
4782 .flags = MIPI_DSI_MODE_VIDEO,
4783 .format = MIPI_DSI_FMT_RGB888,
4787 static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
4790 .hsync_start = 1920 + 154,
4791 .hsync_end = 1920 + 154 + 16,
4792 .htotal = 1920 + 154 + 16 + 32,
4794 .vsync_start = 1200 + 17,
4795 .vsync_end = 1200 + 17 + 2,
4796 .vtotal = 1200 + 17 + 2 + 16,
4799 static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
4801 .modes = &panasonic_vvx10f004b00_mode,
4808 .connector_type = DRM_MODE_CONNECTOR_DSI,
4810 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
4811 MIPI_DSI_CLOCK_NON_CONTINUOUS,
4812 .format = MIPI_DSI_FMT_RGB888,
4816 static const struct drm_display_mode lg_acx467akm_7_mode = {
4819 .hsync_start = 1080 + 2,
4820 .hsync_end = 1080 + 2 + 2,
4821 .htotal = 1080 + 2 + 2 + 2,
4823 .vsync_start = 1920 + 2,
4824 .vsync_end = 1920 + 2 + 2,
4825 .vtotal = 1920 + 2 + 2 + 2,
4828 static const struct panel_desc_dsi lg_acx467akm_7 = {
4830 .modes = &lg_acx467akm_7_mode,
4837 .connector_type = DRM_MODE_CONNECTOR_DSI,
4840 .format = MIPI_DSI_FMT_RGB888,
4844 static const struct drm_display_mode osd101t2045_53ts_mode = {
4847 .hsync_start = 1920 + 112,
4848 .hsync_end = 1920 + 112 + 16,
4849 .htotal = 1920 + 112 + 16 + 32,
4851 .vsync_start = 1200 + 16,
4852 .vsync_end = 1200 + 16 + 2,
4853 .vtotal = 1200 + 16 + 2 + 16,
4854 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
4857 static const struct panel_desc_dsi osd101t2045_53ts = {
4859 .modes = &osd101t2045_53ts_mode,
4866 .connector_type = DRM_MODE_CONNECTOR_DSI,
4868 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
4869 MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
4870 MIPI_DSI_MODE_EOT_PACKET,
4871 .format = MIPI_DSI_FMT_RGB888,
4875 static const struct of_device_id dsi_of_match[] = {
4877 .compatible = "auo,b080uan01",
4878 .data = &auo_b080uan01
4880 .compatible = "boe,tv080wum-nl0",
4881 .data = &boe_tv080wum_nl0
4883 .compatible = "lg,ld070wx3-sl01",
4884 .data = &lg_ld070wx3_sl01
4886 .compatible = "lg,lh500wx1-sd03",
4887 .data = &lg_lh500wx1_sd03
4889 .compatible = "panasonic,vvx10f004b00",
4890 .data = &panasonic_vvx10f004b00
4892 .compatible = "lg,acx467akm-7",
4893 .data = &lg_acx467akm_7
4895 .compatible = "osddisplays,osd101t2045-53ts",
4896 .data = &osd101t2045_53ts
4901 MODULE_DEVICE_TABLE(of, dsi_of_match);
4903 static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
4905 const struct panel_desc_dsi *desc;
4906 const struct of_device_id *id;
4909 id = of_match_node(dsi_of_match, dsi->dev.of_node);
4915 err = panel_simple_probe(&dsi->dev, &desc->desc);
4919 dsi->mode_flags = desc->flags;
4920 dsi->format = desc->format;
4921 dsi->lanes = desc->lanes;
4923 err = mipi_dsi_attach(dsi);
4925 struct panel_simple *panel = mipi_dsi_get_drvdata(dsi);
4927 drm_panel_remove(&panel->base);
4933 static int panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
4937 err = mipi_dsi_detach(dsi);
4939 dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
4941 return panel_simple_remove(&dsi->dev);
4944 static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
4946 panel_simple_shutdown(&dsi->dev);
4949 static struct mipi_dsi_driver panel_simple_dsi_driver = {
4951 .name = "panel-simple-dsi",
4952 .of_match_table = dsi_of_match,
4953 .pm = &panel_simple_pm_ops,
4955 .probe = panel_simple_dsi_probe,
4956 .remove = panel_simple_dsi_remove,
4957 .shutdown = panel_simple_dsi_shutdown,
4960 static int __init panel_simple_init(void)
4964 err = platform_driver_register(&panel_simple_platform_driver);
4968 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
4969 err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
4971 platform_driver_unregister(&panel_simple_platform_driver);
4978 module_init(panel_simple_init);
4980 static void __exit panel_simple_exit(void)
4982 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
4983 mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
4985 platform_driver_unregister(&panel_simple_platform_driver);
4987 module_exit(panel_simple_exit);
4990 MODULE_DESCRIPTION("DRM Driver for Simple Panels");
4991 MODULE_LICENSE("GPL and additional rights");