1 #ifndef DSI_PHY_7NM_XML
2 #define DSI_PHY_7NM_XML
4 /* Autogenerated file, DO NOT EDIT manually!
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
10 The rules-ng-ng source files this header was generated from are:
11 - /home/robclark/src/mesa/mesa/src/freedreno/registers/msm.xml ( 981 bytes, from 2021-06-05 21:37:42)
12 - /home/robclark/src/mesa/mesa/src/freedreno/registers/freedreno_copyright.xml ( 1572 bytes, from 2021-02-18 16:45:44)
13 - /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp4.xml ( 20912 bytes, from 2021-02-18 16:45:44)
14 - /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp_common.xml ( 2849 bytes, from 2021-02-18 16:45:44)
15 - /home/robclark/src/mesa/mesa/src/freedreno/registers/mdp/mdp5.xml ( 37461 bytes, from 2021-02-18 16:45:44)
16 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi.xml ( 15291 bytes, from 2021-06-15 22:36:13)
17 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_v2.xml ( 3236 bytes, from 2021-06-05 21:37:42)
18 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm_8960.xml ( 4935 bytes, from 2021-05-21 19:18:08)
19 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_28nm.xml ( 7004 bytes, from 2021-05-21 19:18:08)
20 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_20nm.xml ( 3712 bytes, from 2021-05-21 19:18:08)
21 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_14nm.xml ( 5381 bytes, from 2021-05-21 19:18:08)
22 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_10nm.xml ( 4499 bytes, from 2021-05-21 19:18:08)
23 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_7nm.xml ( 10953 bytes, from 2021-05-21 19:18:08)
24 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/dsi_phy_5nm.xml ( 10900 bytes, from 2021-05-21 19:18:08)
25 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/sfpb.xml ( 602 bytes, from 2021-02-18 16:45:44)
26 - /home/robclark/src/mesa/mesa/src/freedreno/registers/dsi/mmss_cc.xml ( 1686 bytes, from 2021-02-18 16:45:44)
27 - /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/qfprom.xml ( 600 bytes, from 2021-02-18 16:45:44)
28 - /home/robclark/src/mesa/mesa/src/freedreno/registers/hdmi/hdmi.xml ( 41874 bytes, from 2021-02-18 16:45:44)
29 - /home/robclark/src/mesa/mesa/src/freedreno/registers/edp/edp.xml ( 10416 bytes, from 2021-02-18 16:45:44)
31 Copyright (C) 2013-2021 by the following authors:
35 Permission is hereby granted, free of charge, to any person obtaining
36 a copy of this software and associated documentation files (the
37 "Software"), to deal in the Software without restriction, including
38 without limitation the rights to use, copy, modify, merge, publish,
39 distribute, sublicense, and/or sell copies of the Software, and to
40 permit persons to whom the Software is furnished to do so, subject to
41 the following conditions:
43 The above copyright notice and this permission notice (including the
44 next paragraph) shall be included in all copies or substantial
45 portions of the Software.
47 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
48 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
49 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
50 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
51 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
52 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
53 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
57 #define REG_DSI_7nm_PHY_CMN_REVISION_ID0 0x00000000
59 #define REG_DSI_7nm_PHY_CMN_REVISION_ID1 0x00000004
61 #define REG_DSI_7nm_PHY_CMN_REVISION_ID2 0x00000008
63 #define REG_DSI_7nm_PHY_CMN_REVISION_ID3 0x0000000c
65 #define REG_DSI_7nm_PHY_CMN_CLK_CFG0 0x00000010
67 #define REG_DSI_7nm_PHY_CMN_CLK_CFG1 0x00000014
69 #define REG_DSI_7nm_PHY_CMN_GLBL_CTRL 0x00000018
71 #define REG_DSI_7nm_PHY_CMN_RBUF_CTRL 0x0000001c
73 #define REG_DSI_7nm_PHY_CMN_VREG_CTRL_0 0x00000020
75 #define REG_DSI_7nm_PHY_CMN_CTRL_0 0x00000024
77 #define REG_DSI_7nm_PHY_CMN_CTRL_1 0x00000028
79 #define REG_DSI_7nm_PHY_CMN_CTRL_2 0x0000002c
81 #define REG_DSI_7nm_PHY_CMN_CTRL_3 0x00000030
83 #define REG_DSI_7nm_PHY_CMN_LANE_CFG0 0x00000034
85 #define REG_DSI_7nm_PHY_CMN_LANE_CFG1 0x00000038
87 #define REG_DSI_7nm_PHY_CMN_PLL_CNTRL 0x0000003c
89 #define REG_DSI_7nm_PHY_CMN_DPHY_SOT 0x00000040
91 #define REG_DSI_7nm_PHY_CMN_LANE_CTRL0 0x000000a0
93 #define REG_DSI_7nm_PHY_CMN_LANE_CTRL1 0x000000a4
95 #define REG_DSI_7nm_PHY_CMN_LANE_CTRL2 0x000000a8
97 #define REG_DSI_7nm_PHY_CMN_LANE_CTRL3 0x000000ac
99 #define REG_DSI_7nm_PHY_CMN_LANE_CTRL4 0x000000b0
101 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_0 0x000000b4
103 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_1 0x000000b8
105 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_2 0x000000bc
107 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_3 0x000000c0
109 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_4 0x000000c4
111 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_5 0x000000c8
113 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_6 0x000000cc
115 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_7 0x000000d0
117 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_8 0x000000d4
119 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_9 0x000000d8
121 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_10 0x000000dc
123 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_11 0x000000e0
125 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_12 0x000000e4
127 #define REG_DSI_7nm_PHY_CMN_TIMING_CTRL_13 0x000000e8
129 #define REG_DSI_7nm_PHY_CMN_GLBL_HSTX_STR_CTRL_0 0x000000ec
131 #define REG_DSI_7nm_PHY_CMN_GLBL_HSTX_STR_CTRL_1 0x000000f0
133 #define REG_DSI_7nm_PHY_CMN_GLBL_RESCODE_OFFSET_TOP_CTRL 0x000000f4
135 #define REG_DSI_7nm_PHY_CMN_GLBL_RESCODE_OFFSET_BOT_CTRL 0x000000f8
137 #define REG_DSI_7nm_PHY_CMN_GLBL_RESCODE_OFFSET_MID_CTRL 0x000000fc
139 #define REG_DSI_7nm_PHY_CMN_GLBL_LPTX_STR_CTRL 0x00000100
141 #define REG_DSI_7nm_PHY_CMN_GLBL_PEMPH_CTRL_0 0x00000104
143 #define REG_DSI_7nm_PHY_CMN_GLBL_PEMPH_CTRL_1 0x00000108
145 #define REG_DSI_7nm_PHY_CMN_GLBL_STR_SWI_CAL_SEL_CTRL 0x0000010c
147 #define REG_DSI_7nm_PHY_CMN_VREG_CTRL_1 0x00000110
149 #define REG_DSI_7nm_PHY_CMN_CTRL_4 0x00000114
151 #define REG_DSI_7nm_PHY_CMN_GLBL_DIGTOP_SPARE4 0x00000128
153 #define REG_DSI_7nm_PHY_CMN_PHY_STATUS 0x00000140
155 #define REG_DSI_7nm_PHY_CMN_LANE_STATUS0 0x00000148
157 #define REG_DSI_7nm_PHY_CMN_LANE_STATUS1 0x0000014c
159 static inline uint32_t REG_DSI_7nm_PHY_LN(uint32_t i0) { return 0x00000000 + 0x80*i0; }
161 static inline uint32_t REG_DSI_7nm_PHY_LN_CFG0(uint32_t i0) { return 0x00000000 + 0x80*i0; }
163 static inline uint32_t REG_DSI_7nm_PHY_LN_CFG1(uint32_t i0) { return 0x00000004 + 0x80*i0; }
165 static inline uint32_t REG_DSI_7nm_PHY_LN_CFG2(uint32_t i0) { return 0x00000008 + 0x80*i0; }
167 static inline uint32_t REG_DSI_7nm_PHY_LN_TEST_DATAPATH(uint32_t i0) { return 0x0000000c + 0x80*i0; }
169 static inline uint32_t REG_DSI_7nm_PHY_LN_PIN_SWAP(uint32_t i0) { return 0x00000010 + 0x80*i0; }
171 static inline uint32_t REG_DSI_7nm_PHY_LN_LPRX_CTRL(uint32_t i0) { return 0x00000014 + 0x80*i0; }
173 static inline uint32_t REG_DSI_7nm_PHY_LN_TX_DCTRL(uint32_t i0) { return 0x00000018 + 0x80*i0; }
175 #define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_ONE 0x00000000
177 #define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_TWO 0x00000004
179 #define REG_DSI_7nm_PHY_PLL_INT_LOOP_SETTINGS 0x00000008
181 #define REG_DSI_7nm_PHY_PLL_INT_LOOP_SETTINGS_TWO 0x0000000c
183 #define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_THREE 0x00000010
185 #define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_FOUR 0x00000014
187 #define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_FIVE 0x00000018
189 #define REG_DSI_7nm_PHY_PLL_INT_LOOP_CONTROLS 0x0000001c
191 #define REG_DSI_7nm_PHY_PLL_DSM_DIVIDER 0x00000020
193 #define REG_DSI_7nm_PHY_PLL_FEEDBACK_DIVIDER 0x00000024
195 #define REG_DSI_7nm_PHY_PLL_SYSTEM_MUXES 0x00000028
197 #define REG_DSI_7nm_PHY_PLL_FREQ_UPDATE_CONTROL_OVERRIDES 0x0000002c
199 #define REG_DSI_7nm_PHY_PLL_CMODE 0x00000030
201 #define REG_DSI_7nm_PHY_PLL_PSM_CTRL 0x00000034
203 #define REG_DSI_7nm_PHY_PLL_RSM_CTRL 0x00000038
205 #define REG_DSI_7nm_PHY_PLL_VCO_TUNE_MAP 0x0000003c
207 #define REG_DSI_7nm_PHY_PLL_PLL_CNTRL 0x00000040
209 #define REG_DSI_7nm_PHY_PLL_CALIBRATION_SETTINGS 0x00000044
211 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_TIMER_LOW 0x00000048
213 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_TIMER_HIGH 0x0000004c
215 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_SETTINGS 0x00000050
217 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_MIN 0x00000054
219 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_MAX 0x00000058
221 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_PFILT 0x0000005c
223 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_IFILT 0x00000060
225 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_SETTINGS_TWO 0x00000064
227 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_SETTINGS_THREE 0x00000068
229 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL_SETTINGS_FOUR 0x0000006c
231 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_ICODE_HIGH 0x00000070
233 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_ICODE_LOW 0x00000074
235 #define REG_DSI_7nm_PHY_PLL_FREQ_DETECT_SETTINGS_ONE 0x00000078
237 #define REG_DSI_7nm_PHY_PLL_FREQ_DETECT_THRESH 0x0000007c
239 #define REG_DSI_7nm_PHY_PLL_FREQ_DET_REFCLK_HIGH 0x00000080
241 #define REG_DSI_7nm_PHY_PLL_FREQ_DET_REFCLK_LOW 0x00000084
243 #define REG_DSI_7nm_PHY_PLL_FREQ_DET_PLLCLK_HIGH 0x00000088
245 #define REG_DSI_7nm_PHY_PLL_FREQ_DET_PLLCLK_LOW 0x0000008c
247 #define REG_DSI_7nm_PHY_PLL_PFILT 0x00000090
249 #define REG_DSI_7nm_PHY_PLL_IFILT 0x00000094
251 #define REG_DSI_7nm_PHY_PLL_PLL_GAIN 0x00000098
253 #define REG_DSI_7nm_PHY_PLL_ICODE_LOW 0x0000009c
255 #define REG_DSI_7nm_PHY_PLL_ICODE_HIGH 0x000000a0
257 #define REG_DSI_7nm_PHY_PLL_LOCKDET 0x000000a4
259 #define REG_DSI_7nm_PHY_PLL_OUTDIV 0x000000a8
261 #define REG_DSI_7nm_PHY_PLL_FASTLOCK_CONTROL 0x000000ac
263 #define REG_DSI_7nm_PHY_PLL_PASS_OUT_OVERRIDE_ONE 0x000000b0
265 #define REG_DSI_7nm_PHY_PLL_PASS_OUT_OVERRIDE_TWO 0x000000b4
267 #define REG_DSI_7nm_PHY_PLL_CORE_OVERRIDE 0x000000b8
269 #define REG_DSI_7nm_PHY_PLL_CORE_INPUT_OVERRIDE 0x000000bc
271 #define REG_DSI_7nm_PHY_PLL_RATE_CHANGE 0x000000c0
273 #define REG_DSI_7nm_PHY_PLL_PLL_DIGITAL_TIMERS 0x000000c4
275 #define REG_DSI_7nm_PHY_PLL_PLL_DIGITAL_TIMERS_TWO 0x000000c8
277 #define REG_DSI_7nm_PHY_PLL_DECIMAL_DIV_START 0x000000cc
279 #define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_LOW 0x000000d0
281 #define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_MID 0x000000d4
283 #define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_HIGH 0x000000d8
285 #define REG_DSI_7nm_PHY_PLL_DEC_FRAC_MUXES 0x000000dc
287 #define REG_DSI_7nm_PHY_PLL_DECIMAL_DIV_START_1 0x000000e0
289 #define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_LOW_1 0x000000e4
291 #define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_MID_1 0x000000e8
293 #define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_HIGH_1 0x000000ec
295 #define REG_DSI_7nm_PHY_PLL_DECIMAL_DIV_START_2 0x000000f0
297 #define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_LOW_2 0x000000f4
299 #define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_MID_2 0x000000f8
301 #define REG_DSI_7nm_PHY_PLL_FRAC_DIV_START_HIGH_2 0x000000fc
303 #define REG_DSI_7nm_PHY_PLL_MASH_CONTROL 0x00000100
305 #define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_LOW 0x00000104
307 #define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_HIGH 0x00000108
309 #define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_LOW 0x0000010c
311 #define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_HIGH 0x00000110
313 #define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_LOW 0x00000114
315 #define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_HIGH 0x00000118
317 #define REG_DSI_7nm_PHY_PLL_SSC_MUX_CONTROL 0x0000011c
319 #define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_LOW_1 0x00000120
321 #define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_HIGH_1 0x00000124
323 #define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_LOW_1 0x00000128
325 #define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_HIGH_1 0x0000012c
327 #define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_LOW_1 0x00000130
329 #define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_HIGH_1 0x00000134
331 #define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_LOW_2 0x00000138
333 #define REG_DSI_7nm_PHY_PLL_SSC_STEPSIZE_HIGH_2 0x0000013c
335 #define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_LOW_2 0x00000140
337 #define REG_DSI_7nm_PHY_PLL_SSC_DIV_PER_HIGH_2 0x00000144
339 #define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_LOW_2 0x00000148
341 #define REG_DSI_7nm_PHY_PLL_SSC_ADJPER_HIGH_2 0x0000014c
343 #define REG_DSI_7nm_PHY_PLL_SSC_CONTROL 0x00000150
345 #define REG_DSI_7nm_PHY_PLL_PLL_OUTDIV_RATE 0x00000154
347 #define REG_DSI_7nm_PHY_PLL_PLL_LOCKDET_RATE_1 0x00000158
349 #define REG_DSI_7nm_PHY_PLL_PLL_LOCKDET_RATE_2 0x0000015c
351 #define REG_DSI_7nm_PHY_PLL_PLL_PROP_GAIN_RATE_1 0x00000160
353 #define REG_DSI_7nm_PHY_PLL_PLL_PROP_GAIN_RATE_2 0x00000164
355 #define REG_DSI_7nm_PHY_PLL_PLL_BAND_SEL_RATE_1 0x00000168
357 #define REG_DSI_7nm_PHY_PLL_PLL_BAND_SEL_RATE_2 0x0000016c
359 #define REG_DSI_7nm_PHY_PLL_PLL_INT_GAIN_IFILT_BAND_1 0x00000170
361 #define REG_DSI_7nm_PHY_PLL_PLL_INT_GAIN_IFILT_BAND_2 0x00000174
363 #define REG_DSI_7nm_PHY_PLL_PLL_FL_INT_GAIN_PFILT_BAND_1 0x00000178
365 #define REG_DSI_7nm_PHY_PLL_PLL_FL_INT_GAIN_PFILT_BAND_2 0x0000017c
367 #define REG_DSI_7nm_PHY_PLL_PLL_FASTLOCK_EN_BAND 0x00000180
369 #define REG_DSI_7nm_PHY_PLL_FREQ_TUNE_ACCUM_INIT_MID 0x00000184
371 #define REG_DSI_7nm_PHY_PLL_FREQ_TUNE_ACCUM_INIT_HIGH 0x00000188
373 #define REG_DSI_7nm_PHY_PLL_FREQ_TUNE_ACCUM_INIT_MUX 0x0000018c
375 #define REG_DSI_7nm_PHY_PLL_PLL_LOCK_OVERRIDE 0x00000190
377 #define REG_DSI_7nm_PHY_PLL_PLL_LOCK_DELAY 0x00000194
379 #define REG_DSI_7nm_PHY_PLL_PLL_LOCK_MIN_DELAY 0x00000198
381 #define REG_DSI_7nm_PHY_PLL_CLOCK_INVERTERS 0x0000019c
383 #define REG_DSI_7nm_PHY_PLL_SPARE_AND_JPC_OVERRIDES 0x000001a0
385 #define REG_DSI_7nm_PHY_PLL_BIAS_CONTROL_1 0x000001a4
387 #define REG_DSI_7nm_PHY_PLL_BIAS_CONTROL_2 0x000001a8
389 #define REG_DSI_7nm_PHY_PLL_ALOG_OBSV_BUS_CTRL_1 0x000001ac
391 #define REG_DSI_7nm_PHY_PLL_COMMON_STATUS_ONE 0x000001b0
393 #define REG_DSI_7nm_PHY_PLL_COMMON_STATUS_TWO 0x000001b4
395 #define REG_DSI_7nm_PHY_PLL_BAND_SEL_CAL 0x000001b8
397 #define REG_DSI_7nm_PHY_PLL_ICODE_ACCUM_STATUS_LOW 0x000001bc
399 #define REG_DSI_7nm_PHY_PLL_ICODE_ACCUM_STATUS_HIGH 0x000001c0
401 #define REG_DSI_7nm_PHY_PLL_FD_OUT_LOW 0x000001c4
403 #define REG_DSI_7nm_PHY_PLL_FD_OUT_HIGH 0x000001c8
405 #define REG_DSI_7nm_PHY_PLL_ALOG_OBSV_BUS_STATUS_1 0x000001cc
407 #define REG_DSI_7nm_PHY_PLL_PLL_MISC_CONFIG 0x000001d0
409 #define REG_DSI_7nm_PHY_PLL_FLL_CONFIG 0x000001d4
411 #define REG_DSI_7nm_PHY_PLL_FLL_FREQ_ACQ_TIME 0x000001d8
413 #define REG_DSI_7nm_PHY_PLL_FLL_CODE0 0x000001dc
415 #define REG_DSI_7nm_PHY_PLL_FLL_CODE1 0x000001e0
417 #define REG_DSI_7nm_PHY_PLL_FLL_GAIN0 0x000001e4
419 #define REG_DSI_7nm_PHY_PLL_FLL_GAIN1 0x000001e8
421 #define REG_DSI_7nm_PHY_PLL_SW_RESET 0x000001ec
423 #define REG_DSI_7nm_PHY_PLL_FAST_PWRUP 0x000001f0
425 #define REG_DSI_7nm_PHY_PLL_LOCKTIME0 0x000001f4
427 #define REG_DSI_7nm_PHY_PLL_LOCKTIME1 0x000001f8
429 #define REG_DSI_7nm_PHY_PLL_DEBUG_BUS_SEL 0x000001fc
431 #define REG_DSI_7nm_PHY_PLL_DEBUG_BUS0 0x00000200
433 #define REG_DSI_7nm_PHY_PLL_DEBUG_BUS1 0x00000204
435 #define REG_DSI_7nm_PHY_PLL_DEBUG_BUS2 0x00000208
437 #define REG_DSI_7nm_PHY_PLL_DEBUG_BUS3 0x0000020c
439 #define REG_DSI_7nm_PHY_PLL_ANALOG_FLL_CONTROL_OVERRIDES 0x00000210
441 #define REG_DSI_7nm_PHY_PLL_VCO_CONFIG 0x00000214
443 #define REG_DSI_7nm_PHY_PLL_VCO_CAL_CODE1_MODE0_STATUS 0x00000218
445 #define REG_DSI_7nm_PHY_PLL_VCO_CAL_CODE1_MODE1_STATUS 0x0000021c
447 #define REG_DSI_7nm_PHY_PLL_RESET_SM_STATUS 0x00000220
449 #define REG_DSI_7nm_PHY_PLL_TDC_OFFSET 0x00000224
451 #define REG_DSI_7nm_PHY_PLL_PS3_PWRDOWN_CONTROLS 0x00000228
453 #define REG_DSI_7nm_PHY_PLL_PS4_PWRDOWN_CONTROLS 0x0000022c
455 #define REG_DSI_7nm_PHY_PLL_PLL_RST_CONTROLS 0x00000230
457 #define REG_DSI_7nm_PHY_PLL_GEAR_BAND_SELECT_CONTROLS 0x00000234
459 #define REG_DSI_7nm_PHY_PLL_PSM_CLK_CONTROLS 0x00000238
461 #define REG_DSI_7nm_PHY_PLL_SYSTEM_MUXES_2 0x0000023c
463 #define REG_DSI_7nm_PHY_PLL_VCO_CONFIG_1 0x00000240
465 #define REG_DSI_7nm_PHY_PLL_VCO_CONFIG_2 0x00000244
467 #define REG_DSI_7nm_PHY_PLL_CLOCK_INVERTERS_1 0x00000248
469 #define REG_DSI_7nm_PHY_PLL_CLOCK_INVERTERS_2 0x0000024c
471 #define REG_DSI_7nm_PHY_PLL_CMODE_1 0x00000250
473 #define REG_DSI_7nm_PHY_PLL_CMODE_2 0x00000254
475 #define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_FIVE_1 0x00000258
477 #define REG_DSI_7nm_PHY_PLL_ANALOG_CONTROLS_FIVE_2 0x0000025c
479 #define REG_DSI_7nm_PHY_PLL_PERF_OPTIMIZE 0x00000260
482 #endif /* DSI_PHY_7NM_XML */