1 // SPDX-License-Identifier: GPL-2.0-only
3 * (C) COPYRIGHT 2016 ARM Limited. All rights reserved.
6 * ARM Mali DP plane manipulation routines.
9 #include <linux/iommu.h>
10 #include <linux/platform_device.h>
12 #include <drm/drm_atomic.h>
13 #include <drm/drm_atomic_helper.h>
14 #include <drm/drm_drv.h>
15 #include <drm/drm_fb_cma_helper.h>
16 #include <drm/drm_fourcc.h>
17 #include <drm/drm_gem_cma_helper.h>
18 #include <drm/drm_gem_framebuffer_helper.h>
19 #include <drm/drm_plane_helper.h>
20 #include <drm/drm_print.h>
22 #include "malidp_hw.h"
23 #include "malidp_drv.h"
25 /* Layer specific register offsets */
26 #define MALIDP_LAYER_FORMAT 0x000
27 #define LAYER_FORMAT_MASK 0x3f
28 #define MALIDP_LAYER_CONTROL 0x004
29 #define LAYER_ENABLE (1 << 0)
30 #define LAYER_FLOWCFG_MASK 7
31 #define LAYER_FLOWCFG(x) (((x) & LAYER_FLOWCFG_MASK) << 1)
32 #define LAYER_FLOWCFG_SCALE_SE 3
33 #define LAYER_ROT_OFFSET 8
34 #define LAYER_H_FLIP (1 << 10)
35 #define LAYER_V_FLIP (1 << 11)
36 #define LAYER_ROT_MASK (0xf << 8)
37 #define LAYER_COMP_MASK (0x3 << 12)
38 #define LAYER_COMP_PIXEL (0x3 << 12)
39 #define LAYER_COMP_PLANE (0x2 << 12)
40 #define LAYER_PMUL_ENABLE (0x1 << 14)
41 #define LAYER_ALPHA_OFFSET (16)
42 #define LAYER_ALPHA_MASK (0xff)
43 #define LAYER_ALPHA(x) (((x) & LAYER_ALPHA_MASK) << LAYER_ALPHA_OFFSET)
44 #define MALIDP_LAYER_COMPOSE 0x008
45 #define MALIDP_LAYER_SIZE 0x00c
46 #define LAYER_H_VAL(x) (((x) & 0x1fff) << 0)
47 #define LAYER_V_VAL(x) (((x) & 0x1fff) << 16)
48 #define MALIDP_LAYER_COMP_SIZE 0x010
49 #define MALIDP_LAYER_OFFSET 0x014
50 #define MALIDP550_LS_ENABLE 0x01c
51 #define MALIDP550_LS_R1_IN_SIZE 0x020
53 #define MODIFIERS_COUNT_MAX 15
56 * This 4-entry look-up-table is used to determine the full 8-bit alpha value
57 * for formats with 1- or 2-bit alpha channels.
58 * We set it to give 100%/0% opacity for 1-bit formats and 100%/66%/33%/0%
59 * opacity for 2-bit formats.
61 #define MALIDP_ALPHA_LUT 0xffaa5500
63 /* page sizes the MMU prefetcher can support */
64 #define MALIDP_MMU_PREFETCH_PARTIAL_PGSIZES (SZ_4K | SZ_64K)
65 #define MALIDP_MMU_PREFETCH_FULL_PGSIZES (SZ_1M | SZ_2M)
67 /* readahead for partial-frame prefetch */
68 #define MALIDP_MMU_PREFETCH_READAHEAD 8
70 static void malidp_de_plane_destroy(struct drm_plane *plane)
72 struct malidp_plane *mp = to_malidp_plane(plane);
74 drm_plane_cleanup(plane);
79 * Replicate what the default ->reset hook does: free the state pointer and
80 * allocate a new empty object. We just need enough space to store
81 * a malidp_plane_state instead of a drm_plane_state.
83 static void malidp_plane_reset(struct drm_plane *plane)
85 struct malidp_plane_state *state = to_malidp_plane_state(plane->state);
88 __drm_atomic_helper_plane_destroy_state(&state->base);
91 state = kzalloc(sizeof(*state), GFP_KERNEL);
93 __drm_atomic_helper_plane_reset(plane, &state->base);
97 drm_plane_state *malidp_duplicate_plane_state(struct drm_plane *plane)
99 struct malidp_plane_state *state, *m_state;
104 state = kmalloc(sizeof(*state), GFP_KERNEL);
108 m_state = to_malidp_plane_state(plane->state);
109 __drm_atomic_helper_plane_duplicate_state(plane, &state->base);
110 state->rotmem_size = m_state->rotmem_size;
111 state->format = m_state->format;
112 state->n_planes = m_state->n_planes;
114 state->mmu_prefetch_mode = m_state->mmu_prefetch_mode;
115 state->mmu_prefetch_pgsize = m_state->mmu_prefetch_pgsize;
120 static void malidp_destroy_plane_state(struct drm_plane *plane,
121 struct drm_plane_state *state)
123 struct malidp_plane_state *m_state = to_malidp_plane_state(state);
125 __drm_atomic_helper_plane_destroy_state(state);
129 static const char * const prefetch_mode_names[] = {
130 [MALIDP_PREFETCH_MODE_NONE] = "MMU_PREFETCH_NONE",
131 [MALIDP_PREFETCH_MODE_PARTIAL] = "MMU_PREFETCH_PARTIAL",
132 [MALIDP_PREFETCH_MODE_FULL] = "MMU_PREFETCH_FULL",
135 static void malidp_plane_atomic_print_state(struct drm_printer *p,
136 const struct drm_plane_state *state)
138 struct malidp_plane_state *ms = to_malidp_plane_state(state);
140 drm_printf(p, "\trotmem_size=%u\n", ms->rotmem_size);
141 drm_printf(p, "\tformat_id=%u\n", ms->format);
142 drm_printf(p, "\tn_planes=%u\n", ms->n_planes);
143 drm_printf(p, "\tmmu_prefetch_mode=%s\n",
144 prefetch_mode_names[ms->mmu_prefetch_mode]);
145 drm_printf(p, "\tmmu_prefetch_pgsize=%d\n", ms->mmu_prefetch_pgsize);
148 bool malidp_format_mod_supported(struct drm_device *drm,
149 u32 format, u64 modifier)
151 const struct drm_format_info *info;
152 const u64 *modifiers;
153 struct malidp_drm *malidp = drm->dev_private;
154 const struct malidp_hw_regmap *map = &malidp->dev->hw->map;
156 if (WARN_ON(modifier == DRM_FORMAT_MOD_INVALID))
159 /* Some pixel formats are supported without any modifier */
160 if (modifier == DRM_FORMAT_MOD_LINEAR) {
162 * However these pixel formats need to be supported with
165 return !malidp_hw_format_is_afbc_only(format);
168 if ((modifier >> 56) != DRM_FORMAT_MOD_VENDOR_ARM) {
169 DRM_ERROR("Unknown modifier (not Arm)\n");
174 ~DRM_FORMAT_MOD_ARM_AFBC(AFBC_MOD_VALID_BITS)) {
175 DRM_DEBUG_KMS("Unsupported modifiers\n");
179 modifiers = malidp_format_modifiers;
181 /* SPLIT buffers must use SPARSE layout */
182 if (WARN_ON_ONCE((modifier & AFBC_SPLIT) && !(modifier & AFBC_SPARSE)))
185 /* CBR only applies to YUV formats, where YTR should be always 0 */
186 if (WARN_ON_ONCE((modifier & AFBC_CBR) && (modifier & AFBC_YTR)))
189 while (*modifiers != DRM_FORMAT_MOD_INVALID) {
190 if (*modifiers == modifier)
196 /* return false, if the modifier was not found */
197 if (*modifiers == DRM_FORMAT_MOD_INVALID) {
198 DRM_DEBUG_KMS("Unsupported modifier\n");
202 info = drm_format_info(format);
204 if (info->num_planes != 1) {
205 DRM_DEBUG_KMS("AFBC buffers expect one plane\n");
209 if (malidp_hw_format_is_linear_only(format) == true) {
210 DRM_DEBUG_KMS("Given format (0x%x) is supported is linear mode only\n",
216 * RGB formats need to provide YTR modifier and YUV formats should not
217 * provide YTR modifier.
219 if (!(info->is_yuv) != !!(modifier & AFBC_FORMAT_MOD_YTR)) {
220 DRM_DEBUG_KMS("AFBC_FORMAT_MOD_YTR is %s for %s formats\n",
221 info->is_yuv ? "disallowed" : "mandatory",
222 info->is_yuv ? "YUV" : "RGB");
226 if (modifier & AFBC_SPLIT) {
228 if (info->cpp[0] <= 2) {
229 DRM_DEBUG_KMS("RGB formats <= 16bpp are not supported with SPLIT\n");
234 if ((info->hsub != 1) || (info->vsub != 1)) {
235 if (!(format == DRM_FORMAT_YUV420_10BIT &&
236 (map->features & MALIDP_DEVICE_AFBC_YUV_420_10_SUPPORT_SPLIT))) {
237 DRM_DEBUG_KMS("Formats which are sub-sampled should never be split\n");
243 if (modifier & AFBC_CBR) {
244 if ((info->hsub == 1) || (info->vsub == 1)) {
245 DRM_DEBUG_KMS("Formats which are not sub-sampled should not have CBR set\n");
253 static bool malidp_format_mod_supported_per_plane(struct drm_plane *plane,
254 u32 format, u64 modifier)
256 return malidp_format_mod_supported(plane->dev, format, modifier);
259 static const struct drm_plane_funcs malidp_de_plane_funcs = {
260 .update_plane = drm_atomic_helper_update_plane,
261 .disable_plane = drm_atomic_helper_disable_plane,
262 .destroy = malidp_de_plane_destroy,
263 .reset = malidp_plane_reset,
264 .atomic_duplicate_state = malidp_duplicate_plane_state,
265 .atomic_destroy_state = malidp_destroy_plane_state,
266 .atomic_print_state = malidp_plane_atomic_print_state,
267 .format_mod_supported = malidp_format_mod_supported_per_plane,
270 static int malidp_se_check_scaling(struct malidp_plane *mp,
271 struct drm_plane_state *state)
273 struct drm_crtc_state *crtc_state =
274 drm_atomic_get_existing_crtc_state(state->state, state->crtc);
275 struct malidp_crtc_state *mc;
282 mc = to_malidp_crtc_state(crtc_state);
284 ret = drm_atomic_helper_check_plane_state(state, crtc_state,
285 0, INT_MAX, true, true);
289 if (state->rotation & MALIDP_ROTATED_MASK) {
290 src_w = state->src_h >> 16;
291 src_h = state->src_w >> 16;
293 src_w = state->src_w >> 16;
294 src_h = state->src_h >> 16;
297 if ((state->crtc_w == src_w) && (state->crtc_h == src_h)) {
298 /* Scaling not necessary for this plane. */
299 mc->scaled_planes_mask &= ~(mp->layer->id);
303 if (mp->layer->id & (DE_SMART | DE_GRAPHICS2))
306 mc->scaled_planes_mask |= mp->layer->id;
307 /* Defer scaling requirements calculation to the crtc check. */
311 static u32 malidp_get_pgsize_bitmap(struct malidp_plane *mp)
313 u32 pgsize_bitmap = 0;
315 if (iommu_present(&platform_bus_type)) {
316 struct iommu_domain *mmu_dom =
317 iommu_get_domain_for_dev(mp->base.dev->dev);
320 pgsize_bitmap = mmu_dom->pgsize_bitmap;
323 return pgsize_bitmap;
327 * Check if the framebuffer is entirely made up of pages at least pgsize in
328 * size. Only a heuristic: assumes that each scatterlist entry has been aligned
329 * to the largest page size smaller than its length and that the MMU maps to
330 * the largest page size possible.
332 static bool malidp_check_pages_threshold(struct malidp_plane_state *ms,
337 for (i = 0; i < ms->n_planes; i++) {
338 struct drm_gem_object *obj;
339 struct drm_gem_cma_object *cma_obj;
340 struct sg_table *sgt;
341 struct scatterlist *sgl;
343 obj = drm_gem_fb_get_obj(ms->base.fb, i);
344 cma_obj = to_drm_gem_cma_obj(obj);
349 sgt = obj->funcs->get_sg_table(obj);
357 if (sgl->length < pgsize) {
373 * Check if it is possible to enable partial-frame MMU prefetch given the
374 * current format, AFBC state and rotation.
376 static bool malidp_partial_prefetch_supported(u32 format, u64 modifier,
377 unsigned int rotation)
381 /* rotation and horizontal flip not supported for partial prefetch */
382 if (rotation & (DRM_MODE_ROTATE_90 | DRM_MODE_ROTATE_180 |
383 DRM_MODE_ROTATE_270 | DRM_MODE_REFLECT_X))
386 afbc = modifier & DRM_FORMAT_MOD_ARM_AFBC(0);
387 sparse = modifier & AFBC_FORMAT_MOD_SPARSE;
390 case DRM_FORMAT_ARGB2101010:
391 case DRM_FORMAT_RGBA1010102:
392 case DRM_FORMAT_BGRA1010102:
393 case DRM_FORMAT_ARGB8888:
394 case DRM_FORMAT_RGBA8888:
395 case DRM_FORMAT_BGRA8888:
396 case DRM_FORMAT_XRGB8888:
397 case DRM_FORMAT_XBGR8888:
398 case DRM_FORMAT_RGBX8888:
399 case DRM_FORMAT_BGRX8888:
400 case DRM_FORMAT_RGB888:
401 case DRM_FORMAT_RGBA5551:
402 case DRM_FORMAT_RGB565:
403 /* always supported */
406 case DRM_FORMAT_ABGR2101010:
407 case DRM_FORMAT_ABGR8888:
408 case DRM_FORMAT_ABGR1555:
409 case DRM_FORMAT_BGR565:
410 /* supported, but if AFBC then must be sparse mode */
411 return (!afbc) || (afbc && sparse);
413 case DRM_FORMAT_BGR888:
414 /* supported, but not for AFBC */
417 case DRM_FORMAT_YUYV:
418 case DRM_FORMAT_UYVY:
419 case DRM_FORMAT_NV12:
420 case DRM_FORMAT_YUV420:
430 * Select the preferred MMU prefetch mode. Full-frame prefetch is preferred as
431 * long as the framebuffer is all large pages. Otherwise partial-frame prefetch
432 * is selected as long as it is supported for the current format. The selected
433 * page size for prefetch is returned in pgsize_bitmap.
435 static enum mmu_prefetch_mode malidp_mmu_prefetch_select_mode
436 (struct malidp_plane_state *ms, u32 *pgsize_bitmap)
440 /* get the full-frame prefetch page size(s) supported by the MMU */
441 pgsizes = *pgsize_bitmap & MALIDP_MMU_PREFETCH_FULL_PGSIZES;
444 u32 largest_pgsize = 1 << __fls(pgsizes);
446 if (malidp_check_pages_threshold(ms, largest_pgsize)) {
447 *pgsize_bitmap = largest_pgsize;
448 return MALIDP_PREFETCH_MODE_FULL;
451 pgsizes -= largest_pgsize;
454 /* get the partial-frame prefetch page size(s) supported by the MMU */
455 pgsizes = *pgsize_bitmap & MALIDP_MMU_PREFETCH_PARTIAL_PGSIZES;
457 if (malidp_partial_prefetch_supported(ms->base.fb->format->format,
458 ms->base.fb->modifier,
459 ms->base.rotation)) {
460 /* partial prefetch using the smallest page size */
461 *pgsize_bitmap = 1 << __ffs(pgsizes);
462 return MALIDP_PREFETCH_MODE_PARTIAL;
465 return MALIDP_PREFETCH_MODE_NONE;
468 static u32 malidp_calc_mmu_control_value(enum mmu_prefetch_mode mode,
469 u8 readahead, u8 n_planes, u32 pgsize)
473 if (mode != MALIDP_PREFETCH_MODE_NONE) {
474 mmu_ctrl |= MALIDP_MMU_CTRL_EN;
476 if (mode == MALIDP_PREFETCH_MODE_PARTIAL) {
477 mmu_ctrl |= MALIDP_MMU_CTRL_MODE;
478 mmu_ctrl |= MALIDP_MMU_CTRL_PP_NUM_REQ(readahead);
481 if (pgsize == SZ_64K || pgsize == SZ_2M) {
484 for (i = 0; i < n_planes; i++)
485 mmu_ctrl |= MALIDP_MMU_CTRL_PX_PS(i);
492 static void malidp_de_prefetch_settings(struct malidp_plane *mp,
493 struct malidp_plane_state *ms)
495 if (!mp->layer->mmu_ctrl_offset)
498 /* get the page sizes supported by the MMU */
499 ms->mmu_prefetch_pgsize = malidp_get_pgsize_bitmap(mp);
500 ms->mmu_prefetch_mode =
501 malidp_mmu_prefetch_select_mode(ms, &ms->mmu_prefetch_pgsize);
504 static int malidp_de_plane_check(struct drm_plane *plane,
505 struct drm_atomic_state *state)
507 struct drm_plane_state *new_plane_state = drm_atomic_get_new_plane_state(state,
509 struct malidp_plane *mp = to_malidp_plane(plane);
510 struct malidp_plane_state *ms = to_malidp_plane_state(new_plane_state);
511 bool rotated = new_plane_state->rotation & MALIDP_ROTATED_MASK;
512 struct drm_framebuffer *fb;
513 u16 pixel_alpha = new_plane_state->pixel_blend_mode;
515 unsigned int block_w, block_h;
517 if (!new_plane_state->crtc || WARN_ON(!new_plane_state->fb))
520 fb = new_plane_state->fb;
522 ms->format = malidp_hw_get_format_id(&mp->hwdev->hw->map,
523 mp->layer->id, fb->format->format,
525 if (ms->format == MALIDP_INVALID_FORMAT_ID)
528 ms->n_planes = fb->format->num_planes;
529 for (i = 0; i < ms->n_planes; i++) {
530 u8 alignment = malidp_hw_get_pitch_align(mp->hwdev, rotated);
532 if (((fb->pitches[i] * drm_format_info_block_height(fb->format, i))
533 & (alignment - 1)) && !(fb->modifier)) {
534 DRM_DEBUG_KMS("Invalid pitch %u for plane %d\n",
540 block_w = drm_format_info_block_width(fb->format, 0);
541 block_h = drm_format_info_block_height(fb->format, 0);
542 if (fb->width % block_w || fb->height % block_h) {
543 DRM_DEBUG_KMS("Buffer width/height needs to be a multiple of tile sizes");
546 if ((new_plane_state->src_x >> 16) % block_w || (new_plane_state->src_y >> 16) % block_h) {
547 DRM_DEBUG_KMS("Plane src_x/src_y needs to be a multiple of tile sizes");
551 if ((new_plane_state->crtc_w > mp->hwdev->max_line_size) ||
552 (new_plane_state->crtc_h > mp->hwdev->max_line_size) ||
553 (new_plane_state->crtc_w < mp->hwdev->min_line_size) ||
554 (new_plane_state->crtc_h < mp->hwdev->min_line_size))
558 * DP550/650 video layers can accept 3 plane formats only if
559 * fb->pitches[1] == fb->pitches[2] since they don't have a
560 * third plane stride register.
562 if (ms->n_planes == 3 &&
563 !(mp->hwdev->hw->features & MALIDP_DEVICE_LV_HAS_3_STRIDES) &&
564 (new_plane_state->fb->pitches[1] != new_plane_state->fb->pitches[2]))
567 ret = malidp_se_check_scaling(mp, new_plane_state);
571 /* validate the rotation constraints for each layer */
572 if (new_plane_state->rotation != DRM_MODE_ROTATE_0) {
573 if (mp->layer->rot == ROTATE_NONE)
575 if ((mp->layer->rot == ROTATE_COMPRESSED) && !(fb->modifier))
578 * packed RGB888 / BGR888 can't be rotated or flipped
579 * unless they are stored in a compressed way
581 if ((fb->format->format == DRM_FORMAT_RGB888 ||
582 fb->format->format == DRM_FORMAT_BGR888) && !(fb->modifier))
586 /* SMART layer does not support AFBC */
587 if (mp->layer->id == DE_SMART && fb->modifier) {
588 DRM_ERROR("AFBC framebuffer not supported in SMART layer");
593 if (new_plane_state->rotation & MALIDP_ROTATED_MASK) {
596 val = mp->hwdev->hw->rotmem_required(mp->hwdev, new_plane_state->crtc_w,
597 new_plane_state->crtc_h,
603 ms->rotmem_size = val;
606 /* HW can't support plane + pixel blending */
607 if ((new_plane_state->alpha != DRM_BLEND_ALPHA_OPAQUE) &&
608 (pixel_alpha != DRM_MODE_BLEND_PIXEL_NONE) &&
609 fb->format->has_alpha)
612 malidp_de_prefetch_settings(mp, ms);
617 static void malidp_de_set_plane_pitches(struct malidp_plane *mp,
618 int num_planes, unsigned int pitches[3])
621 int num_strides = num_planes;
623 if (!mp->layer->stride_offset)
627 num_strides = (mp->hwdev->hw->features &
628 MALIDP_DEVICE_LV_HAS_3_STRIDES) ? 3 : 2;
631 * The drm convention for pitch is that it needs to cover width * cpp,
632 * but our hardware wants the pitch/stride to cover all rows included
635 for (i = 0; i < num_strides; ++i) {
636 unsigned int block_h = drm_format_info_block_height(mp->base.state->fb->format, i);
638 malidp_hw_write(mp->hwdev, pitches[i] * block_h,
640 mp->layer->stride_offset + i * 4);
645 malidp_yuv2rgb_coeffs[][DRM_COLOR_RANGE_MAX][MALIDP_COLORADJ_NUM_COEFFS] = {
646 [DRM_COLOR_YCBCR_BT601][DRM_COLOR_YCBCR_LIMITED_RANGE] = {
652 [DRM_COLOR_YCBCR_BT601][DRM_COLOR_YCBCR_FULL_RANGE] = {
658 [DRM_COLOR_YCBCR_BT709][DRM_COLOR_YCBCR_LIMITED_RANGE] = {
664 [DRM_COLOR_YCBCR_BT709][DRM_COLOR_YCBCR_FULL_RANGE] = {
670 [DRM_COLOR_YCBCR_BT2020][DRM_COLOR_YCBCR_LIMITED_RANGE] = {
676 [DRM_COLOR_YCBCR_BT2020][DRM_COLOR_YCBCR_FULL_RANGE] = {
684 static void malidp_de_set_color_encoding(struct malidp_plane *plane,
685 enum drm_color_encoding enc,
686 enum drm_color_range range)
690 for (i = 0; i < MALIDP_COLORADJ_NUM_COEFFS; i++) {
691 /* coefficients are signed, two's complement values */
692 malidp_hw_write(plane->hwdev, malidp_yuv2rgb_coeffs[enc][range][i],
693 plane->layer->base + plane->layer->yuv2rgb_offset +
698 static void malidp_de_set_mmu_control(struct malidp_plane *mp,
699 struct malidp_plane_state *ms)
703 /* check hardware supports MMU prefetch */
704 if (!mp->layer->mmu_ctrl_offset)
707 mmu_ctrl = malidp_calc_mmu_control_value(ms->mmu_prefetch_mode,
708 MALIDP_MMU_PREFETCH_READAHEAD,
710 ms->mmu_prefetch_pgsize);
712 malidp_hw_write(mp->hwdev, mmu_ctrl,
713 mp->layer->base + mp->layer->mmu_ctrl_offset);
716 static void malidp_set_plane_base_addr(struct drm_framebuffer *fb,
717 struct malidp_plane *mp,
722 struct drm_plane *plane = &mp->base;
723 bool afbc = fb->modifier ? true : false;
725 ptr = mp->layer->ptr + (plane_index << 4);
728 * drm_fb_cma_get_gem_addr() alters the physical base address of the
729 * framebuffer as per the plane's src_x, src_y co-ordinates (ie to
730 * take care of source cropping).
731 * For AFBC, this is not needed as the cropping is handled by _AD_CROP_H
732 * and _AD_CROP_V registers.
735 paddr = drm_fb_cma_get_gem_addr(fb, plane->state,
738 struct drm_gem_cma_object *obj;
740 obj = drm_fb_cma_get_gem_obj(fb, plane_index);
747 malidp_hw_write(mp->hwdev, lower_32_bits(paddr), ptr);
748 malidp_hw_write(mp->hwdev, upper_32_bits(paddr), ptr + 4);
751 static void malidp_de_set_plane_afbc(struct drm_plane *plane)
753 struct malidp_plane *mp;
754 u32 src_w, src_h, val = 0, src_x, src_y;
755 struct drm_framebuffer *fb = plane->state->fb;
757 mp = to_malidp_plane(plane);
759 /* no afbc_decoder_offset means AFBC is not supported on this plane */
760 if (!mp->layer->afbc_decoder_offset)
764 malidp_hw_write(mp->hwdev, 0, mp->layer->afbc_decoder_offset);
768 /* convert src values from Q16 fixed point to integer */
769 src_w = plane->state->src_w >> 16;
770 src_h = plane->state->src_h >> 16;
771 src_x = plane->state->src_x >> 16;
772 src_y = plane->state->src_y >> 16;
774 val = ((fb->width - (src_x + src_w)) << MALIDP_AD_CROP_RIGHT_OFFSET) |
776 malidp_hw_write(mp->hwdev, val,
777 mp->layer->afbc_decoder_offset + MALIDP_AD_CROP_H);
779 val = ((fb->height - (src_y + src_h)) << MALIDP_AD_CROP_BOTTOM_OFFSET) |
781 malidp_hw_write(mp->hwdev, val,
782 mp->layer->afbc_decoder_offset + MALIDP_AD_CROP_V);
785 if (fb->modifier & AFBC_FORMAT_MOD_SPLIT)
787 if (fb->modifier & AFBC_FORMAT_MOD_YTR)
788 val |= MALIDP_AD_YTR;
790 malidp_hw_write(mp->hwdev, val, mp->layer->afbc_decoder_offset);
793 static void malidp_de_plane_update(struct drm_plane *plane,
794 struct drm_atomic_state *state)
796 struct drm_plane_state *old_state = drm_atomic_get_old_plane_state(state,
798 struct malidp_plane *mp;
799 struct malidp_plane_state *ms = to_malidp_plane_state(plane->state);
800 struct drm_plane_state *new_state = drm_atomic_get_new_plane_state(state,
802 u16 pixel_alpha = new_state->pixel_blend_mode;
803 u8 plane_alpha = new_state->alpha >> 8;
804 u32 src_w, src_h, dest_w, dest_h, val;
806 struct drm_framebuffer *fb = plane->state->fb;
808 mp = to_malidp_plane(plane);
811 * For AFBC framebuffer, use the framebuffer width and height for
812 * configuring layer input size register.
818 /* convert src values from Q16 fixed point to integer */
819 src_w = new_state->src_w >> 16;
820 src_h = new_state->src_h >> 16;
823 dest_w = new_state->crtc_w;
824 dest_h = new_state->crtc_h;
826 val = malidp_hw_read(mp->hwdev, mp->layer->base);
827 val = (val & ~LAYER_FORMAT_MASK) | ms->format;
828 malidp_hw_write(mp->hwdev, val, mp->layer->base);
830 for (i = 0; i < ms->n_planes; i++)
831 malidp_set_plane_base_addr(fb, mp, i);
833 malidp_de_set_mmu_control(mp, ms);
835 malidp_de_set_plane_pitches(mp, ms->n_planes,
836 new_state->fb->pitches);
838 if ((plane->state->color_encoding != old_state->color_encoding) ||
839 (plane->state->color_range != old_state->color_range))
840 malidp_de_set_color_encoding(mp, plane->state->color_encoding,
841 plane->state->color_range);
843 malidp_hw_write(mp->hwdev, LAYER_H_VAL(src_w) | LAYER_V_VAL(src_h),
844 mp->layer->base + MALIDP_LAYER_SIZE);
846 malidp_hw_write(mp->hwdev, LAYER_H_VAL(dest_w) | LAYER_V_VAL(dest_h),
847 mp->layer->base + MALIDP_LAYER_COMP_SIZE);
849 malidp_hw_write(mp->hwdev, LAYER_H_VAL(new_state->crtc_x) |
850 LAYER_V_VAL(new_state->crtc_y),
851 mp->layer->base + MALIDP_LAYER_OFFSET);
853 if (mp->layer->id == DE_SMART) {
855 * Enable the first rectangle in the SMART layer to be
856 * able to use it as a drm plane.
858 malidp_hw_write(mp->hwdev, 1,
859 mp->layer->base + MALIDP550_LS_ENABLE);
860 malidp_hw_write(mp->hwdev,
861 LAYER_H_VAL(src_w) | LAYER_V_VAL(src_h),
862 mp->layer->base + MALIDP550_LS_R1_IN_SIZE);
865 malidp_de_set_plane_afbc(plane);
867 /* first clear the rotation bits */
868 val = malidp_hw_read(mp->hwdev, mp->layer->base + MALIDP_LAYER_CONTROL);
869 val &= ~LAYER_ROT_MASK;
871 /* setup the rotation and axis flip bits */
872 if (new_state->rotation & DRM_MODE_ROTATE_MASK)
873 val |= ilog2(plane->state->rotation & DRM_MODE_ROTATE_MASK) <<
875 if (new_state->rotation & DRM_MODE_REFLECT_X)
877 if (new_state->rotation & DRM_MODE_REFLECT_Y)
880 val &= ~(LAYER_COMP_MASK | LAYER_PMUL_ENABLE | LAYER_ALPHA(0xff));
882 if (new_state->alpha != DRM_BLEND_ALPHA_OPAQUE) {
883 val |= LAYER_COMP_PLANE;
884 } else if (new_state->fb->format->has_alpha) {
885 /* We only care about blend mode if the format has alpha */
886 switch (pixel_alpha) {
887 case DRM_MODE_BLEND_PREMULTI:
888 val |= LAYER_COMP_PIXEL | LAYER_PMUL_ENABLE;
890 case DRM_MODE_BLEND_COVERAGE:
891 val |= LAYER_COMP_PIXEL;
895 val |= LAYER_ALPHA(plane_alpha);
897 val &= ~LAYER_FLOWCFG(LAYER_FLOWCFG_MASK);
898 if (new_state->crtc) {
899 struct malidp_crtc_state *m =
900 to_malidp_crtc_state(new_state->crtc->state);
902 if (m->scaler_config.scale_enable &&
903 m->scaler_config.plane_src_id == mp->layer->id)
904 val |= LAYER_FLOWCFG(LAYER_FLOWCFG_SCALE_SE);
907 /* set the 'enable layer' bit */
910 malidp_hw_write(mp->hwdev, val,
911 mp->layer->base + MALIDP_LAYER_CONTROL);
914 static void malidp_de_plane_disable(struct drm_plane *plane,
915 struct drm_atomic_state *state)
917 struct malidp_plane *mp = to_malidp_plane(plane);
919 malidp_hw_clearbits(mp->hwdev,
920 LAYER_ENABLE | LAYER_FLOWCFG(LAYER_FLOWCFG_MASK),
921 mp->layer->base + MALIDP_LAYER_CONTROL);
924 static const struct drm_plane_helper_funcs malidp_de_plane_helper_funcs = {
925 .atomic_check = malidp_de_plane_check,
926 .atomic_update = malidp_de_plane_update,
927 .atomic_disable = malidp_de_plane_disable,
930 static const uint64_t linear_only_modifiers[] = {
931 DRM_FORMAT_MOD_LINEAR,
932 DRM_FORMAT_MOD_INVALID
935 int malidp_de_planes_init(struct drm_device *drm)
937 struct malidp_drm *malidp = drm->dev_private;
938 const struct malidp_hw_regmap *map = &malidp->dev->hw->map;
939 struct malidp_plane *plane = NULL;
940 enum drm_plane_type plane_type;
941 unsigned long crtcs = BIT(drm->mode_config.num_crtc);
942 unsigned long flags = DRM_MODE_ROTATE_0 | DRM_MODE_ROTATE_90 | DRM_MODE_ROTATE_180 |
943 DRM_MODE_ROTATE_270 | DRM_MODE_REFLECT_X | DRM_MODE_REFLECT_Y;
944 unsigned int blend_caps = BIT(DRM_MODE_BLEND_PIXEL_NONE) |
945 BIT(DRM_MODE_BLEND_PREMULTI) |
946 BIT(DRM_MODE_BLEND_COVERAGE);
948 int ret, i = 0, j = 0, n;
949 u64 supported_modifiers[MODIFIERS_COUNT_MAX];
950 const u64 *modifiers;
952 modifiers = malidp_format_modifiers;
954 if (!(map->features & MALIDP_DEVICE_AFBC_SUPPORT_SPLIT)) {
956 * Since our hardware does not support SPLIT, so build the list
957 * of supported modifiers excluding SPLIT ones.
959 while (*modifiers != DRM_FORMAT_MOD_INVALID) {
960 if (!(*modifiers & AFBC_SPLIT))
961 supported_modifiers[j++] = *modifiers;
965 supported_modifiers[j++] = DRM_FORMAT_MOD_INVALID;
966 modifiers = supported_modifiers;
969 formats = kcalloc(map->n_pixel_formats, sizeof(*formats), GFP_KERNEL);
975 for (i = 0; i < map->n_layers; i++) {
976 u8 id = map->layers[i].id;
978 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
984 /* build the list of DRM supported formats based on the map */
985 for (n = 0, j = 0; j < map->n_pixel_formats; j++) {
986 if ((map->pixel_formats[j].layer & id) == id)
987 formats[n++] = map->pixel_formats[j].format;
990 plane_type = (i == 0) ? DRM_PLANE_TYPE_PRIMARY :
991 DRM_PLANE_TYPE_OVERLAY;
994 * All the layers except smart layer supports AFBC modifiers.
996 ret = drm_universal_plane_init(drm, &plane->base, crtcs,
997 &malidp_de_plane_funcs, formats, n,
998 (id == DE_SMART) ? linear_only_modifiers : modifiers,
1004 drm_plane_helper_add(&plane->base,
1005 &malidp_de_plane_helper_funcs);
1006 plane->hwdev = malidp->dev;
1007 plane->layer = &map->layers[i];
1009 drm_plane_create_alpha_property(&plane->base);
1010 drm_plane_create_blend_mode_property(&plane->base, blend_caps);
1012 if (id == DE_SMART) {
1013 /* Skip the features which the SMART layer doesn't have. */
1017 drm_plane_create_rotation_property(&plane->base, DRM_MODE_ROTATE_0, flags);
1018 malidp_hw_write(malidp->dev, MALIDP_ALPHA_LUT,
1019 plane->layer->base + MALIDP_LAYER_COMPOSE);
1021 /* Attach the YUV->RGB property only to video layers */
1022 if (id & (DE_VIDEO1 | DE_VIDEO2)) {
1023 /* default encoding for YUV->RGB is BT601 NARROW */
1024 enum drm_color_encoding enc = DRM_COLOR_YCBCR_BT601;
1025 enum drm_color_range range = DRM_COLOR_YCBCR_LIMITED_RANGE;
1027 ret = drm_plane_create_color_properties(&plane->base,
1028 BIT(DRM_COLOR_YCBCR_BT601) | \
1029 BIT(DRM_COLOR_YCBCR_BT709) | \
1030 BIT(DRM_COLOR_YCBCR_BT2020),
1031 BIT(DRM_COLOR_YCBCR_LIMITED_RANGE) | \
1032 BIT(DRM_COLOR_YCBCR_FULL_RANGE),
1035 /* program the HW registers */
1036 malidp_de_set_color_encoding(plane, enc, range);
1038 DRM_WARN("Failed to create video layer %d color properties\n", id);