2 * linux/drivers/video/omap2/dss/venc.c
4 * Copyright (C) 2009 Nokia Corporation
7 * VENC settings from TI's DSS driver
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License version 2 as published by
11 * the Free Software Foundation.
13 * This program is distributed in the hope that it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
18 * You should have received a copy of the GNU General Public License along with
19 * this program. If not, see <http://www.gnu.org/licenses/>.
22 #define DSS_SUBSYS_NAME "VENC"
24 #include <linux/kernel.h>
25 #include <linux/module.h>
26 #include <linux/clk.h>
27 #include <linux/err.h>
29 #include <linux/mutex.h>
30 #include <linux/completion.h>
31 #include <linux/delay.h>
32 #include <linux/string.h>
33 #include <linux/seq_file.h>
34 #include <linux/platform_device.h>
35 #include <linux/regulator/consumer.h>
36 #include <linux/pm_runtime.h>
38 #include <linux/component.h>
42 #include "dss_features.h"
45 #define VENC_REV_ID 0x00
46 #define VENC_STATUS 0x04
47 #define VENC_F_CONTROL 0x08
48 #define VENC_VIDOUT_CTRL 0x10
49 #define VENC_SYNC_CTRL 0x14
50 #define VENC_LLEN 0x1C
51 #define VENC_FLENS 0x20
52 #define VENC_HFLTR_CTRL 0x24
53 #define VENC_CC_CARR_WSS_CARR 0x28
54 #define VENC_C_PHASE 0x2C
55 #define VENC_GAIN_U 0x30
56 #define VENC_GAIN_V 0x34
57 #define VENC_GAIN_Y 0x38
58 #define VENC_BLACK_LEVEL 0x3C
59 #define VENC_BLANK_LEVEL 0x40
60 #define VENC_X_COLOR 0x44
61 #define VENC_M_CONTROL 0x48
62 #define VENC_BSTAMP_WSS_DATA 0x4C
63 #define VENC_S_CARR 0x50
64 #define VENC_LINE21 0x54
65 #define VENC_LN_SEL 0x58
66 #define VENC_L21__WC_CTL 0x5C
67 #define VENC_HTRIGGER_VTRIGGER 0x60
68 #define VENC_SAVID__EAVID 0x64
69 #define VENC_FLEN__FAL 0x68
70 #define VENC_LAL__PHASE_RESET 0x6C
71 #define VENC_HS_INT_START_STOP_X 0x70
72 #define VENC_HS_EXT_START_STOP_X 0x74
73 #define VENC_VS_INT_START_X 0x78
74 #define VENC_VS_INT_STOP_X__VS_INT_START_Y 0x7C
75 #define VENC_VS_INT_STOP_Y__VS_EXT_START_X 0x80
76 #define VENC_VS_EXT_STOP_X__VS_EXT_START_Y 0x84
77 #define VENC_VS_EXT_STOP_Y 0x88
78 #define VENC_AVID_START_STOP_X 0x90
79 #define VENC_AVID_START_STOP_Y 0x94
80 #define VENC_FID_INT_START_X__FID_INT_START_Y 0xA0
81 #define VENC_FID_INT_OFFSET_Y__FID_EXT_START_X 0xA4
82 #define VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y 0xA8
83 #define VENC_TVDETGP_INT_START_STOP_X 0xB0
84 #define VENC_TVDETGP_INT_START_STOP_Y 0xB4
85 #define VENC_GEN_CTRL 0xB8
86 #define VENC_OUTPUT_CONTROL 0xC4
87 #define VENC_OUTPUT_TEST 0xC8
88 #define VENC_DAC_B__DAC_C 0xC8
111 u32 htrigger_vtrigger;
114 u32 lal__phase_reset;
115 u32 hs_int_start_stop_x;
116 u32 hs_ext_start_stop_x;
118 u32 vs_int_stop_x__vs_int_start_y;
119 u32 vs_int_stop_y__vs_ext_start_x;
120 u32 vs_ext_stop_x__vs_ext_start_y;
122 u32 avid_start_stop_x;
123 u32 avid_start_stop_y;
124 u32 fid_int_start_x__fid_int_start_y;
125 u32 fid_int_offset_y__fid_ext_start_x;
126 u32 fid_ext_start_y__fid_ext_offset_y;
127 u32 tvdetgp_int_start_stop_x;
128 u32 tvdetgp_int_start_stop_y;
133 static const struct venc_config venc_config_pal_trm = {
137 .llen = 0x35F, /* 863 */
138 .flens = 0x270, /* 624 */
140 .cc_carr_wss_carr = 0x2F7225ED,
149 .bstamp_wss_data = 0x3F,
150 .s_carr = 0x2A098ACB,
152 .ln_sel = 0x01290015,
153 .l21__wc_ctl = 0x0000F603,
154 .htrigger_vtrigger = 0,
156 .savid__eavid = 0x06A70108,
157 .flen__fal = 0x00180270,
158 .lal__phase_reset = 0x00040135,
159 .hs_int_start_stop_x = 0x00880358,
160 .hs_ext_start_stop_x = 0x000F035F,
161 .vs_int_start_x = 0x01A70000,
162 .vs_int_stop_x__vs_int_start_y = 0x000001A7,
163 .vs_int_stop_y__vs_ext_start_x = 0x01AF0000,
164 .vs_ext_stop_x__vs_ext_start_y = 0x000101AF,
165 .vs_ext_stop_y = 0x00000025,
166 .avid_start_stop_x = 0x03530083,
167 .avid_start_stop_y = 0x026C002E,
168 .fid_int_start_x__fid_int_start_y = 0x0001008A,
169 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
170 .fid_ext_start_y__fid_ext_offset_y = 0x01380001,
172 .tvdetgp_int_start_stop_x = 0x00140001,
173 .tvdetgp_int_start_stop_y = 0x00010001,
174 .gen_ctrl = 0x00FF0000,
178 static const struct venc_config venc_config_ntsc_trm = {
185 .cc_carr_wss_carr = 0x043F2631,
194 .bstamp_wss_data = 0x38,
195 .s_carr = 0x21F07C1F,
197 .ln_sel = 0x01310011,
198 .l21__wc_ctl = 0x0000F003,
199 .htrigger_vtrigger = 0,
201 .savid__eavid = 0x069300F4,
202 .flen__fal = 0x0016020C,
203 .lal__phase_reset = 0x00060107,
204 .hs_int_start_stop_x = 0x008E0350,
205 .hs_ext_start_stop_x = 0x000F0359,
206 .vs_int_start_x = 0x01A00000,
207 .vs_int_stop_x__vs_int_start_y = 0x020701A0,
208 .vs_int_stop_y__vs_ext_start_x = 0x01AC0024,
209 .vs_ext_stop_x__vs_ext_start_y = 0x020D01AC,
210 .vs_ext_stop_y = 0x00000006,
211 .avid_start_stop_x = 0x03480078,
212 .avid_start_stop_y = 0x02060024,
213 .fid_int_start_x__fid_int_start_y = 0x0001008A,
214 .fid_int_offset_y__fid_ext_start_x = 0x01AC0106,
215 .fid_ext_start_y__fid_ext_offset_y = 0x01060006,
217 .tvdetgp_int_start_stop_x = 0x00140001,
218 .tvdetgp_int_start_stop_y = 0x00010001,
219 .gen_ctrl = 0x00F90000,
222 static const struct venc_config venc_config_pal_bdghi = {
230 .htrigger_vtrigger = 0,
231 .tvdetgp_int_start_stop_x = 0x00140001,
232 .tvdetgp_int_start_stop_y = 0x00010001,
233 .gen_ctrl = 0x00FB0000,
237 .cc_carr_wss_carr = 0x2F7625ED,
244 .m_control = 0<<2 | 1<<1,
245 .bstamp_wss_data = 0x42,
246 .s_carr = 0x2a098acb,
247 .l21__wc_ctl = 0<<13 | 0x16<<8 | 0<<0,
248 .savid__eavid = 0x06A70108,
249 .flen__fal = 23<<16 | 624<<0,
250 .lal__phase_reset = 2<<17 | 310<<0,
251 .hs_int_start_stop_x = 0x00920358,
252 .hs_ext_start_stop_x = 0x000F035F,
253 .vs_int_start_x = 0x1a7<<16,
254 .vs_int_stop_x__vs_int_start_y = 0x000601A7,
255 .vs_int_stop_y__vs_ext_start_x = 0x01AF0036,
256 .vs_ext_stop_x__vs_ext_start_y = 0x27101af,
257 .vs_ext_stop_y = 0x05,
258 .avid_start_stop_x = 0x03530082,
259 .avid_start_stop_y = 0x0270002E,
260 .fid_int_start_x__fid_int_start_y = 0x0005008A,
261 .fid_int_offset_y__fid_ext_start_x = 0x002E0138,
262 .fid_ext_start_y__fid_ext_offset_y = 0x01380005,
265 const struct omap_video_timings omap_dss_pal_timings = {
268 .pixelclock = 13500000,
278 .hsync_level = OMAPDSS_SIG_ACTIVE_LOW,
279 .vsync_level = OMAPDSS_SIG_ACTIVE_LOW,
280 .data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
281 .de_level = OMAPDSS_SIG_ACTIVE_HIGH,
282 .sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
284 EXPORT_SYMBOL(omap_dss_pal_timings);
286 const struct omap_video_timings omap_dss_ntsc_timings = {
289 .pixelclock = 13500000,
299 .hsync_level = OMAPDSS_SIG_ACTIVE_LOW,
300 .vsync_level = OMAPDSS_SIG_ACTIVE_LOW,
301 .data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE,
302 .de_level = OMAPDSS_SIG_ACTIVE_HIGH,
303 .sync_pclk_edge = OMAPDSS_DRIVE_SIG_FALLING_EDGE,
305 EXPORT_SYMBOL(omap_dss_ntsc_timings);
308 struct platform_device *pdev;
310 struct mutex venc_lock;
312 struct regulator *vdda_dac_reg;
314 struct clk *tv_dac_clk;
316 struct omap_video_timings timings;
317 enum omap_dss_venc_type type;
318 bool invert_polarity;
320 struct omap_dss_device output;
323 static inline void venc_write_reg(int idx, u32 val)
325 __raw_writel(val, venc.base + idx);
328 static inline u32 venc_read_reg(int idx)
330 u32 l = __raw_readl(venc.base + idx);
334 static void venc_write_config(const struct venc_config *config)
336 DSSDBG("write venc conf\n");
338 venc_write_reg(VENC_LLEN, config->llen);
339 venc_write_reg(VENC_FLENS, config->flens);
340 venc_write_reg(VENC_CC_CARR_WSS_CARR, config->cc_carr_wss_carr);
341 venc_write_reg(VENC_C_PHASE, config->c_phase);
342 venc_write_reg(VENC_GAIN_U, config->gain_u);
343 venc_write_reg(VENC_GAIN_V, config->gain_v);
344 venc_write_reg(VENC_GAIN_Y, config->gain_y);
345 venc_write_reg(VENC_BLACK_LEVEL, config->black_level);
346 venc_write_reg(VENC_BLANK_LEVEL, config->blank_level);
347 venc_write_reg(VENC_M_CONTROL, config->m_control);
348 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
350 venc_write_reg(VENC_S_CARR, config->s_carr);
351 venc_write_reg(VENC_L21__WC_CTL, config->l21__wc_ctl);
352 venc_write_reg(VENC_SAVID__EAVID, config->savid__eavid);
353 venc_write_reg(VENC_FLEN__FAL, config->flen__fal);
354 venc_write_reg(VENC_LAL__PHASE_RESET, config->lal__phase_reset);
355 venc_write_reg(VENC_HS_INT_START_STOP_X, config->hs_int_start_stop_x);
356 venc_write_reg(VENC_HS_EXT_START_STOP_X, config->hs_ext_start_stop_x);
357 venc_write_reg(VENC_VS_INT_START_X, config->vs_int_start_x);
358 venc_write_reg(VENC_VS_INT_STOP_X__VS_INT_START_Y,
359 config->vs_int_stop_x__vs_int_start_y);
360 venc_write_reg(VENC_VS_INT_STOP_Y__VS_EXT_START_X,
361 config->vs_int_stop_y__vs_ext_start_x);
362 venc_write_reg(VENC_VS_EXT_STOP_X__VS_EXT_START_Y,
363 config->vs_ext_stop_x__vs_ext_start_y);
364 venc_write_reg(VENC_VS_EXT_STOP_Y, config->vs_ext_stop_y);
365 venc_write_reg(VENC_AVID_START_STOP_X, config->avid_start_stop_x);
366 venc_write_reg(VENC_AVID_START_STOP_Y, config->avid_start_stop_y);
367 venc_write_reg(VENC_FID_INT_START_X__FID_INT_START_Y,
368 config->fid_int_start_x__fid_int_start_y);
369 venc_write_reg(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X,
370 config->fid_int_offset_y__fid_ext_start_x);
371 venc_write_reg(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y,
372 config->fid_ext_start_y__fid_ext_offset_y);
374 venc_write_reg(VENC_DAC_B__DAC_C, venc_read_reg(VENC_DAC_B__DAC_C));
375 venc_write_reg(VENC_VIDOUT_CTRL, config->vidout_ctrl);
376 venc_write_reg(VENC_HFLTR_CTRL, config->hfltr_ctrl);
377 venc_write_reg(VENC_X_COLOR, config->x_color);
378 venc_write_reg(VENC_LINE21, config->line21);
379 venc_write_reg(VENC_LN_SEL, config->ln_sel);
380 venc_write_reg(VENC_HTRIGGER_VTRIGGER, config->htrigger_vtrigger);
381 venc_write_reg(VENC_TVDETGP_INT_START_STOP_X,
382 config->tvdetgp_int_start_stop_x);
383 venc_write_reg(VENC_TVDETGP_INT_START_STOP_Y,
384 config->tvdetgp_int_start_stop_y);
385 venc_write_reg(VENC_GEN_CTRL, config->gen_ctrl);
386 venc_write_reg(VENC_F_CONTROL, config->f_control);
387 venc_write_reg(VENC_SYNC_CTRL, config->sync_ctrl);
390 static void venc_reset(void)
394 venc_write_reg(VENC_F_CONTROL, 1<<8);
395 while (venc_read_reg(VENC_F_CONTROL) & (1<<8)) {
397 DSSERR("Failed to reset venc\n");
402 #ifdef CONFIG_OMAP2_DSS_SLEEP_AFTER_VENC_RESET
403 /* the magical sleep that makes things work */
404 /* XXX more info? What bug this circumvents? */
409 static int venc_runtime_get(void)
413 DSSDBG("venc_runtime_get\n");
415 r = pm_runtime_get_sync(&venc.pdev->dev);
417 return r < 0 ? r : 0;
420 static void venc_runtime_put(void)
424 DSSDBG("venc_runtime_put\n");
426 r = pm_runtime_put_sync(&venc.pdev->dev);
427 WARN_ON(r < 0 && r != -ENOSYS);
430 static const struct venc_config *venc_timings_to_config(
431 struct omap_video_timings *timings)
433 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
434 return &venc_config_pal_trm;
436 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
437 return &venc_config_ntsc_trm;
443 static int venc_power_on(struct omap_dss_device *dssdev)
445 enum omap_channel channel = dssdev->dispc_channel;
449 r = venc_runtime_get();
454 venc_write_config(venc_timings_to_config(&venc.timings));
456 dss_set_venc_output(venc.type);
457 dss_set_dac_pwrdn_bgz(1);
461 if (venc.type == OMAP_DSS_VENC_TYPE_COMPOSITE)
464 l |= (1 << 0) | (1 << 2);
466 if (venc.invert_polarity == false)
469 venc_write_reg(VENC_OUTPUT_CONTROL, l);
471 dss_mgr_set_timings(channel, &venc.timings);
473 r = regulator_enable(venc.vdda_dac_reg);
477 r = dss_mgr_enable(channel);
484 regulator_disable(venc.vdda_dac_reg);
486 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
487 dss_set_dac_pwrdn_bgz(0);
494 static void venc_power_off(struct omap_dss_device *dssdev)
496 enum omap_channel channel = dssdev->dispc_channel;
498 venc_write_reg(VENC_OUTPUT_CONTROL, 0);
499 dss_set_dac_pwrdn_bgz(0);
501 dss_mgr_disable(channel);
503 regulator_disable(venc.vdda_dac_reg);
508 static int venc_display_enable(struct omap_dss_device *dssdev)
510 struct omap_dss_device *out = &venc.output;
513 DSSDBG("venc_display_enable\n");
515 mutex_lock(&venc.venc_lock);
517 if (!out->dispc_channel_connected) {
518 DSSERR("Failed to enable display: no output/manager\n");
523 r = venc_power_on(dssdev);
529 mutex_unlock(&venc.venc_lock);
533 mutex_unlock(&venc.venc_lock);
537 static void venc_display_disable(struct omap_dss_device *dssdev)
539 DSSDBG("venc_display_disable\n");
541 mutex_lock(&venc.venc_lock);
543 venc_power_off(dssdev);
545 mutex_unlock(&venc.venc_lock);
548 static void venc_set_timings(struct omap_dss_device *dssdev,
549 struct omap_video_timings *timings)
551 DSSDBG("venc_set_timings\n");
553 mutex_lock(&venc.venc_lock);
555 /* Reset WSS data when the TV standard changes. */
556 if (memcmp(&venc.timings, timings, sizeof(*timings)))
559 venc.timings = *timings;
561 dispc_set_tv_pclk(13500000);
563 mutex_unlock(&venc.venc_lock);
566 static int venc_check_timings(struct omap_dss_device *dssdev,
567 struct omap_video_timings *timings)
569 DSSDBG("venc_check_timings\n");
571 if (memcmp(&omap_dss_pal_timings, timings, sizeof(*timings)) == 0)
574 if (memcmp(&omap_dss_ntsc_timings, timings, sizeof(*timings)) == 0)
580 static void venc_get_timings(struct omap_dss_device *dssdev,
581 struct omap_video_timings *timings)
583 mutex_lock(&venc.venc_lock);
585 *timings = venc.timings;
587 mutex_unlock(&venc.venc_lock);
590 static u32 venc_get_wss(struct omap_dss_device *dssdev)
592 /* Invert due to VENC_L21_WC_CTL:INV=1 */
593 return (venc.wss_data >> 8) ^ 0xfffff;
596 static int venc_set_wss(struct omap_dss_device *dssdev, u32 wss)
598 const struct venc_config *config;
601 DSSDBG("venc_set_wss\n");
603 mutex_lock(&venc.venc_lock);
605 config = venc_timings_to_config(&venc.timings);
607 /* Invert due to VENC_L21_WC_CTL:INV=1 */
608 venc.wss_data = (wss ^ 0xfffff) << 8;
610 r = venc_runtime_get();
614 venc_write_reg(VENC_BSTAMP_WSS_DATA, config->bstamp_wss_data |
620 mutex_unlock(&venc.venc_lock);
625 static void venc_set_type(struct omap_dss_device *dssdev,
626 enum omap_dss_venc_type type)
628 mutex_lock(&venc.venc_lock);
632 mutex_unlock(&venc.venc_lock);
635 static void venc_invert_vid_out_polarity(struct omap_dss_device *dssdev,
636 bool invert_polarity)
638 mutex_lock(&venc.venc_lock);
640 venc.invert_polarity = invert_polarity;
642 mutex_unlock(&venc.venc_lock);
645 static int venc_init_regulator(void)
647 struct regulator *vdda_dac;
649 if (venc.vdda_dac_reg != NULL)
652 if (venc.pdev->dev.of_node)
653 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda");
655 vdda_dac = devm_regulator_get(&venc.pdev->dev, "vdda_dac");
657 if (IS_ERR(vdda_dac)) {
658 if (PTR_ERR(vdda_dac) != -EPROBE_DEFER)
659 DSSERR("can't get VDDA_DAC regulator\n");
660 return PTR_ERR(vdda_dac);
663 venc.vdda_dac_reg = vdda_dac;
668 static void venc_dump_regs(struct seq_file *s)
670 #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, venc_read_reg(r))
672 if (venc_runtime_get())
675 DUMPREG(VENC_F_CONTROL);
676 DUMPREG(VENC_VIDOUT_CTRL);
677 DUMPREG(VENC_SYNC_CTRL);
680 DUMPREG(VENC_HFLTR_CTRL);
681 DUMPREG(VENC_CC_CARR_WSS_CARR);
682 DUMPREG(VENC_C_PHASE);
683 DUMPREG(VENC_GAIN_U);
684 DUMPREG(VENC_GAIN_V);
685 DUMPREG(VENC_GAIN_Y);
686 DUMPREG(VENC_BLACK_LEVEL);
687 DUMPREG(VENC_BLANK_LEVEL);
688 DUMPREG(VENC_X_COLOR);
689 DUMPREG(VENC_M_CONTROL);
690 DUMPREG(VENC_BSTAMP_WSS_DATA);
691 DUMPREG(VENC_S_CARR);
692 DUMPREG(VENC_LINE21);
693 DUMPREG(VENC_LN_SEL);
694 DUMPREG(VENC_L21__WC_CTL);
695 DUMPREG(VENC_HTRIGGER_VTRIGGER);
696 DUMPREG(VENC_SAVID__EAVID);
697 DUMPREG(VENC_FLEN__FAL);
698 DUMPREG(VENC_LAL__PHASE_RESET);
699 DUMPREG(VENC_HS_INT_START_STOP_X);
700 DUMPREG(VENC_HS_EXT_START_STOP_X);
701 DUMPREG(VENC_VS_INT_START_X);
702 DUMPREG(VENC_VS_INT_STOP_X__VS_INT_START_Y);
703 DUMPREG(VENC_VS_INT_STOP_Y__VS_EXT_START_X);
704 DUMPREG(VENC_VS_EXT_STOP_X__VS_EXT_START_Y);
705 DUMPREG(VENC_VS_EXT_STOP_Y);
706 DUMPREG(VENC_AVID_START_STOP_X);
707 DUMPREG(VENC_AVID_START_STOP_Y);
708 DUMPREG(VENC_FID_INT_START_X__FID_INT_START_Y);
709 DUMPREG(VENC_FID_INT_OFFSET_Y__FID_EXT_START_X);
710 DUMPREG(VENC_FID_EXT_START_Y__FID_EXT_OFFSET_Y);
711 DUMPREG(VENC_TVDETGP_INT_START_STOP_X);
712 DUMPREG(VENC_TVDETGP_INT_START_STOP_Y);
713 DUMPREG(VENC_GEN_CTRL);
714 DUMPREG(VENC_OUTPUT_CONTROL);
715 DUMPREG(VENC_OUTPUT_TEST);
722 static int venc_get_clocks(struct platform_device *pdev)
726 if (dss_has_feature(FEAT_VENC_REQUIRES_TV_DAC_CLK)) {
727 clk = devm_clk_get(&pdev->dev, "tv_dac_clk");
729 DSSERR("can't get tv_dac_clk\n");
736 venc.tv_dac_clk = clk;
741 static int venc_connect(struct omap_dss_device *dssdev,
742 struct omap_dss_device *dst)
744 enum omap_channel channel = dssdev->dispc_channel;
747 r = venc_init_regulator();
751 r = dss_mgr_connect(channel, dssdev);
755 r = omapdss_output_set_device(dssdev, dst);
757 DSSERR("failed to connect output to new device: %s\n",
759 dss_mgr_disconnect(channel, dssdev);
766 static void venc_disconnect(struct omap_dss_device *dssdev,
767 struct omap_dss_device *dst)
769 enum omap_channel channel = dssdev->dispc_channel;
771 WARN_ON(dst != dssdev->dst);
773 if (dst != dssdev->dst)
776 omapdss_output_unset_device(dssdev);
778 dss_mgr_disconnect(channel, dssdev);
781 static const struct omapdss_atv_ops venc_ops = {
782 .connect = venc_connect,
783 .disconnect = venc_disconnect,
785 .enable = venc_display_enable,
786 .disable = venc_display_disable,
788 .check_timings = venc_check_timings,
789 .set_timings = venc_set_timings,
790 .get_timings = venc_get_timings,
792 .set_type = venc_set_type,
793 .invert_vid_out_polarity = venc_invert_vid_out_polarity,
795 .set_wss = venc_set_wss,
796 .get_wss = venc_get_wss,
799 static void venc_init_output(struct platform_device *pdev)
801 struct omap_dss_device *out = &venc.output;
803 out->dev = &pdev->dev;
804 out->id = OMAP_DSS_OUTPUT_VENC;
805 out->output_type = OMAP_DISPLAY_TYPE_VENC;
806 out->name = "venc.0";
807 out->dispc_channel = OMAP_DSS_CHANNEL_DIGIT;
808 out->ops.atv = &venc_ops;
809 out->owner = THIS_MODULE;
811 omapdss_register_output(out);
814 static void venc_uninit_output(struct platform_device *pdev)
816 struct omap_dss_device *out = &venc.output;
818 omapdss_unregister_output(out);
821 static int venc_probe_of(struct platform_device *pdev)
823 struct device_node *node = pdev->dev.of_node;
824 struct device_node *ep;
828 ep = omapdss_of_get_first_endpoint(node);
832 venc.invert_polarity = of_property_read_bool(ep, "ti,invert-polarity");
834 r = of_property_read_u32(ep, "ti,channels", &channels);
837 "failed to read property 'ti,channels': %d\n", r);
843 venc.type = OMAP_DSS_VENC_TYPE_COMPOSITE;
846 venc.type = OMAP_DSS_VENC_TYPE_SVIDEO;
849 dev_err(&pdev->dev, "bad channel propert '%d'\n", channels);
863 /* VENC HW IP initialisation */
864 static int venc_bind(struct device *dev, struct device *master, void *data)
866 struct platform_device *pdev = to_platform_device(dev);
868 struct resource *venc_mem;
873 mutex_init(&venc.venc_lock);
877 venc_mem = platform_get_resource(venc.pdev, IORESOURCE_MEM, 0);
879 DSSERR("can't get IORESOURCE_MEM VENC\n");
883 venc.base = devm_ioremap(&pdev->dev, venc_mem->start,
884 resource_size(venc_mem));
886 DSSERR("can't ioremap VENC\n");
890 r = venc_get_clocks(pdev);
894 pm_runtime_enable(&pdev->dev);
896 r = venc_runtime_get();
898 goto err_runtime_get;
900 rev_id = (u8)(venc_read_reg(VENC_REV_ID) & 0xff);
901 dev_dbg(&pdev->dev, "OMAP VENC rev %d\n", rev_id);
905 if (pdev->dev.of_node) {
906 r = venc_probe_of(pdev);
908 DSSERR("Invalid DT data\n");
913 dss_debugfs_create_file("venc", venc_dump_regs);
915 venc_init_output(pdev);
921 pm_runtime_disable(&pdev->dev);
925 static void venc_unbind(struct device *dev, struct device *master, void *data)
927 struct platform_device *pdev = to_platform_device(dev);
929 venc_uninit_output(pdev);
931 pm_runtime_disable(&pdev->dev);
934 static const struct component_ops venc_component_ops = {
936 .unbind = venc_unbind,
939 static int venc_probe(struct platform_device *pdev)
941 return component_add(&pdev->dev, &venc_component_ops);
944 static int venc_remove(struct platform_device *pdev)
946 component_del(&pdev->dev, &venc_component_ops);
950 static int venc_runtime_suspend(struct device *dev)
953 clk_disable_unprepare(venc.tv_dac_clk);
960 static int venc_runtime_resume(struct device *dev)
964 r = dispc_runtime_get();
969 clk_prepare_enable(venc.tv_dac_clk);
974 static const struct dev_pm_ops venc_pm_ops = {
975 .runtime_suspend = venc_runtime_suspend,
976 .runtime_resume = venc_runtime_resume,
979 static const struct of_device_id venc_of_match[] = {
980 { .compatible = "ti,omap2-venc", },
981 { .compatible = "ti,omap3-venc", },
982 { .compatible = "ti,omap4-venc", },
986 static struct platform_driver omap_venchw_driver = {
988 .remove = venc_remove,
990 .name = "omapdss_venc",
992 .of_match_table = venc_of_match,
993 .suppress_bind_attrs = true,
997 int __init venc_init_platform_driver(void)
999 return platform_driver_register(&omap_venchw_driver);
1002 void venc_uninit_platform_driver(void)
1004 platform_driver_unregister(&omap_venchw_driver);