1 /******************************************************************************
5 * Copyright(c) 2008 - 2011 Intel Corporation. All rights reserved.
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
24 * Contact Information:
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *****************************************************************************/
29 #include <linux/kernel.h>
30 #include <linux/module.h>
31 #include <linux/etherdevice.h>
32 #include <linux/sched.h>
33 #include <linux/slab.h>
34 #include <linux/types.h>
35 #include <linux/lockdep.h>
36 #include <linux/pci.h>
37 #include <linux/dma-mapping.h>
38 #include <linux/delay.h>
39 #include <linux/skbuff.h>
40 #include <net/mac80211.h>
45 _il_poll_bit(struct il_priv *il, u32 addr, u32 bits, u32 mask, int timeout)
47 const int interval = 10; /* microseconds */
51 if ((_il_rd(il, addr) & mask) == (bits & mask))
55 } while (t < timeout);
59 EXPORT_SYMBOL(_il_poll_bit);
62 il_set_bit(struct il_priv *p, u32 r, u32 m)
64 unsigned long reg_flags;
66 spin_lock_irqsave(&p->reg_lock, reg_flags);
68 spin_unlock_irqrestore(&p->reg_lock, reg_flags);
70 EXPORT_SYMBOL(il_set_bit);
73 il_clear_bit(struct il_priv *p, u32 r, u32 m)
75 unsigned long reg_flags;
77 spin_lock_irqsave(&p->reg_lock, reg_flags);
78 _il_clear_bit(p, r, m);
79 spin_unlock_irqrestore(&p->reg_lock, reg_flags);
81 EXPORT_SYMBOL(il_clear_bit);
84 _il_grab_nic_access(struct il_priv *il)
89 /* this bit wakes up the NIC */
90 _il_set_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
93 * These bits say the device is running, and should keep running for
94 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
95 * but they do not indicate that embedded SRAM is restored yet;
96 * 3945 and 4965 have volatile SRAM, and must save/restore contents
97 * to/from host DRAM when sleeping/waking for power-saving.
98 * Each direction takes approximately 1/4 millisecond; with this
99 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
100 * series of register accesses are expected (e.g. reading Event Log),
101 * to keep device from sleeping.
103 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
104 * SRAM is okay/restored. We don't check that here because this call
105 * is just for hardware register access; but GP1 MAC_SLEEP check is a
106 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
110 _il_poll_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
111 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
112 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
113 if (unlikely(ret < 0)) {
114 val = _il_rd(il, CSR_GP_CNTRL);
115 WARN_ONCE(1, "Timeout waiting for ucode processor access "
116 "(CSR_GP_CNTRL 0x%08x)\n", val);
117 _il_wr(il, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
123 EXPORT_SYMBOL_GPL(_il_grab_nic_access);
126 il_poll_bit(struct il_priv *il, u32 addr, u32 mask, int timeout)
128 const int interval = 10; /* microseconds */
132 if ((il_rd(il, addr) & mask) == mask)
136 } while (t < timeout);
140 EXPORT_SYMBOL(il_poll_bit);
143 il_rd_prph(struct il_priv *il, u32 reg)
145 unsigned long reg_flags;
148 spin_lock_irqsave(&il->reg_lock, reg_flags);
149 _il_grab_nic_access(il);
150 val = _il_rd_prph(il, reg);
151 _il_release_nic_access(il);
152 spin_unlock_irqrestore(&il->reg_lock, reg_flags);
155 EXPORT_SYMBOL(il_rd_prph);
158 il_wr_prph(struct il_priv *il, u32 addr, u32 val)
160 unsigned long reg_flags;
162 spin_lock_irqsave(&il->reg_lock, reg_flags);
163 if (likely(_il_grab_nic_access(il))) {
164 _il_wr_prph(il, addr, val);
165 _il_release_nic_access(il);
167 spin_unlock_irqrestore(&il->reg_lock, reg_flags);
169 EXPORT_SYMBOL(il_wr_prph);
172 il_read_targ_mem(struct il_priv *il, u32 addr)
174 unsigned long reg_flags;
177 spin_lock_irqsave(&il->reg_lock, reg_flags);
178 _il_grab_nic_access(il);
180 _il_wr(il, HBUS_TARG_MEM_RADDR, addr);
181 value = _il_rd(il, HBUS_TARG_MEM_RDAT);
183 _il_release_nic_access(il);
184 spin_unlock_irqrestore(&il->reg_lock, reg_flags);
187 EXPORT_SYMBOL(il_read_targ_mem);
190 il_write_targ_mem(struct il_priv *il, u32 addr, u32 val)
192 unsigned long reg_flags;
194 spin_lock_irqsave(&il->reg_lock, reg_flags);
195 if (likely(_il_grab_nic_access(il))) {
196 _il_wr(il, HBUS_TARG_MEM_WADDR, addr);
197 _il_wr(il, HBUS_TARG_MEM_WDAT, val);
198 _il_release_nic_access(il);
200 spin_unlock_irqrestore(&il->reg_lock, reg_flags);
202 EXPORT_SYMBOL(il_write_targ_mem);
205 il_get_cmd_string(u8 cmd)
211 IL_CMD(C_RXON_ASSOC);
213 IL_CMD(C_RXON_TIMING);
219 IL_CMD(C_RATE_SCALE);
221 IL_CMD(C_TX_LINK_QUALITY_CMD);
222 IL_CMD(C_CHANNEL_SWITCH);
223 IL_CMD(N_CHANNEL_SWITCH);
224 IL_CMD(C_SPECTRUM_MEASUREMENT);
225 IL_CMD(N_SPECTRUM_MEASUREMENT);
228 IL_CMD(N_PM_DEBUG_STATS);
230 IL_CMD(C_SCAN_ABORT);
231 IL_CMD(N_SCAN_START);
232 IL_CMD(N_SCAN_RESULTS);
233 IL_CMD(N_SCAN_COMPLETE);
236 IL_CMD(C_TX_PWR_TBL);
240 IL_CMD(N_CARD_STATE);
241 IL_CMD(N_MISSED_BEACONS);
242 IL_CMD(C_CT_KILL_CONFIG);
243 IL_CMD(C_SENSITIVITY);
244 IL_CMD(C_PHY_CALIBRATION);
248 IL_CMD(N_COMPRESSED_BA);
254 EXPORT_SYMBOL(il_get_cmd_string);
256 #define HOST_COMPLETE_TIMEOUT (HZ / 2)
259 il_generic_cmd_callback(struct il_priv *il, struct il_device_cmd *cmd,
260 struct il_rx_pkt *pkt)
262 if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
263 IL_ERR("Bad return from %s (0x%08X)\n",
264 il_get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
267 #ifdef CONFIG_IWLEGACY_DEBUG
268 switch (cmd->hdr.cmd) {
269 case C_TX_LINK_QUALITY_CMD:
271 D_HC_DUMP("back from %s (0x%08X)\n",
272 il_get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
275 D_HC("back from %s (0x%08X)\n", il_get_cmd_string(cmd->hdr.cmd),
282 il_send_cmd_async(struct il_priv *il, struct il_host_cmd *cmd)
286 BUG_ON(!(cmd->flags & CMD_ASYNC));
288 /* An asynchronous command can not expect an SKB to be set. */
289 BUG_ON(cmd->flags & CMD_WANT_SKB);
291 /* Assign a generic callback if one is not provided */
293 cmd->callback = il_generic_cmd_callback;
295 if (test_bit(S_EXIT_PENDING, &il->status))
298 ret = il_enqueue_hcmd(il, cmd);
300 IL_ERR("Error sending %s: enqueue_hcmd failed: %d\n",
301 il_get_cmd_string(cmd->id), ret);
308 il_send_cmd_sync(struct il_priv *il, struct il_host_cmd *cmd)
313 lockdep_assert_held(&il->mutex);
315 BUG_ON(cmd->flags & CMD_ASYNC);
317 /* A synchronous command can not have a callback set. */
318 BUG_ON(cmd->callback);
320 D_INFO("Attempting to send sync command %s\n",
321 il_get_cmd_string(cmd->id));
323 set_bit(S_HCMD_ACTIVE, &il->status);
324 D_INFO("Setting HCMD_ACTIVE for command %s\n",
325 il_get_cmd_string(cmd->id));
327 cmd_idx = il_enqueue_hcmd(il, cmd);
330 IL_ERR("Error sending %s: enqueue_hcmd failed: %d\n",
331 il_get_cmd_string(cmd->id), ret);
335 ret = wait_event_timeout(il->wait_command_queue,
336 !test_bit(S_HCMD_ACTIVE, &il->status),
337 HOST_COMPLETE_TIMEOUT);
339 if (test_bit(S_HCMD_ACTIVE, &il->status)) {
340 IL_ERR("Error sending %s: time out after %dms.\n",
341 il_get_cmd_string(cmd->id),
342 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
344 clear_bit(S_HCMD_ACTIVE, &il->status);
345 D_INFO("Clearing HCMD_ACTIVE for command %s\n",
346 il_get_cmd_string(cmd->id));
352 if (test_bit(S_RFKILL, &il->status)) {
353 IL_ERR("Command %s aborted: RF KILL Switch\n",
354 il_get_cmd_string(cmd->id));
358 if (test_bit(S_FW_ERROR, &il->status)) {
359 IL_ERR("Command %s failed: FW Error\n",
360 il_get_cmd_string(cmd->id));
364 if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
365 IL_ERR("Error: Response NULL in '%s'\n",
366 il_get_cmd_string(cmd->id));
375 if (cmd->flags & CMD_WANT_SKB) {
377 * Cancel the CMD_WANT_SKB flag for the cmd in the
378 * TX cmd queue. Otherwise in case the cmd comes
379 * in later, it will possibly set an invalid
380 * address (cmd->meta.source).
382 il->txq[il->cmd_queue].meta[cmd_idx].flags &= ~CMD_WANT_SKB;
385 if (cmd->reply_page) {
386 il_free_pages(il, cmd->reply_page);
392 EXPORT_SYMBOL(il_send_cmd_sync);
395 il_send_cmd(struct il_priv *il, struct il_host_cmd *cmd)
397 if (cmd->flags & CMD_ASYNC)
398 return il_send_cmd_async(il, cmd);
400 return il_send_cmd_sync(il, cmd);
402 EXPORT_SYMBOL(il_send_cmd);
405 il_send_cmd_pdu(struct il_priv *il, u8 id, u16 len, const void *data)
407 struct il_host_cmd cmd = {
413 return il_send_cmd_sync(il, &cmd);
415 EXPORT_SYMBOL(il_send_cmd_pdu);
418 il_send_cmd_pdu_async(struct il_priv *il, u8 id, u16 len, const void *data,
419 void (*callback) (struct il_priv *il,
420 struct il_device_cmd *cmd,
421 struct il_rx_pkt *pkt))
423 struct il_host_cmd cmd = {
429 cmd.flags |= CMD_ASYNC;
430 cmd.callback = callback;
432 return il_send_cmd_async(il, &cmd);
434 EXPORT_SYMBOL(il_send_cmd_pdu_async);
436 /* default: IL_LED_BLINK(0) using blinking idx table */
438 module_param(led_mode, int, S_IRUGO);
439 MODULE_PARM_DESC(led_mode,
440 "0=system default, " "1=On(RF On)/Off(RF Off), 2=blinking");
442 /* Throughput OFF time(ms) ON time (ms)
455 static const struct ieee80211_tpt_blink il_blink[] = {
456 {.throughput = 0, .blink_time = 334},
457 {.throughput = 1 * 1024 - 1, .blink_time = 260},
458 {.throughput = 5 * 1024 - 1, .blink_time = 220},
459 {.throughput = 10 * 1024 - 1, .blink_time = 190},
460 {.throughput = 20 * 1024 - 1, .blink_time = 170},
461 {.throughput = 50 * 1024 - 1, .blink_time = 150},
462 {.throughput = 70 * 1024 - 1, .blink_time = 130},
463 {.throughput = 100 * 1024 - 1, .blink_time = 110},
464 {.throughput = 200 * 1024 - 1, .blink_time = 80},
465 {.throughput = 300 * 1024 - 1, .blink_time = 50},
469 * Adjust led blink rate to compensate on a MAC Clock difference on every HW
470 * Led blink rate analysis showed an average deviation of 0% on 3945,
472 * Need to compensate on the led on/off time per HW according to the deviation
473 * to achieve the desired led frequency
474 * The calculation is: (100-averageDeviation)/100 * blinkTime
475 * For code efficiency the calculation will be:
476 * compensation = (100 - averageDeviation) * 64 / 100
477 * NewBlinkTime = (compensation * BlinkTime) / 64
480 il_blink_compensation(struct il_priv *il, u8 time, u16 compensation)
483 IL_ERR("undefined blink compensation: "
484 "use pre-defined blinking time\n");
488 return (u8) ((time * compensation) >> 6);
491 /* Set led pattern command */
493 il_led_cmd(struct il_priv *il, unsigned long on, unsigned long off)
495 struct il_led_cmd led_cmd = {
497 .interval = IL_DEF_LED_INTRVL
501 if (!test_bit(S_READY, &il->status))
504 if (il->blink_on == on && il->blink_off == off)
508 /* led is SOLID_ON */
512 D_LED("Led blink time compensation=%u\n",
513 il->cfg->led_compensation);
515 il_blink_compensation(il, on,
516 il->cfg->led_compensation);
518 il_blink_compensation(il, off,
519 il->cfg->led_compensation);
521 ret = il->ops->send_led_cmd(il, &led_cmd);
530 il_led_brightness_set(struct led_classdev *led_cdev,
531 enum led_brightness brightness)
533 struct il_priv *il = container_of(led_cdev, struct il_priv, led);
534 unsigned long on = 0;
539 il_led_cmd(il, on, 0);
543 il_led_blink_set(struct led_classdev *led_cdev, unsigned long *delay_on,
544 unsigned long *delay_off)
546 struct il_priv *il = container_of(led_cdev, struct il_priv, led);
548 return il_led_cmd(il, *delay_on, *delay_off);
552 il_leds_init(struct il_priv *il)
557 if (mode == IL_LED_DEFAULT)
558 mode = il->cfg->led_mode;
561 kasprintf(GFP_KERNEL, "%s-led", wiphy_name(il->hw->wiphy));
562 il->led.brightness_set = il_led_brightness_set;
563 il->led.blink_set = il_led_blink_set;
564 il->led.max_brightness = 1;
571 il->led.default_trigger =
572 ieee80211_create_tpt_led_trigger(il->hw,
573 IEEE80211_TPT_LEDTRIG_FL_CONNECTED,
575 ARRAY_SIZE(il_blink));
577 case IL_LED_RF_STATE:
578 il->led.default_trigger = ieee80211_get_radio_led_name(il->hw);
582 ret = led_classdev_register(&il->pci_dev->dev, &il->led);
588 il->led_registered = true;
590 EXPORT_SYMBOL(il_leds_init);
593 il_leds_exit(struct il_priv *il)
595 if (!il->led_registered)
598 led_classdev_unregister(&il->led);
601 EXPORT_SYMBOL(il_leds_exit);
603 /************************** EEPROM BANDS ****************************
605 * The il_eeprom_band definitions below provide the mapping from the
606 * EEPROM contents to the specific channel number supported for each
609 * For example, il_priv->eeprom.band_3_channels[4] from the band_3
610 * definition below maps to physical channel 42 in the 5.2GHz spectrum.
611 * The specific geography and calibration information for that channel
612 * is contained in the eeprom map itself.
614 * During init, we copy the eeprom information and channel map
615 * information into il->channel_info_24/52 and il->channel_map_24/52
617 * channel_map_24/52 provides the idx in the channel_info array for a
618 * given channel. We have to have two separate maps as there is channel
619 * overlap with the 2.4GHz and 5.2GHz spectrum as seen in band_1 and
622 * A value of 0xff stored in the channel_map indicates that the channel
623 * is not supported by the hardware at all.
625 * A value of 0xfe in the channel_map indicates that the channel is not
626 * valid for Tx with the current hardware. This means that
627 * while the system can tune and receive on a given channel, it may not
628 * be able to associate or transmit any frames on that
629 * channel. There is no corresponding channel information for that
632 *********************************************************************/
635 const u8 il_eeprom_band_1[14] = {
636 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
640 static const u8 il_eeprom_band_2[] = { /* 4915-5080MHz */
641 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16
644 static const u8 il_eeprom_band_3[] = { /* 5170-5320MHz */
645 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
648 static const u8 il_eeprom_band_4[] = { /* 5500-5700MHz */
649 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
652 static const u8 il_eeprom_band_5[] = { /* 5725-5825MHz */
653 145, 149, 153, 157, 161, 165
656 static const u8 il_eeprom_band_6[] = { /* 2.4 ht40 channel */
660 static const u8 il_eeprom_band_7[] = { /* 5.2 ht40 channel */
661 36, 44, 52, 60, 100, 108, 116, 124, 132, 149, 157
664 /******************************************************************************
666 * EEPROM related functions
668 ******************************************************************************/
671 il_eeprom_verify_signature(struct il_priv *il)
673 u32 gp = _il_rd(il, CSR_EEPROM_GP) & CSR_EEPROM_GP_VALID_MSK;
676 D_EEPROM("EEPROM signature=0x%08x\n", gp);
678 case CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K:
679 case CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K:
682 IL_ERR("bad EEPROM signature," "EEPROM_GP=0x%08x\n", gp);
690 il_eeprom_query_addr(const struct il_priv *il, size_t offset)
692 BUG_ON(offset >= il->cfg->eeprom_size);
693 return &il->eeprom[offset];
695 EXPORT_SYMBOL(il_eeprom_query_addr);
698 il_eeprom_query16(const struct il_priv *il, size_t offset)
702 return (u16) il->eeprom[offset] | ((u16) il->eeprom[offset + 1] << 8);
704 EXPORT_SYMBOL(il_eeprom_query16);
707 * il_eeprom_init - read EEPROM contents
709 * Load the EEPROM contents from adapter into il->eeprom
711 * NOTE: This routine uses the non-debug IO access functions.
714 il_eeprom_init(struct il_priv *il)
717 u32 gp = _il_rd(il, CSR_EEPROM_GP);
722 /* allocate eeprom */
723 sz = il->cfg->eeprom_size;
724 D_EEPROM("NVM size = %d\n", sz);
725 il->eeprom = kzalloc(sz, GFP_KERNEL);
730 e = (__le16 *) il->eeprom;
732 il->ops->apm_init(il);
734 ret = il_eeprom_verify_signature(il);
736 IL_ERR("EEPROM not found, EEPROM_GP=0x%08x\n", gp);
741 /* Make sure driver (instead of uCode) is allowed to read EEPROM */
742 ret = il->ops->eeprom_acquire_semaphore(il);
744 IL_ERR("Failed to acquire EEPROM semaphore.\n");
749 /* eeprom is an array of 16bit values */
750 for (addr = 0; addr < sz; addr += sizeof(u16)) {
753 _il_wr(il, CSR_EEPROM_REG,
754 CSR_EEPROM_REG_MSK_ADDR & (addr << 1));
757 _il_poll_bit(il, CSR_EEPROM_REG,
758 CSR_EEPROM_REG_READ_VALID_MSK,
759 CSR_EEPROM_REG_READ_VALID_MSK,
760 IL_EEPROM_ACCESS_TIMEOUT);
762 IL_ERR("Time out reading EEPROM[%d]\n", addr);
765 r = _il_rd(il, CSR_EEPROM_REG);
766 e[addr / 2] = cpu_to_le16(r >> 16);
769 D_EEPROM("NVM Type: %s, version: 0x%x\n", "EEPROM",
770 il_eeprom_query16(il, EEPROM_VERSION));
774 il->ops->eeprom_release_semaphore(il);
779 /* Reset chip to save power until we load uCode during "up". */
784 EXPORT_SYMBOL(il_eeprom_init);
787 il_eeprom_free(struct il_priv *il)
792 EXPORT_SYMBOL(il_eeprom_free);
795 il_init_band_reference(const struct il_priv *il, int eep_band,
796 int *eeprom_ch_count,
797 const struct il_eeprom_channel **eeprom_ch_info,
798 const u8 **eeprom_ch_idx)
800 u32 offset = il->cfg->regulatory_bands[eep_band - 1];
803 case 1: /* 2.4GHz band */
804 *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_1);
806 (struct il_eeprom_channel *)il_eeprom_query_addr(il,
808 *eeprom_ch_idx = il_eeprom_band_1;
810 case 2: /* 4.9GHz band */
811 *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_2);
813 (struct il_eeprom_channel *)il_eeprom_query_addr(il,
815 *eeprom_ch_idx = il_eeprom_band_2;
817 case 3: /* 5.2GHz band */
818 *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_3);
820 (struct il_eeprom_channel *)il_eeprom_query_addr(il,
822 *eeprom_ch_idx = il_eeprom_band_3;
824 case 4: /* 5.5GHz band */
825 *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_4);
827 (struct il_eeprom_channel *)il_eeprom_query_addr(il,
829 *eeprom_ch_idx = il_eeprom_band_4;
831 case 5: /* 5.7GHz band */
832 *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_5);
834 (struct il_eeprom_channel *)il_eeprom_query_addr(il,
836 *eeprom_ch_idx = il_eeprom_band_5;
838 case 6: /* 2.4GHz ht40 channels */
839 *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_6);
841 (struct il_eeprom_channel *)il_eeprom_query_addr(il,
843 *eeprom_ch_idx = il_eeprom_band_6;
845 case 7: /* 5 GHz ht40 channels */
846 *eeprom_ch_count = ARRAY_SIZE(il_eeprom_band_7);
848 (struct il_eeprom_channel *)il_eeprom_query_addr(il,
850 *eeprom_ch_idx = il_eeprom_band_7;
857 #define CHECK_AND_PRINT(x) ((eeprom_ch->flags & EEPROM_CHANNEL_##x) \
860 * il_mod_ht40_chan_info - Copy ht40 channel info into driver's il.
862 * Does not set up a command, or touch hardware.
865 il_mod_ht40_chan_info(struct il_priv *il, enum ieee80211_band band, u16 channel,
866 const struct il_eeprom_channel *eeprom_ch,
867 u8 clear_ht40_extension_channel)
869 struct il_channel_info *ch_info;
872 (struct il_channel_info *)il_get_channel_info(il, band, channel);
874 if (!il_is_channel_valid(ch_info))
877 D_EEPROM("HT40 Ch. %d [%sGHz] %s%s%s%s%s(0x%02x %ddBm):"
878 " Ad-Hoc %ssupported\n", ch_info->channel,
879 il_is_channel_a_band(ch_info) ? "5.2" : "2.4",
880 CHECK_AND_PRINT(IBSS), CHECK_AND_PRINT(ACTIVE),
881 CHECK_AND_PRINT(RADAR), CHECK_AND_PRINT(WIDE),
882 CHECK_AND_PRINT(DFS), eeprom_ch->flags,
883 eeprom_ch->max_power_avg,
884 ((eeprom_ch->flags & EEPROM_CHANNEL_IBSS) &&
885 !(eeprom_ch->flags & EEPROM_CHANNEL_RADAR)) ? "" : "not ");
887 ch_info->ht40_eeprom = *eeprom_ch;
888 ch_info->ht40_max_power_avg = eeprom_ch->max_power_avg;
889 ch_info->ht40_flags = eeprom_ch->flags;
890 if (eeprom_ch->flags & EEPROM_CHANNEL_VALID)
891 ch_info->ht40_extension_channel &=
892 ~clear_ht40_extension_channel;
897 #define CHECK_AND_PRINT_I(x) ((eeprom_ch_info[ch].flags & EEPROM_CHANNEL_##x) \
901 * il_init_channel_map - Set up driver's info for all possible channels
904 il_init_channel_map(struct il_priv *il)
906 int eeprom_ch_count = 0;
907 const u8 *eeprom_ch_idx = NULL;
908 const struct il_eeprom_channel *eeprom_ch_info = NULL;
910 struct il_channel_info *ch_info;
912 if (il->channel_count) {
913 D_EEPROM("Channel map already initialized.\n");
917 D_EEPROM("Initializing regulatory info from EEPROM\n");
920 ARRAY_SIZE(il_eeprom_band_1) + ARRAY_SIZE(il_eeprom_band_2) +
921 ARRAY_SIZE(il_eeprom_band_3) + ARRAY_SIZE(il_eeprom_band_4) +
922 ARRAY_SIZE(il_eeprom_band_5);
924 D_EEPROM("Parsing data for %d channels.\n", il->channel_count);
927 kzalloc(sizeof(struct il_channel_info) * il->channel_count,
929 if (!il->channel_info) {
930 IL_ERR("Could not allocate channel_info\n");
931 il->channel_count = 0;
935 ch_info = il->channel_info;
937 /* Loop through the 5 EEPROM bands adding them in order to the
938 * channel map we maintain (that contains additional information than
939 * what just in the EEPROM) */
940 for (band = 1; band <= 5; band++) {
942 il_init_band_reference(il, band, &eeprom_ch_count,
943 &eeprom_ch_info, &eeprom_ch_idx);
945 /* Loop through each band adding each of the channels */
946 for (ch = 0; ch < eeprom_ch_count; ch++) {
947 ch_info->channel = eeprom_ch_idx[ch];
950 1) ? IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
952 /* permanently store EEPROM's channel regulatory flags
953 * and max power in channel info database. */
954 ch_info->eeprom = eeprom_ch_info[ch];
956 /* Copy the run-time flags so they are there even on
957 * invalid channels */
958 ch_info->flags = eeprom_ch_info[ch].flags;
959 /* First write that ht40 is not enabled, and then enable
961 ch_info->ht40_extension_channel =
962 IEEE80211_CHAN_NO_HT40;
964 if (!(il_is_channel_valid(ch_info))) {
965 D_EEPROM("Ch. %d Flags %x [%sGHz] - "
966 "No traffic\n", ch_info->channel,
968 il_is_channel_a_band(ch_info) ? "5.2" :
974 /* Initialize regulatory-based run-time data */
975 ch_info->max_power_avg = ch_info->curr_txpow =
976 eeprom_ch_info[ch].max_power_avg;
977 ch_info->scan_power = eeprom_ch_info[ch].max_power_avg;
978 ch_info->min_power = 0;
980 D_EEPROM("Ch. %d [%sGHz] " "%s%s%s%s%s%s(0x%02x %ddBm):"
981 " Ad-Hoc %ssupported\n", ch_info->channel,
982 il_is_channel_a_band(ch_info) ? "5.2" : "2.4",
983 CHECK_AND_PRINT_I(VALID),
984 CHECK_AND_PRINT_I(IBSS),
985 CHECK_AND_PRINT_I(ACTIVE),
986 CHECK_AND_PRINT_I(RADAR),
987 CHECK_AND_PRINT_I(WIDE),
988 CHECK_AND_PRINT_I(DFS),
989 eeprom_ch_info[ch].flags,
990 eeprom_ch_info[ch].max_power_avg,
991 ((eeprom_ch_info[ch].
992 flags & EEPROM_CHANNEL_IBSS) &&
993 !(eeprom_ch_info[ch].
994 flags & EEPROM_CHANNEL_RADAR)) ? "" :
1001 /* Check if we do have HT40 channels */
1002 if (il->cfg->regulatory_bands[5] == EEPROM_REGULATORY_BAND_NO_HT40 &&
1003 il->cfg->regulatory_bands[6] == EEPROM_REGULATORY_BAND_NO_HT40)
1006 /* Two additional EEPROM bands for 2.4 and 5 GHz HT40 channels */
1007 for (band = 6; band <= 7; band++) {
1008 enum ieee80211_band ieeeband;
1010 il_init_band_reference(il, band, &eeprom_ch_count,
1011 &eeprom_ch_info, &eeprom_ch_idx);
1013 /* EEPROM band 6 is 2.4, band 7 is 5 GHz */
1015 (band == 6) ? IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
1017 /* Loop through each band adding each of the channels */
1018 for (ch = 0; ch < eeprom_ch_count; ch++) {
1019 /* Set up driver's info for lower half */
1020 il_mod_ht40_chan_info(il, ieeeband, eeprom_ch_idx[ch],
1021 &eeprom_ch_info[ch],
1022 IEEE80211_CHAN_NO_HT40PLUS);
1024 /* Set up driver's info for upper half */
1025 il_mod_ht40_chan_info(il, ieeeband,
1026 eeprom_ch_idx[ch] + 4,
1027 &eeprom_ch_info[ch],
1028 IEEE80211_CHAN_NO_HT40MINUS);
1034 EXPORT_SYMBOL(il_init_channel_map);
1037 * il_free_channel_map - undo allocations in il_init_channel_map
1040 il_free_channel_map(struct il_priv *il)
1042 kfree(il->channel_info);
1043 il->channel_count = 0;
1045 EXPORT_SYMBOL(il_free_channel_map);
1048 * il_get_channel_info - Find driver's ilate channel info
1050 * Based on band and channel number.
1052 const struct il_channel_info *
1053 il_get_channel_info(const struct il_priv *il, enum ieee80211_band band,
1059 case IEEE80211_BAND_5GHZ:
1060 for (i = 14; i < il->channel_count; i++) {
1061 if (il->channel_info[i].channel == channel)
1062 return &il->channel_info[i];
1065 case IEEE80211_BAND_2GHZ:
1066 if (channel >= 1 && channel <= 14)
1067 return &il->channel_info[channel - 1];
1075 EXPORT_SYMBOL(il_get_channel_info);
1078 * Setting power level allows the card to go to sleep when not busy.
1080 * We calculate a sleep command based on the required latency, which
1081 * we get from mac80211.
1084 #define SLP_VEC(X0, X1, X2, X3, X4) { \
1093 il_build_powertable_cmd(struct il_priv *il, struct il_powertable_cmd *cmd)
1095 const __le32 interval[3][IL_POWER_VEC_SIZE] = {
1096 SLP_VEC(2, 2, 4, 6, 0xFF),
1097 SLP_VEC(2, 4, 7, 10, 10),
1098 SLP_VEC(4, 7, 10, 10, 0xFF)
1100 int i, dtim_period, no_dtim;
1104 memset(cmd, 0, sizeof(*cmd));
1106 if (il->power_data.pci_pm)
1107 cmd->flags |= IL_POWER_PCI_PM_MSK;
1109 /* if no Power Save, we are done */
1110 if (il->power_data.ps_disabled)
1113 cmd->flags = IL_POWER_DRIVER_ALLOW_SLEEP_MSK;
1114 cmd->keep_alive_seconds = 0;
1115 cmd->debug_flags = 0;
1116 cmd->rx_data_timeout = cpu_to_le32(25 * 1024);
1117 cmd->tx_data_timeout = cpu_to_le32(25 * 1024);
1118 cmd->keep_alive_beacons = 0;
1120 dtim_period = il->vif ? il->vif->bss_conf.dtim_period : 0;
1122 if (dtim_period <= 2) {
1123 memcpy(cmd->sleep_interval, interval[0], sizeof(interval[0]));
1125 } else if (dtim_period <= 10) {
1126 memcpy(cmd->sleep_interval, interval[1], sizeof(interval[1]));
1129 memcpy(cmd->sleep_interval, interval[2], sizeof(interval[2]));
1133 if (dtim_period == 0) {
1141 __le32 tmp = cmd->sleep_interval[IL_POWER_VEC_SIZE - 1];
1143 max_sleep = le32_to_cpu(tmp);
1144 if (max_sleep == 0xFF)
1145 max_sleep = dtim_period * (skip + 1);
1146 else if (max_sleep > dtim_period)
1147 max_sleep = (max_sleep / dtim_period) * dtim_period;
1148 cmd->flags |= IL_POWER_SLEEP_OVER_DTIM_MSK;
1150 max_sleep = dtim_period;
1151 cmd->flags &= ~IL_POWER_SLEEP_OVER_DTIM_MSK;
1154 for (i = 0; i < IL_POWER_VEC_SIZE; i++)
1155 if (le32_to_cpu(cmd->sleep_interval[i]) > max_sleep)
1156 cmd->sleep_interval[i] = cpu_to_le32(max_sleep);
1160 il_set_power(struct il_priv *il, struct il_powertable_cmd *cmd)
1162 D_POWER("Sending power/sleep command\n");
1163 D_POWER("Flags value = 0x%08X\n", cmd->flags);
1164 D_POWER("Tx timeout = %u\n", le32_to_cpu(cmd->tx_data_timeout));
1165 D_POWER("Rx timeout = %u\n", le32_to_cpu(cmd->rx_data_timeout));
1166 D_POWER("Sleep interval vector = { %d , %d , %d , %d , %d }\n",
1167 le32_to_cpu(cmd->sleep_interval[0]),
1168 le32_to_cpu(cmd->sleep_interval[1]),
1169 le32_to_cpu(cmd->sleep_interval[2]),
1170 le32_to_cpu(cmd->sleep_interval[3]),
1171 le32_to_cpu(cmd->sleep_interval[4]));
1173 return il_send_cmd_pdu(il, C_POWER_TBL,
1174 sizeof(struct il_powertable_cmd), cmd);
1178 il_power_set_mode(struct il_priv *il, struct il_powertable_cmd *cmd, bool force)
1183 lockdep_assert_held(&il->mutex);
1185 /* Don't update the RX chain when chain noise calibration is running */
1186 update_chains = il->chain_noise_data.state == IL_CHAIN_NOISE_DONE ||
1187 il->chain_noise_data.state == IL_CHAIN_NOISE_ALIVE;
1189 if (!memcmp(&il->power_data.sleep_cmd, cmd, sizeof(*cmd)) && !force)
1192 if (!il_is_ready_rf(il))
1195 /* scan complete use sleep_power_next, need to be updated */
1196 memcpy(&il->power_data.sleep_cmd_next, cmd, sizeof(*cmd));
1197 if (test_bit(S_SCANNING, &il->status) && !force) {
1198 D_INFO("Defer power set mode while scanning\n");
1202 if (cmd->flags & IL_POWER_DRIVER_ALLOW_SLEEP_MSK)
1203 set_bit(S_POWER_PMI, &il->status);
1205 ret = il_set_power(il, cmd);
1207 if (!(cmd->flags & IL_POWER_DRIVER_ALLOW_SLEEP_MSK))
1208 clear_bit(S_POWER_PMI, &il->status);
1210 if (il->ops->update_chain_flags && update_chains)
1211 il->ops->update_chain_flags(il);
1212 else if (il->ops->update_chain_flags)
1213 D_POWER("Cannot update the power, chain noise "
1214 "calibration running: %d\n",
1215 il->chain_noise_data.state);
1217 memcpy(&il->power_data.sleep_cmd, cmd, sizeof(*cmd));
1219 IL_ERR("set power fail, ret = %d", ret);
1225 il_power_update_mode(struct il_priv *il, bool force)
1227 struct il_powertable_cmd cmd;
1229 il_build_powertable_cmd(il, &cmd);
1231 return il_power_set_mode(il, &cmd, force);
1233 EXPORT_SYMBOL(il_power_update_mode);
1235 /* initialize to default */
1237 il_power_initialize(struct il_priv *il)
1241 pcie_capability_read_word(il->pci_dev, PCI_EXP_LNKCTL, &lctl);
1242 il->power_data.pci_pm = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
1244 il->power_data.debug_sleep_level_override = -1;
1246 memset(&il->power_data.sleep_cmd, 0, sizeof(il->power_data.sleep_cmd));
1248 EXPORT_SYMBOL(il_power_initialize);
1250 /* For active scan, listen ACTIVE_DWELL_TIME (msec) on each channel after
1251 * sending probe req. This should be set long enough to hear probe responses
1252 * from more than one AP. */
1253 #define IL_ACTIVE_DWELL_TIME_24 (30) /* all times in msec */
1254 #define IL_ACTIVE_DWELL_TIME_52 (20)
1256 #define IL_ACTIVE_DWELL_FACTOR_24GHZ (3)
1257 #define IL_ACTIVE_DWELL_FACTOR_52GHZ (2)
1259 /* For passive scan, listen PASSIVE_DWELL_TIME (msec) on each channel.
1260 * Must be set longer than active dwell time.
1261 * For the most reliable scan, set > AP beacon interval (typically 100msec). */
1262 #define IL_PASSIVE_DWELL_TIME_24 (20) /* all times in msec */
1263 #define IL_PASSIVE_DWELL_TIME_52 (10)
1264 #define IL_PASSIVE_DWELL_BASE (100)
1265 #define IL_CHANNEL_TUNE_TIME 5
1268 il_send_scan_abort(struct il_priv *il)
1271 struct il_rx_pkt *pkt;
1272 struct il_host_cmd cmd = {
1274 .flags = CMD_WANT_SKB,
1277 /* Exit instantly with error when device is not ready
1278 * to receive scan abort command or it does not perform
1279 * hardware scan currently */
1280 if (!test_bit(S_READY, &il->status) ||
1281 !test_bit(S_GEO_CONFIGURED, &il->status) ||
1282 !test_bit(S_SCAN_HW, &il->status) ||
1283 test_bit(S_FW_ERROR, &il->status) ||
1284 test_bit(S_EXIT_PENDING, &il->status))
1287 ret = il_send_cmd_sync(il, &cmd);
1291 pkt = (struct il_rx_pkt *)cmd.reply_page;
1292 if (pkt->u.status != CAN_ABORT_STATUS) {
1293 /* The scan abort will return 1 for success or
1294 * 2 for "failure". A failure condition can be
1295 * due to simply not being in an active scan which
1296 * can occur if we send the scan abort before we
1297 * the microcode has notified us that a scan is
1299 D_SCAN("SCAN_ABORT ret %d.\n", pkt->u.status);
1303 il_free_pages(il, cmd.reply_page);
1308 il_complete_scan(struct il_priv *il, bool aborted)
1310 /* check if scan was requested from mac80211 */
1311 if (il->scan_request) {
1312 D_SCAN("Complete scan in mac80211\n");
1313 ieee80211_scan_completed(il->hw, aborted);
1316 il->scan_vif = NULL;
1317 il->scan_request = NULL;
1321 il_force_scan_end(struct il_priv *il)
1323 lockdep_assert_held(&il->mutex);
1325 if (!test_bit(S_SCANNING, &il->status)) {
1326 D_SCAN("Forcing scan end while not scanning\n");
1330 D_SCAN("Forcing scan end\n");
1331 clear_bit(S_SCANNING, &il->status);
1332 clear_bit(S_SCAN_HW, &il->status);
1333 clear_bit(S_SCAN_ABORTING, &il->status);
1334 il_complete_scan(il, true);
1338 il_do_scan_abort(struct il_priv *il)
1342 lockdep_assert_held(&il->mutex);
1344 if (!test_bit(S_SCANNING, &il->status)) {
1345 D_SCAN("Not performing scan to abort\n");
1349 if (test_and_set_bit(S_SCAN_ABORTING, &il->status)) {
1350 D_SCAN("Scan abort in progress\n");
1354 ret = il_send_scan_abort(il);
1356 D_SCAN("Send scan abort failed %d\n", ret);
1357 il_force_scan_end(il);
1359 D_SCAN("Successfully send scan abort\n");
1363 * il_scan_cancel - Cancel any currently executing HW scan
1366 il_scan_cancel(struct il_priv *il)
1368 D_SCAN("Queuing abort scan\n");
1369 queue_work(il->workqueue, &il->abort_scan);
1372 EXPORT_SYMBOL(il_scan_cancel);
1375 * il_scan_cancel_timeout - Cancel any currently executing HW scan
1376 * @ms: amount of time to wait (in milliseconds) for scan to abort
1380 il_scan_cancel_timeout(struct il_priv *il, unsigned long ms)
1382 unsigned long timeout = jiffies + msecs_to_jiffies(ms);
1384 lockdep_assert_held(&il->mutex);
1386 D_SCAN("Scan cancel timeout\n");
1388 il_do_scan_abort(il);
1390 while (time_before_eq(jiffies, timeout)) {
1391 if (!test_bit(S_SCAN_HW, &il->status))
1396 return test_bit(S_SCAN_HW, &il->status);
1398 EXPORT_SYMBOL(il_scan_cancel_timeout);
1400 /* Service response to C_SCAN (0x80) */
1402 il_hdl_scan(struct il_priv *il, struct il_rx_buf *rxb)
1404 #ifdef CONFIG_IWLEGACY_DEBUG
1405 struct il_rx_pkt *pkt = rxb_addr(rxb);
1406 struct il_scanreq_notification *notif =
1407 (struct il_scanreq_notification *)pkt->u.raw;
1409 D_SCAN("Scan request status = 0x%x\n", notif->status);
1413 /* Service N_SCAN_START (0x82) */
1415 il_hdl_scan_start(struct il_priv *il, struct il_rx_buf *rxb)
1417 struct il_rx_pkt *pkt = rxb_addr(rxb);
1418 struct il_scanstart_notification *notif =
1419 (struct il_scanstart_notification *)pkt->u.raw;
1420 il->scan_start_tsf = le32_to_cpu(notif->tsf_low);
1421 D_SCAN("Scan start: " "%d [802.11%s] "
1422 "(TSF: 0x%08X:%08X) - %d (beacon timer %u)\n", notif->channel,
1423 notif->band ? "bg" : "a", le32_to_cpu(notif->tsf_high),
1424 le32_to_cpu(notif->tsf_low), notif->status, notif->beacon_timer);
1427 /* Service N_SCAN_RESULTS (0x83) */
1429 il_hdl_scan_results(struct il_priv *il, struct il_rx_buf *rxb)
1431 #ifdef CONFIG_IWLEGACY_DEBUG
1432 struct il_rx_pkt *pkt = rxb_addr(rxb);
1433 struct il_scanresults_notification *notif =
1434 (struct il_scanresults_notification *)pkt->u.raw;
1436 D_SCAN("Scan ch.res: " "%d [802.11%s] " "(TSF: 0x%08X:%08X) - %d "
1437 "elapsed=%lu usec\n", notif->channel, notif->band ? "bg" : "a",
1438 le32_to_cpu(notif->tsf_high), le32_to_cpu(notif->tsf_low),
1439 le32_to_cpu(notif->stats[0]),
1440 le32_to_cpu(notif->tsf_low) - il->scan_start_tsf);
1444 /* Service N_SCAN_COMPLETE (0x84) */
1446 il_hdl_scan_complete(struct il_priv *il, struct il_rx_buf *rxb)
1449 #ifdef CONFIG_IWLEGACY_DEBUG
1450 struct il_rx_pkt *pkt = rxb_addr(rxb);
1451 struct il_scancomplete_notification *scan_notif = (void *)pkt->u.raw;
1454 D_SCAN("Scan complete: %d channels (TSF 0x%08X:%08X) - %d\n",
1455 scan_notif->scanned_channels, scan_notif->tsf_low,
1456 scan_notif->tsf_high, scan_notif->status);
1458 /* The HW is no longer scanning */
1459 clear_bit(S_SCAN_HW, &il->status);
1461 D_SCAN("Scan on %sGHz took %dms\n",
1462 (il->scan_band == IEEE80211_BAND_2GHZ) ? "2.4" : "5.2",
1463 jiffies_to_msecs(jiffies - il->scan_start));
1465 queue_work(il->workqueue, &il->scan_completed);
1469 il_setup_rx_scan_handlers(struct il_priv *il)
1472 il->handlers[C_SCAN] = il_hdl_scan;
1473 il->handlers[N_SCAN_START] = il_hdl_scan_start;
1474 il->handlers[N_SCAN_RESULTS] = il_hdl_scan_results;
1475 il->handlers[N_SCAN_COMPLETE] = il_hdl_scan_complete;
1477 EXPORT_SYMBOL(il_setup_rx_scan_handlers);
1480 il_get_active_dwell_time(struct il_priv *il, enum ieee80211_band band,
1483 if (band == IEEE80211_BAND_5GHZ)
1484 return IL_ACTIVE_DWELL_TIME_52 +
1485 IL_ACTIVE_DWELL_FACTOR_52GHZ * (n_probes + 1);
1487 return IL_ACTIVE_DWELL_TIME_24 +
1488 IL_ACTIVE_DWELL_FACTOR_24GHZ * (n_probes + 1);
1490 EXPORT_SYMBOL(il_get_active_dwell_time);
1493 il_get_passive_dwell_time(struct il_priv *il, enum ieee80211_band band,
1494 struct ieee80211_vif *vif)
1500 IEEE80211_BAND_2GHZ) ? IL_PASSIVE_DWELL_BASE +
1501 IL_PASSIVE_DWELL_TIME_24 : IL_PASSIVE_DWELL_BASE +
1502 IL_PASSIVE_DWELL_TIME_52;
1504 if (il_is_any_associated(il)) {
1506 * If we're associated, we clamp the maximum passive
1507 * dwell time to be 98% of the smallest beacon interval
1508 * (minus 2 * channel tune time)
1510 value = il->vif ? il->vif->bss_conf.beacon_int : 0;
1511 if (value > IL_PASSIVE_DWELL_BASE || !value)
1512 value = IL_PASSIVE_DWELL_BASE;
1513 value = (value * 98) / 100 - IL_CHANNEL_TUNE_TIME * 2;
1514 passive = min(value, passive);
1519 EXPORT_SYMBOL(il_get_passive_dwell_time);
1522 il_init_scan_params(struct il_priv *il)
1524 u8 ant_idx = fls(il->hw_params.valid_tx_ant) - 1;
1525 if (!il->scan_tx_ant[IEEE80211_BAND_5GHZ])
1526 il->scan_tx_ant[IEEE80211_BAND_5GHZ] = ant_idx;
1527 if (!il->scan_tx_ant[IEEE80211_BAND_2GHZ])
1528 il->scan_tx_ant[IEEE80211_BAND_2GHZ] = ant_idx;
1530 EXPORT_SYMBOL(il_init_scan_params);
1533 il_scan_initiate(struct il_priv *il, struct ieee80211_vif *vif)
1537 lockdep_assert_held(&il->mutex);
1539 cancel_delayed_work(&il->scan_check);
1541 if (!il_is_ready_rf(il)) {
1542 IL_WARN("Request scan called when driver not ready.\n");
1546 if (test_bit(S_SCAN_HW, &il->status)) {
1547 D_SCAN("Multiple concurrent scan requests in parallel.\n");
1551 if (test_bit(S_SCAN_ABORTING, &il->status)) {
1552 D_SCAN("Scan request while abort pending.\n");
1556 D_SCAN("Starting scan...\n");
1558 set_bit(S_SCANNING, &il->status);
1559 il->scan_start = jiffies;
1561 ret = il->ops->request_scan(il, vif);
1563 clear_bit(S_SCANNING, &il->status);
1567 queue_delayed_work(il->workqueue, &il->scan_check,
1568 IL_SCAN_CHECK_WATCHDOG);
1574 il_mac_hw_scan(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
1575 struct cfg80211_scan_request *req)
1577 struct il_priv *il = hw->priv;
1580 if (req->n_channels == 0) {
1581 IL_ERR("Can not scan on no channels.\n");
1585 mutex_lock(&il->mutex);
1586 D_MAC80211("enter\n");
1588 if (test_bit(S_SCANNING, &il->status)) {
1589 D_SCAN("Scan already in progress.\n");
1594 /* mac80211 will only ask for one band at a time */
1595 il->scan_request = req;
1597 il->scan_band = req->channels[0]->band;
1599 ret = il_scan_initiate(il, vif);
1602 D_MAC80211("leave ret %d\n", ret);
1603 mutex_unlock(&il->mutex);
1607 EXPORT_SYMBOL(il_mac_hw_scan);
1610 il_bg_scan_check(struct work_struct *data)
1612 struct il_priv *il =
1613 container_of(data, struct il_priv, scan_check.work);
1615 D_SCAN("Scan check work\n");
1617 /* Since we are here firmware does not finish scan and
1618 * most likely is in bad shape, so we don't bother to
1619 * send abort command, just force scan complete to mac80211 */
1620 mutex_lock(&il->mutex);
1621 il_force_scan_end(il);
1622 mutex_unlock(&il->mutex);
1626 * il_fill_probe_req - fill in all required fields and IE for probe request
1630 il_fill_probe_req(struct il_priv *il, struct ieee80211_mgmt *frame,
1631 const u8 *ta, const u8 *ies, int ie_len, int left)
1636 /* Make sure there is enough space for the probe request,
1637 * two mandatory IEs and the data */
1642 frame->frame_control = cpu_to_le16(IEEE80211_STYPE_PROBE_REQ);
1643 eth_broadcast_addr(frame->da);
1644 memcpy(frame->sa, ta, ETH_ALEN);
1645 eth_broadcast_addr(frame->bssid);
1646 frame->seq_ctrl = 0;
1651 pos = &frame->u.probe_req.variable[0];
1653 /* fill in our indirect SSID IE */
1657 *pos++ = WLAN_EID_SSID;
1662 if (WARN_ON(left < ie_len))
1665 if (ies && ie_len) {
1666 memcpy(pos, ies, ie_len);
1672 EXPORT_SYMBOL(il_fill_probe_req);
1675 il_bg_abort_scan(struct work_struct *work)
1677 struct il_priv *il = container_of(work, struct il_priv, abort_scan);
1679 D_SCAN("Abort scan work\n");
1681 /* We keep scan_check work queued in case when firmware will not
1682 * report back scan completed notification */
1683 mutex_lock(&il->mutex);
1684 il_scan_cancel_timeout(il, 200);
1685 mutex_unlock(&il->mutex);
1689 il_bg_scan_completed(struct work_struct *work)
1691 struct il_priv *il = container_of(work, struct il_priv, scan_completed);
1694 D_SCAN("Completed scan.\n");
1696 cancel_delayed_work(&il->scan_check);
1698 mutex_lock(&il->mutex);
1700 aborted = test_and_clear_bit(S_SCAN_ABORTING, &il->status);
1702 D_SCAN("Aborted scan completed.\n");
1704 if (!test_and_clear_bit(S_SCANNING, &il->status)) {
1705 D_SCAN("Scan already completed.\n");
1709 il_complete_scan(il, aborted);
1712 /* Can we still talk to firmware ? */
1713 if (!il_is_ready_rf(il))
1717 * We do not commit power settings while scan is pending,
1718 * do it now if the settings changed.
1720 il_power_set_mode(il, &il->power_data.sleep_cmd_next, false);
1721 il_set_tx_power(il, il->tx_power_next, false);
1723 il->ops->post_scan(il);
1726 mutex_unlock(&il->mutex);
1730 il_setup_scan_deferred_work(struct il_priv *il)
1732 INIT_WORK(&il->scan_completed, il_bg_scan_completed);
1733 INIT_WORK(&il->abort_scan, il_bg_abort_scan);
1734 INIT_DELAYED_WORK(&il->scan_check, il_bg_scan_check);
1736 EXPORT_SYMBOL(il_setup_scan_deferred_work);
1739 il_cancel_scan_deferred_work(struct il_priv *il)
1741 cancel_work_sync(&il->abort_scan);
1742 cancel_work_sync(&il->scan_completed);
1744 if (cancel_delayed_work_sync(&il->scan_check)) {
1745 mutex_lock(&il->mutex);
1746 il_force_scan_end(il);
1747 mutex_unlock(&il->mutex);
1750 EXPORT_SYMBOL(il_cancel_scan_deferred_work);
1752 /* il->sta_lock must be held */
1754 il_sta_ucode_activate(struct il_priv *il, u8 sta_id)
1757 if (!(il->stations[sta_id].used & IL_STA_DRIVER_ACTIVE))
1758 IL_ERR("ACTIVATE a non DRIVER active station id %u addr %pM\n",
1759 sta_id, il->stations[sta_id].sta.sta.addr);
1761 if (il->stations[sta_id].used & IL_STA_UCODE_ACTIVE) {
1762 D_ASSOC("STA id %u addr %pM already present"
1763 " in uCode (according to driver)\n", sta_id,
1764 il->stations[sta_id].sta.sta.addr);
1766 il->stations[sta_id].used |= IL_STA_UCODE_ACTIVE;
1767 D_ASSOC("Added STA id %u addr %pM to uCode\n", sta_id,
1768 il->stations[sta_id].sta.sta.addr);
1773 il_process_add_sta_resp(struct il_priv *il, struct il_addsta_cmd *addsta,
1774 struct il_rx_pkt *pkt, bool sync)
1776 u8 sta_id = addsta->sta.sta_id;
1777 unsigned long flags;
1780 if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
1781 IL_ERR("Bad return from C_ADD_STA (0x%08X)\n", pkt->hdr.flags);
1785 D_INFO("Processing response for adding station %u\n", sta_id);
1787 spin_lock_irqsave(&il->sta_lock, flags);
1789 switch (pkt->u.add_sta.status) {
1790 case ADD_STA_SUCCESS_MSK:
1791 D_INFO("C_ADD_STA PASSED\n");
1792 il_sta_ucode_activate(il, sta_id);
1795 case ADD_STA_NO_ROOM_IN_TBL:
1796 IL_ERR("Adding station %d failed, no room in table.\n", sta_id);
1798 case ADD_STA_NO_BLOCK_ACK_RESOURCE:
1799 IL_ERR("Adding station %d failed, no block ack resource.\n",
1802 case ADD_STA_MODIFY_NON_EXIST_STA:
1803 IL_ERR("Attempting to modify non-existing station %d\n",
1807 D_ASSOC("Received C_ADD_STA:(0x%08X)\n", pkt->u.add_sta.status);
1811 D_INFO("%s station id %u addr %pM\n",
1812 il->stations[sta_id].sta.mode ==
1813 STA_CONTROL_MODIFY_MSK ? "Modified" : "Added", sta_id,
1814 il->stations[sta_id].sta.sta.addr);
1817 * XXX: The MAC address in the command buffer is often changed from
1818 * the original sent to the device. That is, the MAC address
1819 * written to the command buffer often is not the same MAC address
1820 * read from the command buffer when the command returns. This
1821 * issue has not yet been resolved and this debugging is left to
1822 * observe the problem.
1824 D_INFO("%s station according to cmd buffer %pM\n",
1825 il->stations[sta_id].sta.mode ==
1826 STA_CONTROL_MODIFY_MSK ? "Modified" : "Added", addsta->sta.addr);
1827 spin_unlock_irqrestore(&il->sta_lock, flags);
1833 il_add_sta_callback(struct il_priv *il, struct il_device_cmd *cmd,
1834 struct il_rx_pkt *pkt)
1836 struct il_addsta_cmd *addsta = (struct il_addsta_cmd *)cmd->cmd.payload;
1838 il_process_add_sta_resp(il, addsta, pkt, false);
1843 il_send_add_sta(struct il_priv *il, struct il_addsta_cmd *sta, u8 flags)
1845 struct il_rx_pkt *pkt = NULL;
1847 u8 data[sizeof(*sta)];
1848 struct il_host_cmd cmd = {
1853 u8 sta_id __maybe_unused = sta->sta.sta_id;
1855 D_INFO("Adding sta %u (%pM) %ssynchronously\n", sta_id, sta->sta.addr,
1856 flags & CMD_ASYNC ? "a" : "");
1858 if (flags & CMD_ASYNC)
1859 cmd.callback = il_add_sta_callback;
1861 cmd.flags |= CMD_WANT_SKB;
1865 cmd.len = il->ops->build_addsta_hcmd(sta, data);
1866 ret = il_send_cmd(il, &cmd);
1868 if (ret || (flags & CMD_ASYNC))
1872 pkt = (struct il_rx_pkt *)cmd.reply_page;
1873 ret = il_process_add_sta_resp(il, sta, pkt, true);
1875 il_free_pages(il, cmd.reply_page);
1879 EXPORT_SYMBOL(il_send_add_sta);
1882 il_set_ht_add_station(struct il_priv *il, u8 idx, struct ieee80211_sta *sta)
1884 struct ieee80211_sta_ht_cap *sta_ht_inf = &sta->ht_cap;
1887 if (!sta || !sta_ht_inf->ht_supported)
1890 D_ASSOC("spatial multiplexing power save mode: %s\n",
1891 (sta->smps_mode == IEEE80211_SMPS_STATIC) ? "static" :
1892 (sta->smps_mode == IEEE80211_SMPS_DYNAMIC) ? "dynamic" :
1895 sta_flags = il->stations[idx].sta.station_flags;
1897 sta_flags &= ~(STA_FLG_RTS_MIMO_PROT_MSK | STA_FLG_MIMO_DIS_MSK);
1899 switch (sta->smps_mode) {
1900 case IEEE80211_SMPS_STATIC:
1901 sta_flags |= STA_FLG_MIMO_DIS_MSK;
1903 case IEEE80211_SMPS_DYNAMIC:
1904 sta_flags |= STA_FLG_RTS_MIMO_PROT_MSK;
1906 case IEEE80211_SMPS_OFF:
1909 IL_WARN("Invalid MIMO PS mode %d\n", sta->smps_mode);
1914 cpu_to_le32((u32) sta_ht_inf->
1915 ampdu_factor << STA_FLG_MAX_AGG_SIZE_POS);
1918 cpu_to_le32((u32) sta_ht_inf->
1919 ampdu_density << STA_FLG_AGG_MPDU_DENSITY_POS);
1921 if (il_is_ht40_tx_allowed(il, &sta->ht_cap))
1922 sta_flags |= STA_FLG_HT40_EN_MSK;
1924 sta_flags &= ~STA_FLG_HT40_EN_MSK;
1926 il->stations[idx].sta.station_flags = sta_flags;
1932 * il_prep_station - Prepare station information for addition
1934 * should be called with sta_lock held
1937 il_prep_station(struct il_priv *il, const u8 *addr, bool is_ap,
1938 struct ieee80211_sta *sta)
1940 struct il_station_entry *station;
1942 u8 sta_id = IL_INVALID_STATION;
1947 else if (is_broadcast_ether_addr(addr))
1948 sta_id = il->hw_params.bcast_id;
1950 for (i = IL_STA_ID; i < il->hw_params.max_stations; i++) {
1951 if (ether_addr_equal(il->stations[i].sta.sta.addr,
1957 if (!il->stations[i].used &&
1958 sta_id == IL_INVALID_STATION)
1963 * These two conditions have the same outcome, but keep them
1966 if (unlikely(sta_id == IL_INVALID_STATION))
1970 * uCode is not able to deal with multiple requests to add a
1971 * station. Keep track if one is in progress so that we do not send
1974 if (il->stations[sta_id].used & IL_STA_UCODE_INPROGRESS) {
1975 D_INFO("STA %d already in process of being added.\n", sta_id);
1979 if ((il->stations[sta_id].used & IL_STA_DRIVER_ACTIVE) &&
1980 (il->stations[sta_id].used & IL_STA_UCODE_ACTIVE) &&
1981 ether_addr_equal(il->stations[sta_id].sta.sta.addr, addr)) {
1982 D_ASSOC("STA %d (%pM) already added, not adding again.\n",
1987 station = &il->stations[sta_id];
1988 station->used = IL_STA_DRIVER_ACTIVE;
1989 D_ASSOC("Add STA to driver ID %d: %pM\n", sta_id, addr);
1992 /* Set up the C_ADD_STA command to send to device */
1993 memset(&station->sta, 0, sizeof(struct il_addsta_cmd));
1994 memcpy(station->sta.sta.addr, addr, ETH_ALEN);
1995 station->sta.mode = 0;
1996 station->sta.sta.sta_id = sta_id;
1997 station->sta.station_flags = 0;
2000 * OK to call unconditionally, since local stations (IBSS BSSID
2001 * STA and broadcast STA) pass in a NULL sta, and mac80211
2002 * doesn't allow HT IBSS.
2004 il_set_ht_add_station(il, sta_id, sta);
2007 rate = (il->band == IEEE80211_BAND_5GHZ) ? RATE_6M_PLCP : RATE_1M_PLCP;
2008 /* Turn on both antennas for the station... */
2009 station->sta.rate_n_flags = cpu_to_le16(rate | RATE_MCS_ANT_AB_MSK);
2014 EXPORT_SYMBOL_GPL(il_prep_station);
2016 #define STA_WAIT_TIMEOUT (HZ/2)
2019 * il_add_station_common -
2022 il_add_station_common(struct il_priv *il, const u8 *addr, bool is_ap,
2023 struct ieee80211_sta *sta, u8 *sta_id_r)
2025 unsigned long flags_spin;
2028 struct il_addsta_cmd sta_cmd;
2031 spin_lock_irqsave(&il->sta_lock, flags_spin);
2032 sta_id = il_prep_station(il, addr, is_ap, sta);
2033 if (sta_id == IL_INVALID_STATION) {
2034 IL_ERR("Unable to prepare station %pM for addition\n", addr);
2035 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2040 * uCode is not able to deal with multiple requests to add a
2041 * station. Keep track if one is in progress so that we do not send
2044 if (il->stations[sta_id].used & IL_STA_UCODE_INPROGRESS) {
2045 D_INFO("STA %d already in process of being added.\n", sta_id);
2046 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2050 if ((il->stations[sta_id].used & IL_STA_DRIVER_ACTIVE) &&
2051 (il->stations[sta_id].used & IL_STA_UCODE_ACTIVE)) {
2052 D_ASSOC("STA %d (%pM) already added, not adding again.\n",
2054 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2058 il->stations[sta_id].used |= IL_STA_UCODE_INPROGRESS;
2059 memcpy(&sta_cmd, &il->stations[sta_id].sta,
2060 sizeof(struct il_addsta_cmd));
2061 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2063 /* Add station to device's station table */
2064 ret = il_send_add_sta(il, &sta_cmd, CMD_SYNC);
2066 spin_lock_irqsave(&il->sta_lock, flags_spin);
2067 IL_ERR("Adding station %pM failed.\n",
2068 il->stations[sta_id].sta.sta.addr);
2069 il->stations[sta_id].used &= ~IL_STA_DRIVER_ACTIVE;
2070 il->stations[sta_id].used &= ~IL_STA_UCODE_INPROGRESS;
2071 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2076 EXPORT_SYMBOL(il_add_station_common);
2079 * il_sta_ucode_deactivate - deactivate ucode status for a station
2081 * il->sta_lock must be held
2084 il_sta_ucode_deactivate(struct il_priv *il, u8 sta_id)
2086 /* Ucode must be active and driver must be non active */
2087 if ((il->stations[sta_id].
2088 used & (IL_STA_UCODE_ACTIVE | IL_STA_DRIVER_ACTIVE)) !=
2089 IL_STA_UCODE_ACTIVE)
2090 IL_ERR("removed non active STA %u\n", sta_id);
2092 il->stations[sta_id].used &= ~IL_STA_UCODE_ACTIVE;
2094 memset(&il->stations[sta_id], 0, sizeof(struct il_station_entry));
2095 D_ASSOC("Removed STA %u\n", sta_id);
2099 il_send_remove_station(struct il_priv *il, const u8 * addr, int sta_id,
2102 struct il_rx_pkt *pkt;
2105 unsigned long flags_spin;
2106 struct il_rem_sta_cmd rm_sta_cmd;
2108 struct il_host_cmd cmd = {
2110 .len = sizeof(struct il_rem_sta_cmd),
2112 .data = &rm_sta_cmd,
2115 memset(&rm_sta_cmd, 0, sizeof(rm_sta_cmd));
2116 rm_sta_cmd.num_sta = 1;
2117 memcpy(&rm_sta_cmd.addr, addr, ETH_ALEN);
2119 cmd.flags |= CMD_WANT_SKB;
2121 ret = il_send_cmd(il, &cmd);
2126 pkt = (struct il_rx_pkt *)cmd.reply_page;
2127 if (pkt->hdr.flags & IL_CMD_FAILED_MSK) {
2128 IL_ERR("Bad return from C_REM_STA (0x%08X)\n", pkt->hdr.flags);
2133 switch (pkt->u.rem_sta.status) {
2134 case REM_STA_SUCCESS_MSK:
2136 spin_lock_irqsave(&il->sta_lock, flags_spin);
2137 il_sta_ucode_deactivate(il, sta_id);
2138 spin_unlock_irqrestore(&il->sta_lock,
2141 D_ASSOC("C_REM_STA PASSED\n");
2145 IL_ERR("C_REM_STA failed\n");
2149 il_free_pages(il, cmd.reply_page);
2155 * il_remove_station - Remove driver's knowledge of station.
2158 il_remove_station(struct il_priv *il, const u8 sta_id, const u8 * addr)
2160 unsigned long flags;
2162 if (!il_is_ready(il)) {
2163 D_INFO("Unable to remove station %pM, device not ready.\n",
2166 * It is typical for stations to be removed when we are
2167 * going down. Return success since device will be down
2173 D_ASSOC("Removing STA from driver:%d %pM\n", sta_id, addr);
2175 if (WARN_ON(sta_id == IL_INVALID_STATION))
2178 spin_lock_irqsave(&il->sta_lock, flags);
2180 if (!(il->stations[sta_id].used & IL_STA_DRIVER_ACTIVE)) {
2181 D_INFO("Removing %pM but non DRIVER active\n", addr);
2185 if (!(il->stations[sta_id].used & IL_STA_UCODE_ACTIVE)) {
2186 D_INFO("Removing %pM but non UCODE active\n", addr);
2190 if (il->stations[sta_id].used & IL_STA_LOCAL) {
2191 kfree(il->stations[sta_id].lq);
2192 il->stations[sta_id].lq = NULL;
2195 il->stations[sta_id].used &= ~IL_STA_DRIVER_ACTIVE;
2199 BUG_ON(il->num_stations < 0);
2201 spin_unlock_irqrestore(&il->sta_lock, flags);
2203 return il_send_remove_station(il, addr, sta_id, false);
2205 spin_unlock_irqrestore(&il->sta_lock, flags);
2208 EXPORT_SYMBOL_GPL(il_remove_station);
2211 * il_clear_ucode_stations - clear ucode station table bits
2213 * This function clears all the bits in the driver indicating
2214 * which stations are active in the ucode. Call when something
2215 * other than explicit station management would cause this in
2216 * the ucode, e.g. unassociated RXON.
2219 il_clear_ucode_stations(struct il_priv *il)
2222 unsigned long flags_spin;
2223 bool cleared = false;
2225 D_INFO("Clearing ucode stations in driver\n");
2227 spin_lock_irqsave(&il->sta_lock, flags_spin);
2228 for (i = 0; i < il->hw_params.max_stations; i++) {
2229 if (il->stations[i].used & IL_STA_UCODE_ACTIVE) {
2230 D_INFO("Clearing ucode active for station %d\n", i);
2231 il->stations[i].used &= ~IL_STA_UCODE_ACTIVE;
2235 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2238 D_INFO("No active stations found to be cleared\n");
2240 EXPORT_SYMBOL(il_clear_ucode_stations);
2243 * il_restore_stations() - Restore driver known stations to device
2245 * All stations considered active by driver, but not present in ucode, is
2251 il_restore_stations(struct il_priv *il)
2253 struct il_addsta_cmd sta_cmd;
2254 struct il_link_quality_cmd lq;
2255 unsigned long flags_spin;
2261 if (!il_is_ready(il)) {
2262 D_INFO("Not ready yet, not restoring any stations.\n");
2266 D_ASSOC("Restoring all known stations ... start.\n");
2267 spin_lock_irqsave(&il->sta_lock, flags_spin);
2268 for (i = 0; i < il->hw_params.max_stations; i++) {
2269 if ((il->stations[i].used & IL_STA_DRIVER_ACTIVE) &&
2270 !(il->stations[i].used & IL_STA_UCODE_ACTIVE)) {
2271 D_ASSOC("Restoring sta %pM\n",
2272 il->stations[i].sta.sta.addr);
2273 il->stations[i].sta.mode = 0;
2274 il->stations[i].used |= IL_STA_UCODE_INPROGRESS;
2279 for (i = 0; i < il->hw_params.max_stations; i++) {
2280 if ((il->stations[i].used & IL_STA_UCODE_INPROGRESS)) {
2281 memcpy(&sta_cmd, &il->stations[i].sta,
2282 sizeof(struct il_addsta_cmd));
2284 if (il->stations[i].lq) {
2285 memcpy(&lq, il->stations[i].lq,
2286 sizeof(struct il_link_quality_cmd));
2289 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2290 ret = il_send_add_sta(il, &sta_cmd, CMD_SYNC);
2292 spin_lock_irqsave(&il->sta_lock, flags_spin);
2293 IL_ERR("Adding station %pM failed.\n",
2294 il->stations[i].sta.sta.addr);
2295 il->stations[i].used &= ~IL_STA_DRIVER_ACTIVE;
2296 il->stations[i].used &=
2297 ~IL_STA_UCODE_INPROGRESS;
2298 spin_unlock_irqrestore(&il->sta_lock,
2302 * Rate scaling has already been initialized, send
2303 * current LQ command
2306 il_send_lq_cmd(il, &lq, CMD_SYNC, true);
2307 spin_lock_irqsave(&il->sta_lock, flags_spin);
2308 il->stations[i].used &= ~IL_STA_UCODE_INPROGRESS;
2312 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2314 D_INFO("Restoring all known stations"
2315 " .... no stations to be restored.\n");
2317 D_INFO("Restoring all known stations" " .... complete.\n");
2319 EXPORT_SYMBOL(il_restore_stations);
2322 il_get_free_ucode_key_idx(struct il_priv *il)
2326 for (i = 0; i < il->sta_key_max_num; i++)
2327 if (!test_and_set_bit(i, &il->ucode_key_table))
2330 return WEP_INVALID_OFFSET;
2332 EXPORT_SYMBOL(il_get_free_ucode_key_idx);
2335 il_dealloc_bcast_stations(struct il_priv *il)
2337 unsigned long flags;
2340 spin_lock_irqsave(&il->sta_lock, flags);
2341 for (i = 0; i < il->hw_params.max_stations; i++) {
2342 if (!(il->stations[i].used & IL_STA_BCAST))
2345 il->stations[i].used &= ~IL_STA_UCODE_ACTIVE;
2347 BUG_ON(il->num_stations < 0);
2348 kfree(il->stations[i].lq);
2349 il->stations[i].lq = NULL;
2351 spin_unlock_irqrestore(&il->sta_lock, flags);
2353 EXPORT_SYMBOL_GPL(il_dealloc_bcast_stations);
2355 #ifdef CONFIG_IWLEGACY_DEBUG
2357 il_dump_lq_cmd(struct il_priv *il, struct il_link_quality_cmd *lq)
2360 D_RATE("lq station id 0x%x\n", lq->sta_id);
2361 D_RATE("lq ant 0x%X 0x%X\n", lq->general_params.single_stream_ant_msk,
2362 lq->general_params.dual_stream_ant_msk);
2364 for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++)
2365 D_RATE("lq idx %d 0x%X\n", i, lq->rs_table[i].rate_n_flags);
2369 il_dump_lq_cmd(struct il_priv *il, struct il_link_quality_cmd *lq)
2375 * il_is_lq_table_valid() - Test one aspect of LQ cmd for validity
2377 * It sometimes happens when a HT rate has been in use and we
2378 * loose connectivity with AP then mac80211 will first tell us that the
2379 * current channel is not HT anymore before removing the station. In such a
2380 * scenario the RXON flags will be updated to indicate we are not
2381 * communicating HT anymore, but the LQ command may still contain HT rates.
2382 * Test for this to prevent driver from sending LQ command between the time
2383 * RXON flags are updated and when LQ command is updated.
2386 il_is_lq_table_valid(struct il_priv *il, struct il_link_quality_cmd *lq)
2393 D_INFO("Channel %u is not an HT channel\n", il->active.channel);
2394 for (i = 0; i < LINK_QUAL_MAX_RETRY_NUM; i++) {
2395 if (le32_to_cpu(lq->rs_table[i].rate_n_flags) & RATE_MCS_HT_MSK) {
2396 D_INFO("idx %d of LQ expects HT channel\n", i);
2404 * il_send_lq_cmd() - Send link quality command
2405 * @init: This command is sent as part of station initialization right
2406 * after station has been added.
2408 * The link quality command is sent as the last step of station creation.
2409 * This is the special case in which init is set and we call a callback in
2410 * this case to clear the state indicating that station creation is in
2414 il_send_lq_cmd(struct il_priv *il, struct il_link_quality_cmd *lq,
2415 u8 flags, bool init)
2418 unsigned long flags_spin;
2420 struct il_host_cmd cmd = {
2421 .id = C_TX_LINK_QUALITY_CMD,
2422 .len = sizeof(struct il_link_quality_cmd),
2427 if (WARN_ON(lq->sta_id == IL_INVALID_STATION))
2430 spin_lock_irqsave(&il->sta_lock, flags_spin);
2431 if (!(il->stations[lq->sta_id].used & IL_STA_DRIVER_ACTIVE)) {
2432 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2435 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2437 il_dump_lq_cmd(il, lq);
2438 BUG_ON(init && (cmd.flags & CMD_ASYNC));
2440 if (il_is_lq_table_valid(il, lq))
2441 ret = il_send_cmd(il, &cmd);
2445 if (cmd.flags & CMD_ASYNC)
2449 D_INFO("init LQ command complete,"
2450 " clearing sta addition status for sta %d\n",
2452 spin_lock_irqsave(&il->sta_lock, flags_spin);
2453 il->stations[lq->sta_id].used &= ~IL_STA_UCODE_INPROGRESS;
2454 spin_unlock_irqrestore(&il->sta_lock, flags_spin);
2458 EXPORT_SYMBOL(il_send_lq_cmd);
2461 il_mac_sta_remove(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2462 struct ieee80211_sta *sta)
2464 struct il_priv *il = hw->priv;
2465 struct il_station_priv_common *sta_common = (void *)sta->drv_priv;
2468 mutex_lock(&il->mutex);
2469 D_MAC80211("enter station %pM\n", sta->addr);
2471 ret = il_remove_station(il, sta_common->sta_id, sta->addr);
2473 IL_ERR("Error removing station %pM\n", sta->addr);
2475 D_MAC80211("leave ret %d\n", ret);
2476 mutex_unlock(&il->mutex);
2480 EXPORT_SYMBOL(il_mac_sta_remove);
2482 /************************** RX-FUNCTIONS ****************************/
2484 * Rx theory of operation
2486 * Driver allocates a circular buffer of Receive Buffer Descriptors (RBDs),
2487 * each of which point to Receive Buffers to be filled by the NIC. These get
2488 * used not only for Rx frames, but for any command response or notification
2489 * from the NIC. The driver and NIC manage the Rx buffers by means
2490 * of idxes into the circular buffer.
2493 * The host/firmware share two idx registers for managing the Rx buffers.
2495 * The READ idx maps to the first position that the firmware may be writing
2496 * to -- the driver can read up to (but not including) this position and get
2498 * The READ idx is managed by the firmware once the card is enabled.
2500 * The WRITE idx maps to the last position the driver has read from -- the
2501 * position preceding WRITE is the last slot the firmware can place a packet.
2503 * The queue is empty (no good data) if WRITE = READ - 1, and is full if
2506 * During initialization, the host sets up the READ queue position to the first
2507 * IDX position, and WRITE to the last (READ - 1 wrapped)
2509 * When the firmware places a packet in a buffer, it will advance the READ idx
2510 * and fire the RX interrupt. The driver can then query the READ idx and
2511 * process as many packets as possible, moving the WRITE idx forward as it
2512 * resets the Rx queue buffers with new memory.
2514 * The management in the driver is as follows:
2515 * + A list of pre-allocated SKBs is stored in iwl->rxq->rx_free. When
2516 * iwl->rxq->free_count drops to or below RX_LOW_WATERMARK, work is scheduled
2517 * to replenish the iwl->rxq->rx_free.
2518 * + In il_rx_replenish (scheduled) if 'processed' != 'read' then the
2519 * iwl->rxq is replenished and the READ IDX is updated (updating the
2520 * 'processed' and 'read' driver idxes as well)
2521 * + A received packet is processed and handed to the kernel network stack,
2522 * detached from the iwl->rxq. The driver 'processed' idx is updated.
2523 * + The Host/Firmware iwl->rxq is replenished at tasklet time from the rx_free
2524 * list. If there are no allocated buffers in iwl->rxq->rx_free, the READ
2525 * IDX is not incremented and iwl->status(RX_STALLED) is set. If there
2526 * were enough free buffers and RX_STALLED is set it is cleared.
2531 * il_rx_queue_alloc() Allocates rx_free
2532 * il_rx_replenish() Replenishes rx_free list from rx_used, and calls
2533 * il_rx_queue_restock
2534 * il_rx_queue_restock() Moves available buffers from rx_free into Rx
2535 * queue, updates firmware pointers, and updates
2536 * the WRITE idx. If insufficient rx_free buffers
2537 * are available, schedules il_rx_replenish
2539 * -- enable interrupts --
2540 * ISR - il_rx() Detach il_rx_bufs from pool up to the
2541 * READ IDX, detaching the SKB from the pool.
2542 * Moves the packet buffer from queue to rx_used.
2543 * Calls il_rx_queue_restock to refill any empty
2550 * il_rx_queue_space - Return number of free slots available in queue.
2553 il_rx_queue_space(const struct il_rx_queue *q)
2555 int s = q->read - q->write;
2558 /* keep some buffer to not confuse full and empty queue */
2564 EXPORT_SYMBOL(il_rx_queue_space);
2567 * il_rx_queue_update_write_ptr - Update the write pointer for the RX queue
2570 il_rx_queue_update_write_ptr(struct il_priv *il, struct il_rx_queue *q)
2572 unsigned long flags;
2573 u32 rx_wrt_ptr_reg = il->hw_params.rx_wrt_ptr_reg;
2576 spin_lock_irqsave(&q->lock, flags);
2578 if (q->need_update == 0)
2581 /* If power-saving is in use, make sure device is awake */
2582 if (test_bit(S_POWER_PMI, &il->status)) {
2583 reg = _il_rd(il, CSR_UCODE_DRV_GP1);
2585 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
2586 D_INFO("Rx queue requesting wakeup," " GP1 = 0x%x\n",
2588 il_set_bit(il, CSR_GP_CNTRL,
2589 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
2593 q->write_actual = (q->write & ~0x7);
2594 il_wr(il, rx_wrt_ptr_reg, q->write_actual);
2596 /* Else device is assumed to be awake */
2598 /* Device expects a multiple of 8 */
2599 q->write_actual = (q->write & ~0x7);
2600 il_wr(il, rx_wrt_ptr_reg, q->write_actual);
2606 spin_unlock_irqrestore(&q->lock, flags);
2608 EXPORT_SYMBOL(il_rx_queue_update_write_ptr);
2611 il_rx_queue_alloc(struct il_priv *il)
2613 struct il_rx_queue *rxq = &il->rxq;
2614 struct device *dev = &il->pci_dev->dev;
2617 spin_lock_init(&rxq->lock);
2618 INIT_LIST_HEAD(&rxq->rx_free);
2619 INIT_LIST_HEAD(&rxq->rx_used);
2621 /* Alloc the circular buffer of Read Buffer Descriptors (RBDs) */
2622 rxq->bd = dma_alloc_coherent(dev, 4 * RX_QUEUE_SIZE, &rxq->bd_dma,
2627 rxq->rb_stts = dma_alloc_coherent(dev, sizeof(struct il_rb_status),
2628 &rxq->rb_stts_dma, GFP_KERNEL);
2632 /* Fill the rx_used queue with _all_ of the Rx buffers */
2633 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++)
2634 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
2636 /* Set us so that we have processed and used all buffers, but have
2637 * not restocked the Rx queue with fresh buffers */
2638 rxq->read = rxq->write = 0;
2639 rxq->write_actual = 0;
2640 rxq->free_count = 0;
2641 rxq->need_update = 0;
2645 dma_free_coherent(&il->pci_dev->dev, 4 * RX_QUEUE_SIZE, rxq->bd,
2650 EXPORT_SYMBOL(il_rx_queue_alloc);
2653 il_hdl_spectrum_measurement(struct il_priv *il, struct il_rx_buf *rxb)
2655 struct il_rx_pkt *pkt = rxb_addr(rxb);
2656 struct il_spectrum_notification *report = &(pkt->u.spectrum_notif);
2658 if (!report->state) {
2659 D_11H("Spectrum Measure Notification: Start\n");
2663 memcpy(&il->measure_report, report, sizeof(*report));
2664 il->measurement_status |= MEASUREMENT_READY;
2666 EXPORT_SYMBOL(il_hdl_spectrum_measurement);
2669 * returns non-zero if packet should be dropped
2672 il_set_decrypted_flag(struct il_priv *il, struct ieee80211_hdr *hdr,
2673 u32 decrypt_res, struct ieee80211_rx_status *stats)
2675 u16 fc = le16_to_cpu(hdr->frame_control);
2678 * All contexts have the same setting here due to it being
2679 * a module parameter, so OK to check any context.
2681 if (il->active.filter_flags & RXON_FILTER_DIS_DECRYPT_MSK)
2684 if (!(fc & IEEE80211_FCTL_PROTECTED))
2687 D_RX("decrypt_res:0x%x\n", decrypt_res);
2688 switch (decrypt_res & RX_RES_STATUS_SEC_TYPE_MSK) {
2689 case RX_RES_STATUS_SEC_TYPE_TKIP:
2690 /* The uCode has got a bad phase 1 Key, pushes the packet.
2691 * Decryption will be done in SW. */
2692 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
2693 RX_RES_STATUS_BAD_KEY_TTAK)
2696 case RX_RES_STATUS_SEC_TYPE_WEP:
2697 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
2698 RX_RES_STATUS_BAD_ICV_MIC) {
2699 /* bad ICV, the packet is destroyed since the
2700 * decryption is inplace, drop it */
2701 D_RX("Packet destroyed\n");
2704 case RX_RES_STATUS_SEC_TYPE_CCMP:
2705 if ((decrypt_res & RX_RES_STATUS_DECRYPT_TYPE_MSK) ==
2706 RX_RES_STATUS_DECRYPT_OK) {
2707 D_RX("hw decrypt successfully!!!\n");
2708 stats->flag |= RX_FLAG_DECRYPTED;
2717 EXPORT_SYMBOL(il_set_decrypted_flag);
2720 * il_txq_update_write_ptr - Send new write idx to hardware
2723 il_txq_update_write_ptr(struct il_priv *il, struct il_tx_queue *txq)
2726 int txq_id = txq->q.id;
2728 if (txq->need_update == 0)
2731 /* if we're trying to save power */
2732 if (test_bit(S_POWER_PMI, &il->status)) {
2733 /* wake up nic if it's powered down ...
2734 * uCode will wake up, and interrupt us again, so next
2735 * time we'll skip this part. */
2736 reg = _il_rd(il, CSR_UCODE_DRV_GP1);
2738 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
2739 D_INFO("Tx queue %d requesting wakeup," " GP1 = 0x%x\n",
2741 il_set_bit(il, CSR_GP_CNTRL,
2742 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
2746 il_wr(il, HBUS_TARG_WRPTR, txq->q.write_ptr | (txq_id << 8));
2749 * else not in power-save mode,
2750 * uCode will never sleep when we're
2751 * trying to tx (during RFKILL, we're not trying to tx).
2754 _il_wr(il, HBUS_TARG_WRPTR, txq->q.write_ptr | (txq_id << 8));
2755 txq->need_update = 0;
2757 EXPORT_SYMBOL(il_txq_update_write_ptr);
2760 * il_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
2763 il_tx_queue_unmap(struct il_priv *il, int txq_id)
2765 struct il_tx_queue *txq = &il->txq[txq_id];
2766 struct il_queue *q = &txq->q;
2771 while (q->write_ptr != q->read_ptr) {
2772 il->ops->txq_free_tfd(il, txq);
2773 q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd);
2776 EXPORT_SYMBOL(il_tx_queue_unmap);
2779 * il_tx_queue_free - Deallocate DMA queue.
2780 * @txq: Transmit queue to deallocate.
2782 * Empty queue by removing and destroying all BD's.
2784 * 0-fill, but do not free "txq" descriptor structure.
2787 il_tx_queue_free(struct il_priv *il, int txq_id)
2789 struct il_tx_queue *txq = &il->txq[txq_id];
2790 struct device *dev = &il->pci_dev->dev;
2793 il_tx_queue_unmap(il, txq_id);
2795 /* De-alloc array of command/tx buffers */
2796 for (i = 0; i < TFD_TX_CMD_SLOTS; i++)
2799 /* De-alloc circular buffer of TFDs */
2801 dma_free_coherent(dev, il->hw_params.tfd_size * txq->q.n_bd,
2802 txq->tfds, txq->q.dma_addr);
2804 /* De-alloc array of per-TFD driver data */
2808 /* deallocate arrays */
2814 /* 0-fill queue descriptor structure */
2815 memset(txq, 0, sizeof(*txq));
2817 EXPORT_SYMBOL(il_tx_queue_free);
2820 * il_cmd_queue_unmap - Unmap any remaining DMA mappings from command queue
2823 il_cmd_queue_unmap(struct il_priv *il)
2825 struct il_tx_queue *txq = &il->txq[il->cmd_queue];
2826 struct il_queue *q = &txq->q;
2832 while (q->read_ptr != q->write_ptr) {
2833 i = il_get_cmd_idx(q, q->read_ptr, 0);
2835 if (txq->meta[i].flags & CMD_MAPPED) {
2836 pci_unmap_single(il->pci_dev,
2837 dma_unmap_addr(&txq->meta[i], mapping),
2838 dma_unmap_len(&txq->meta[i], len),
2839 PCI_DMA_BIDIRECTIONAL);
2840 txq->meta[i].flags = 0;
2843 q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd);
2847 if (txq->meta[i].flags & CMD_MAPPED) {
2848 pci_unmap_single(il->pci_dev,
2849 dma_unmap_addr(&txq->meta[i], mapping),
2850 dma_unmap_len(&txq->meta[i], len),
2851 PCI_DMA_BIDIRECTIONAL);
2852 txq->meta[i].flags = 0;
2855 EXPORT_SYMBOL(il_cmd_queue_unmap);
2858 * il_cmd_queue_free - Deallocate DMA queue.
2859 * @txq: Transmit queue to deallocate.
2861 * Empty queue by removing and destroying all BD's.
2863 * 0-fill, but do not free "txq" descriptor structure.
2866 il_cmd_queue_free(struct il_priv *il)
2868 struct il_tx_queue *txq = &il->txq[il->cmd_queue];
2869 struct device *dev = &il->pci_dev->dev;
2872 il_cmd_queue_unmap(il);
2874 /* De-alloc array of command/tx buffers */
2875 for (i = 0; i <= TFD_CMD_SLOTS; i++)
2878 /* De-alloc circular buffer of TFDs */
2880 dma_free_coherent(dev, il->hw_params.tfd_size * txq->q.n_bd,
2881 txq->tfds, txq->q.dma_addr);
2883 /* deallocate arrays */
2889 /* 0-fill queue descriptor structure */
2890 memset(txq, 0, sizeof(*txq));
2892 EXPORT_SYMBOL(il_cmd_queue_free);
2894 /*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
2897 * Theory of operation
2899 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
2900 * of buffer descriptors, each of which points to one or more data buffers for
2901 * the device to read from or fill. Driver and device exchange status of each
2902 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
2903 * entries in each circular buffer, to protect against confusing empty and full
2906 * The device reads or writes the data in the queues via the device's several
2907 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
2909 * For Tx queue, there are low mark and high mark limits. If, after queuing
2910 * the packet for Tx, free space become < low mark, Tx queue stopped. When
2911 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
2914 * See more detailed info in 4965.h.
2915 ***************************************************/
2918 il_queue_space(const struct il_queue *q)
2920 int s = q->read_ptr - q->write_ptr;
2922 if (q->read_ptr > q->write_ptr)
2927 /* keep some reserve to not confuse empty and full situations */
2933 EXPORT_SYMBOL(il_queue_space);
2937 * il_queue_init - Initialize queue's high/low-water and read/write idxes
2940 il_queue_init(struct il_priv *il, struct il_queue *q, int slots, u32 id)
2943 * TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
2944 * il_queue_inc_wrap and il_queue_dec_wrap are broken.
2946 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
2947 /* FIXME: remove q->n_bd */
2948 q->n_bd = TFD_QUEUE_SIZE_MAX;
2953 /* slots_must be power-of-two size, otherwise
2954 * il_get_cmd_idx is broken. */
2955 BUG_ON(!is_power_of_2(slots));
2957 q->low_mark = q->n_win / 4;
2958 if (q->low_mark < 4)
2961 q->high_mark = q->n_win / 8;
2962 if (q->high_mark < 2)
2965 q->write_ptr = q->read_ptr = 0;
2971 * il_tx_queue_alloc - Alloc driver data and TFD CB for one Tx/cmd queue
2974 il_tx_queue_alloc(struct il_priv *il, struct il_tx_queue *txq, u32 id)
2976 struct device *dev = &il->pci_dev->dev;
2977 size_t tfd_sz = il->hw_params.tfd_size * TFD_QUEUE_SIZE_MAX;
2979 /* Driver ilate data, only for Tx (not command) queues,
2980 * not shared with device. */
2981 if (id != il->cmd_queue) {
2982 txq->skbs = kcalloc(TFD_QUEUE_SIZE_MAX, sizeof(struct skb *),
2985 IL_ERR("Fail to alloc skbs\n");
2991 /* Circular buffer of transmit frame descriptors (TFDs),
2992 * shared with device */
2994 dma_alloc_coherent(dev, tfd_sz, &txq->q.dma_addr, GFP_KERNEL);
3010 * il_tx_queue_init - Allocate and initialize one tx/cmd queue
3013 il_tx_queue_init(struct il_priv *il, u32 txq_id)
3016 int slots, actual_slots;
3017 struct il_tx_queue *txq = &il->txq[txq_id];
3020 * Alloc buffer array for commands (Tx or other types of commands).
3021 * For the command queue (#4/#9), allocate command space + one big
3022 * command for scan, since scan command is very huge; the system will
3023 * not have two scans at the same time, so only one is needed.
3024 * For normal Tx queues (all other queues), no super-size command
3027 if (txq_id == il->cmd_queue) {
3028 slots = TFD_CMD_SLOTS;
3029 actual_slots = slots + 1;
3031 slots = TFD_TX_CMD_SLOTS;
3032 actual_slots = slots;
3036 kzalloc(sizeof(struct il_cmd_meta) * actual_slots, GFP_KERNEL);
3038 kzalloc(sizeof(struct il_device_cmd *) * actual_slots, GFP_KERNEL);
3040 if (!txq->meta || !txq->cmd)
3041 goto out_free_arrays;
3043 len = sizeof(struct il_device_cmd);
3044 for (i = 0; i < actual_slots; i++) {
3045 /* only happens for cmd queue */
3047 len = IL_MAX_CMD_SIZE;
3049 txq->cmd[i] = kmalloc(len, GFP_KERNEL);
3054 /* Alloc driver data array and TFD circular buffer */
3055 ret = il_tx_queue_alloc(il, txq, txq_id);
3059 txq->need_update = 0;
3062 * For the default queues 0-3, set up the swq_id
3063 * already -- all others need to get one later
3064 * (if they need one at all).
3067 il_set_swq_id(txq, txq_id, txq_id);
3069 /* Initialize queue's high/low-water marks, and head/tail idxes */
3070 il_queue_init(il, &txq->q, slots, txq_id);
3072 /* Tell device where to find queue */
3073 il->ops->txq_init(il, txq);
3077 for (i = 0; i < actual_slots; i++)
3085 EXPORT_SYMBOL(il_tx_queue_init);
3088 il_tx_queue_reset(struct il_priv *il, u32 txq_id)
3090 int slots, actual_slots;
3091 struct il_tx_queue *txq = &il->txq[txq_id];
3093 if (txq_id == il->cmd_queue) {
3094 slots = TFD_CMD_SLOTS;
3095 actual_slots = TFD_CMD_SLOTS + 1;
3097 slots = TFD_TX_CMD_SLOTS;
3098 actual_slots = TFD_TX_CMD_SLOTS;
3101 memset(txq->meta, 0, sizeof(struct il_cmd_meta) * actual_slots);
3102 txq->need_update = 0;
3104 /* Initialize queue's high/low-water marks, and head/tail idxes */
3105 il_queue_init(il, &txq->q, slots, txq_id);
3107 /* Tell device where to find queue */
3108 il->ops->txq_init(il, txq);
3110 EXPORT_SYMBOL(il_tx_queue_reset);
3112 /*************** HOST COMMAND QUEUE FUNCTIONS *****/
3115 * il_enqueue_hcmd - enqueue a uCode command
3116 * @il: device ilate data point
3117 * @cmd: a point to the ucode command structure
3119 * The function returns < 0 values to indicate the operation is
3120 * failed. On success, it turns the idx (> 0) of command in the
3124 il_enqueue_hcmd(struct il_priv *il, struct il_host_cmd *cmd)
3126 struct il_tx_queue *txq = &il->txq[il->cmd_queue];
3127 struct il_queue *q = &txq->q;
3128 struct il_device_cmd *out_cmd;
3129 struct il_cmd_meta *out_meta;
3130 dma_addr_t phys_addr;
3131 unsigned long flags;
3136 cmd->len = il->ops->get_hcmd_size(cmd->id, cmd->len);
3137 fix_size = (u16) (cmd->len + sizeof(out_cmd->hdr));
3139 /* If any of the command structures end up being larger than
3140 * the TFD_MAX_PAYLOAD_SIZE, and it sent as a 'small' command then
3141 * we will need to increase the size of the TFD entries
3142 * Also, check to see if command buffer should not exceed the size
3143 * of device_cmd and max_cmd_size. */
3144 BUG_ON((fix_size > TFD_MAX_PAYLOAD_SIZE) &&
3145 !(cmd->flags & CMD_SIZE_HUGE));
3146 BUG_ON(fix_size > IL_MAX_CMD_SIZE);
3148 if (il_is_rfkill(il) || il_is_ctkill(il)) {
3149 IL_WARN("Not sending command - %s KILL\n",
3150 il_is_rfkill(il) ? "RF" : "CT");
3154 spin_lock_irqsave(&il->hcmd_lock, flags);
3156 if (il_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
3157 spin_unlock_irqrestore(&il->hcmd_lock, flags);
3159 IL_ERR("Restarting adapter due to command queue full\n");
3160 queue_work(il->workqueue, &il->restart);
3164 idx = il_get_cmd_idx(q, q->write_ptr, cmd->flags & CMD_SIZE_HUGE);
3165 out_cmd = txq->cmd[idx];
3166 out_meta = &txq->meta[idx];
3168 if (WARN_ON(out_meta->flags & CMD_MAPPED)) {
3169 spin_unlock_irqrestore(&il->hcmd_lock, flags);
3173 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
3174 out_meta->flags = cmd->flags | CMD_MAPPED;
3175 if (cmd->flags & CMD_WANT_SKB)
3176 out_meta->source = cmd;
3177 if (cmd->flags & CMD_ASYNC)
3178 out_meta->callback = cmd->callback;
3180 out_cmd->hdr.cmd = cmd->id;
3181 memcpy(&out_cmd->cmd.payload, cmd->data, cmd->len);
3183 /* At this point, the out_cmd now has all of the incoming cmd
3186 out_cmd->hdr.flags = 0;
3187 out_cmd->hdr.sequence =
3188 cpu_to_le16(QUEUE_TO_SEQ(il->cmd_queue) | IDX_TO_SEQ(q->write_ptr));
3189 if (cmd->flags & CMD_SIZE_HUGE)
3190 out_cmd->hdr.sequence |= SEQ_HUGE_FRAME;
3191 len = sizeof(struct il_device_cmd);
3192 if (idx == TFD_CMD_SLOTS)
3193 len = IL_MAX_CMD_SIZE;
3195 #ifdef CONFIG_IWLEGACY_DEBUG
3196 switch (out_cmd->hdr.cmd) {
3197 case C_TX_LINK_QUALITY_CMD:
3199 D_HC_DUMP("Sending command %s (#%x), seq: 0x%04X, "
3200 "%d bytes at %d[%d]:%d\n",
3201 il_get_cmd_string(out_cmd->hdr.cmd), out_cmd->hdr.cmd,
3202 le16_to_cpu(out_cmd->hdr.sequence), fix_size,
3203 q->write_ptr, idx, il->cmd_queue);
3206 D_HC("Sending command %s (#%x), seq: 0x%04X, "
3207 "%d bytes at %d[%d]:%d\n",
3208 il_get_cmd_string(out_cmd->hdr.cmd), out_cmd->hdr.cmd,
3209 le16_to_cpu(out_cmd->hdr.sequence), fix_size, q->write_ptr,
3210 idx, il->cmd_queue);
3215 pci_map_single(il->pci_dev, &out_cmd->hdr, fix_size,
3216 PCI_DMA_BIDIRECTIONAL);
3217 if (unlikely(pci_dma_mapping_error(il->pci_dev, phys_addr))) {
3221 dma_unmap_addr_set(out_meta, mapping, phys_addr);
3222 dma_unmap_len_set(out_meta, len, fix_size);
3224 txq->need_update = 1;
3226 if (il->ops->txq_update_byte_cnt_tbl)
3227 /* Set up entry in queue's byte count circular buffer */
3228 il->ops->txq_update_byte_cnt_tbl(il, txq, 0);
3230 il->ops->txq_attach_buf_to_tfd(il, txq, phys_addr, fix_size, 1,
3233 /* Increment and update queue's write idx */
3234 q->write_ptr = il_queue_inc_wrap(q->write_ptr, q->n_bd);
3235 il_txq_update_write_ptr(il, txq);
3238 spin_unlock_irqrestore(&il->hcmd_lock, flags);
3243 * il_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
3245 * When FW advances 'R' idx, all entries between old and new 'R' idx
3246 * need to be reclaimed. As result, some free space forms. If there is
3247 * enough free space (> low mark), wake the stack that feeds us.
3250 il_hcmd_queue_reclaim(struct il_priv *il, int txq_id, int idx, int cmd_idx)
3252 struct il_tx_queue *txq = &il->txq[txq_id];
3253 struct il_queue *q = &txq->q;
3256 if (idx >= q->n_bd || il_queue_used(q, idx) == 0) {
3257 IL_ERR("Read idx for DMA queue txq id (%d), idx %d, "
3258 "is out of range [0-%d] %d %d.\n", txq_id, idx, q->n_bd,
3259 q->write_ptr, q->read_ptr);
3263 for (idx = il_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
3264 q->read_ptr = il_queue_inc_wrap(q->read_ptr, q->n_bd)) {
3267 IL_ERR("HCMD skipped: idx (%d) %d %d\n", idx,
3268 q->write_ptr, q->read_ptr);
3269 queue_work(il->workqueue, &il->restart);
3276 * il_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
3277 * @rxb: Rx buffer to reclaim
3279 * If an Rx buffer has an async callback associated with it the callback
3280 * will be executed. The attached skb (if present) will only be freed
3281 * if the callback returns 1
3284 il_tx_cmd_complete(struct il_priv *il, struct il_rx_buf *rxb)
3286 struct il_rx_pkt *pkt = rxb_addr(rxb);
3287 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
3288 int txq_id = SEQ_TO_QUEUE(sequence);
3289 int idx = SEQ_TO_IDX(sequence);
3291 bool huge = !!(pkt->hdr.sequence & SEQ_HUGE_FRAME);
3292 struct il_device_cmd *cmd;
3293 struct il_cmd_meta *meta;
3294 struct il_tx_queue *txq = &il->txq[il->cmd_queue];
3295 unsigned long flags;
3297 /* If a Tx command is being handled and it isn't in the actual
3298 * command queue then there a command routing bug has been introduced
3299 * in the queue management code. */
3301 (txq_id != il->cmd_queue,
3302 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
3303 txq_id, il->cmd_queue, sequence, il->txq[il->cmd_queue].q.read_ptr,
3304 il->txq[il->cmd_queue].q.write_ptr)) {
3305 il_print_hex_error(il, pkt, 32);
3309 cmd_idx = il_get_cmd_idx(&txq->q, idx, huge);
3310 cmd = txq->cmd[cmd_idx];
3311 meta = &txq->meta[cmd_idx];
3313 txq->time_stamp = jiffies;
3315 pci_unmap_single(il->pci_dev, dma_unmap_addr(meta, mapping),
3316 dma_unmap_len(meta, len), PCI_DMA_BIDIRECTIONAL);
3318 /* Input error checking is done when commands are added to queue. */
3319 if (meta->flags & CMD_WANT_SKB) {
3320 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
3322 } else if (meta->callback)
3323 meta->callback(il, cmd, pkt);
3325 spin_lock_irqsave(&il->hcmd_lock, flags);
3327 il_hcmd_queue_reclaim(il, txq_id, idx, cmd_idx);
3329 if (!(meta->flags & CMD_ASYNC)) {
3330 clear_bit(S_HCMD_ACTIVE, &il->status);
3331 D_INFO("Clearing HCMD_ACTIVE for command %s\n",
3332 il_get_cmd_string(cmd->hdr.cmd));
3333 wake_up(&il->wait_command_queue);
3336 /* Mark as unmapped */
3339 spin_unlock_irqrestore(&il->hcmd_lock, flags);
3341 EXPORT_SYMBOL(il_tx_cmd_complete);
3343 MODULE_DESCRIPTION("iwl-legacy: common functions for 3945 and 4965");
3344 MODULE_VERSION(IWLWIFI_VERSION);
3345 MODULE_AUTHOR(DRV_COPYRIGHT " " DRV_AUTHOR);
3346 MODULE_LICENSE("GPL");
3349 * set bt_coex_active to true, uCode will do kill/defer
3350 * every time the priority line is asserted (BT is sending signals on the
3351 * priority line in the PCIx).
3352 * set bt_coex_active to false, uCode will ignore the BT activity and
3353 * perform the normal operation
3355 * User might experience transmit issue on some platform due to WiFi/BT
3356 * co-exist problem. The possible behaviors are:
3357 * Able to scan and finding all the available AP
3358 * Not able to associate with any AP
3359 * On those platforms, WiFi communication can be restored by set
3360 * "bt_coex_active" module parameter to "false"
3362 * default: bt_coex_active = true (BT_COEX_ENABLE)
3364 static bool bt_coex_active = true;
3365 module_param(bt_coex_active, bool, S_IRUGO);
3366 MODULE_PARM_DESC(bt_coex_active, "enable wifi/bluetooth co-exist");
3369 EXPORT_SYMBOL(il_debug_level);
3371 const u8 il_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
3372 EXPORT_SYMBOL(il_bcast_addr);
3374 #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
3375 #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
3377 il_init_ht_hw_capab(const struct il_priv *il,
3378 struct ieee80211_sta_ht_cap *ht_info,
3379 enum ieee80211_band band)
3381 u16 max_bit_rate = 0;
3382 u8 rx_chains_num = il->hw_params.rx_chains_num;
3383 u8 tx_chains_num = il->hw_params.tx_chains_num;
3386 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
3388 ht_info->ht_supported = true;
3390 ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
3391 max_bit_rate = MAX_BIT_RATE_20_MHZ;
3392 if (il->hw_params.ht40_channel & BIT(band)) {
3393 ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
3394 ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
3395 ht_info->mcs.rx_mask[4] = 0x01;
3396 max_bit_rate = MAX_BIT_RATE_40_MHZ;
3399 if (il->cfg->mod_params->amsdu_size_8K)
3400 ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
3402 ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
3403 ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
3405 ht_info->mcs.rx_mask[0] = 0xFF;
3406 if (rx_chains_num >= 2)
3407 ht_info->mcs.rx_mask[1] = 0xFF;
3408 if (rx_chains_num >= 3)
3409 ht_info->mcs.rx_mask[2] = 0xFF;
3411 /* Highest supported Rx data rate */
3412 max_bit_rate *= rx_chains_num;
3413 WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
3414 ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
3416 /* Tx MCS capabilities */
3417 ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
3418 if (tx_chains_num != rx_chains_num) {
3419 ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
3420 ht_info->mcs.tx_params |=
3422 1) << IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
3427 * il_init_geos - Initialize mac80211's geo/channel info based from eeprom
3430 il_init_geos(struct il_priv *il)
3432 struct il_channel_info *ch;
3433 struct ieee80211_supported_band *sband;
3434 struct ieee80211_channel *channels;
3435 struct ieee80211_channel *geo_ch;
3436 struct ieee80211_rate *rates;
3438 s8 max_tx_power = 0;
3440 if (il->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
3441 il->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
3442 D_INFO("Geography modes already initialized.\n");
3443 set_bit(S_GEO_CONFIGURED, &il->status);
3448 kzalloc(sizeof(struct ieee80211_channel) * il->channel_count,
3454 kzalloc((sizeof(struct ieee80211_rate) * RATE_COUNT_LEGACY),
3461 /* 5.2GHz channels start after the 2.4GHz channels */
3462 sband = &il->bands[IEEE80211_BAND_5GHZ];
3463 sband->channels = &channels[ARRAY_SIZE(il_eeprom_band_1)];
3465 sband->bitrates = &rates[IL_FIRST_OFDM_RATE];
3466 sband->n_bitrates = RATE_COUNT_LEGACY - IL_FIRST_OFDM_RATE;
3468 if (il->cfg->sku & IL_SKU_N)
3469 il_init_ht_hw_capab(il, &sband->ht_cap, IEEE80211_BAND_5GHZ);
3471 sband = &il->bands[IEEE80211_BAND_2GHZ];
3472 sband->channels = channels;
3474 sband->bitrates = rates;
3475 sband->n_bitrates = RATE_COUNT_LEGACY;
3477 if (il->cfg->sku & IL_SKU_N)
3478 il_init_ht_hw_capab(il, &sband->ht_cap, IEEE80211_BAND_2GHZ);
3480 il->ieee_channels = channels;
3481 il->ieee_rates = rates;
3483 for (i = 0; i < il->channel_count; i++) {
3484 ch = &il->channel_info[i];
3486 if (!il_is_channel_valid(ch))
3489 sband = &il->bands[ch->band];
3491 geo_ch = &sband->channels[sband->n_channels++];
3493 geo_ch->center_freq =
3494 ieee80211_channel_to_frequency(ch->channel, ch->band);
3495 geo_ch->max_power = ch->max_power_avg;
3496 geo_ch->max_antenna_gain = 0xff;
3497 geo_ch->hw_value = ch->channel;
3499 if (il_is_channel_valid(ch)) {
3500 if (!(ch->flags & EEPROM_CHANNEL_IBSS))
3501 geo_ch->flags |= IEEE80211_CHAN_NO_IR;
3503 if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
3504 geo_ch->flags |= IEEE80211_CHAN_NO_IR;
3506 if (ch->flags & EEPROM_CHANNEL_RADAR)
3507 geo_ch->flags |= IEEE80211_CHAN_RADAR;
3509 geo_ch->flags |= ch->ht40_extension_channel;
3511 if (ch->max_power_avg > max_tx_power)
3512 max_tx_power = ch->max_power_avg;
3514 geo_ch->flags |= IEEE80211_CHAN_DISABLED;
3517 D_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n", ch->channel,
3518 geo_ch->center_freq,
3519 il_is_channel_a_band(ch) ? "5.2" : "2.4",
3521 flags & IEEE80211_CHAN_DISABLED ? "restricted" : "valid",
3525 il->tx_power_device_lmt = max_tx_power;
3526 il->tx_power_user_lmt = max_tx_power;
3527 il->tx_power_next = max_tx_power;
3529 if (il->bands[IEEE80211_BAND_5GHZ].n_channels == 0 &&
3530 (il->cfg->sku & IL_SKU_A)) {
3531 IL_INFO("Incorrectly detected BG card as ABG. "
3532 "Please send your PCI ID 0x%04X:0x%04X to maintainer.\n",
3533 il->pci_dev->device, il->pci_dev->subsystem_device);
3534 il->cfg->sku &= ~IL_SKU_A;
3537 IL_INFO("Tunable channels: %d 802.11bg, %d 802.11a channels\n",
3538 il->bands[IEEE80211_BAND_2GHZ].n_channels,
3539 il->bands[IEEE80211_BAND_5GHZ].n_channels);
3541 set_bit(S_GEO_CONFIGURED, &il->status);
3545 EXPORT_SYMBOL(il_init_geos);
3548 * il_free_geos - undo allocations in il_init_geos
3551 il_free_geos(struct il_priv *il)
3553 kfree(il->ieee_channels);
3554 kfree(il->ieee_rates);
3555 clear_bit(S_GEO_CONFIGURED, &il->status);
3557 EXPORT_SYMBOL(il_free_geos);
3560 il_is_channel_extension(struct il_priv *il, enum ieee80211_band band,
3561 u16 channel, u8 extension_chan_offset)
3563 const struct il_channel_info *ch_info;
3565 ch_info = il_get_channel_info(il, band, channel);
3566 if (!il_is_channel_valid(ch_info))
3569 if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
3571 ht40_extension_channel & IEEE80211_CHAN_NO_HT40PLUS);
3572 else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
3574 ht40_extension_channel & IEEE80211_CHAN_NO_HT40MINUS);
3580 il_is_ht40_tx_allowed(struct il_priv *il, struct ieee80211_sta_ht_cap *ht_cap)
3582 if (!il->ht.enabled || !il->ht.is_40mhz)
3586 * We do not check for IEEE80211_HT_CAP_SUP_WIDTH_20_40
3587 * the bit will not set if it is pure 40MHz case
3589 if (ht_cap && !ht_cap->ht_supported)
3592 #ifdef CONFIG_IWLEGACY_DEBUGFS
3593 if (il->disable_ht40)
3597 return il_is_channel_extension(il, il->band,
3598 le16_to_cpu(il->staging.channel),
3599 il->ht.extension_chan_offset);
3601 EXPORT_SYMBOL(il_is_ht40_tx_allowed);
3604 il_adjust_beacon_interval(u16 beacon_val, u16 max_beacon_val)
3610 * If mac80211 hasn't given us a beacon interval, program
3611 * the default into the device.
3614 return DEFAULT_BEACON_INTERVAL;
3617 * If the beacon interval we obtained from the peer
3618 * is too large, we'll have to wake up more often
3619 * (and in IBSS case, we'll beacon too much)
3621 * For example, if max_beacon_val is 4096, and the
3622 * requested beacon interval is 7000, we'll have to
3623 * use 3500 to be able to wake up on the beacons.
3625 * This could badly influence beacon detection stats.
3628 beacon_factor = (beacon_val + max_beacon_val) / max_beacon_val;
3629 new_val = beacon_val / beacon_factor;
3632 new_val = max_beacon_val;
3638 il_send_rxon_timing(struct il_priv *il)
3641 s32 interval_tm, rem;
3642 struct ieee80211_conf *conf = NULL;
3644 struct ieee80211_vif *vif = il->vif;
3646 conf = &il->hw->conf;
3648 lockdep_assert_held(&il->mutex);
3650 memset(&il->timing, 0, sizeof(struct il_rxon_time_cmd));
3652 il->timing.timestamp = cpu_to_le64(il->timestamp);
3653 il->timing.listen_interval = cpu_to_le16(conf->listen_interval);
3655 beacon_int = vif ? vif->bss_conf.beacon_int : 0;
3658 * TODO: For IBSS we need to get atim_win from mac80211,
3659 * for now just always use 0
3661 il->timing.atim_win = 0;
3664 il_adjust_beacon_interval(beacon_int,
3665 il->hw_params.max_beacon_itrvl *
3667 il->timing.beacon_interval = cpu_to_le16(beacon_int);
3669 tsf = il->timestamp; /* tsf is modifed by do_div: copy it */
3670 interval_tm = beacon_int * TIME_UNIT;
3671 rem = do_div(tsf, interval_tm);
3672 il->timing.beacon_init_val = cpu_to_le32(interval_tm - rem);
3674 il->timing.dtim_period = vif ? (vif->bss_conf.dtim_period ? : 1) : 1;
3676 D_ASSOC("beacon interval %d beacon timer %d beacon tim %d\n",
3677 le16_to_cpu(il->timing.beacon_interval),
3678 le32_to_cpu(il->timing.beacon_init_val),
3679 le16_to_cpu(il->timing.atim_win));
3681 return il_send_cmd_pdu(il, C_RXON_TIMING, sizeof(il->timing),
3684 EXPORT_SYMBOL(il_send_rxon_timing);
3687 il_set_rxon_hwcrypto(struct il_priv *il, int hw_decrypt)
3689 struct il_rxon_cmd *rxon = &il->staging;
3692 rxon->filter_flags &= ~RXON_FILTER_DIS_DECRYPT_MSK;
3694 rxon->filter_flags |= RXON_FILTER_DIS_DECRYPT_MSK;
3697 EXPORT_SYMBOL(il_set_rxon_hwcrypto);
3699 /* validate RXON structure is valid */
3701 il_check_rxon_cmd(struct il_priv *il)
3703 struct il_rxon_cmd *rxon = &il->staging;
3706 if (rxon->flags & RXON_FLG_BAND_24G_MSK) {
3707 if (rxon->flags & RXON_FLG_TGJ_NARROW_BAND_MSK) {
3708 IL_WARN("check 2.4G: wrong narrow\n");
3711 if (rxon->flags & RXON_FLG_RADAR_DETECT_MSK) {
3712 IL_WARN("check 2.4G: wrong radar\n");
3716 if (!(rxon->flags & RXON_FLG_SHORT_SLOT_MSK)) {
3717 IL_WARN("check 5.2G: not short slot!\n");
3720 if (rxon->flags & RXON_FLG_CCK_MSK) {
3721 IL_WARN("check 5.2G: CCK!\n");
3725 if ((rxon->node_addr[0] | rxon->bssid_addr[0]) & 0x1) {
3726 IL_WARN("mac/bssid mcast!\n");
3730 /* make sure basic rates 6Mbps and 1Mbps are supported */
3731 if ((rxon->ofdm_basic_rates & RATE_6M_MASK) == 0 &&
3732 (rxon->cck_basic_rates & RATE_1M_MASK) == 0) {
3733 IL_WARN("neither 1 nor 6 are basic\n");
3737 if (le16_to_cpu(rxon->assoc_id) > 2007) {
3738 IL_WARN("aid > 2007\n");
3742 if ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK)) ==
3743 (RXON_FLG_CCK_MSK | RXON_FLG_SHORT_SLOT_MSK)) {
3744 IL_WARN("CCK and short slot\n");
3748 if ((rxon->flags & (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK)) ==
3749 (RXON_FLG_CCK_MSK | RXON_FLG_AUTO_DETECT_MSK)) {
3750 IL_WARN("CCK and auto detect");
3755 flags & (RXON_FLG_AUTO_DETECT_MSK | RXON_FLG_TGG_PROTECT_MSK)) ==
3756 RXON_FLG_TGG_PROTECT_MSK) {
3757 IL_WARN("TGg but no auto-detect\n");
3762 IL_WARN("Tuning to channel %d\n", le16_to_cpu(rxon->channel));
3765 IL_ERR("Invalid RXON\n");
3770 EXPORT_SYMBOL(il_check_rxon_cmd);
3773 * il_full_rxon_required - check if full RXON (vs RXON_ASSOC) cmd is needed
3774 * @il: staging_rxon is compared to active_rxon
3776 * If the RXON structure is changing enough to require a new tune,
3777 * or is clearing the RXON_FILTER_ASSOC_MSK, then return 1 to indicate that
3778 * a new tune (full RXON command, rather than RXON_ASSOC cmd) is required.
3781 il_full_rxon_required(struct il_priv *il)
3783 const struct il_rxon_cmd *staging = &il->staging;
3784 const struct il_rxon_cmd *active = &il->active;
3788 D_INFO("need full RXON - " #cond "\n"); \
3792 #define CHK_NEQ(c1, c2) \
3793 if ((c1) != (c2)) { \
3794 D_INFO("need full RXON - " \
3795 #c1 " != " #c2 " - %d != %d\n", \
3800 /* These items are only settable from the full RXON command */
3801 CHK(!il_is_associated(il));
3802 CHK(!ether_addr_equal_64bits(staging->bssid_addr, active->bssid_addr));
3803 CHK(!ether_addr_equal_64bits(staging->node_addr, active->node_addr));
3804 CHK(!ether_addr_equal_64bits(staging->wlap_bssid_addr,
3805 active->wlap_bssid_addr));
3806 CHK_NEQ(staging->dev_type, active->dev_type);
3807 CHK_NEQ(staging->channel, active->channel);
3808 CHK_NEQ(staging->air_propagation, active->air_propagation);
3809 CHK_NEQ(staging->ofdm_ht_single_stream_basic_rates,
3810 active->ofdm_ht_single_stream_basic_rates);
3811 CHK_NEQ(staging->ofdm_ht_dual_stream_basic_rates,
3812 active->ofdm_ht_dual_stream_basic_rates);
3813 CHK_NEQ(staging->assoc_id, active->assoc_id);
3815 /* flags, filter_flags, ofdm_basic_rates, and cck_basic_rates can
3816 * be updated with the RXON_ASSOC command -- however only some
3817 * flag transitions are allowed using RXON_ASSOC */
3819 /* Check if we are not switching bands */
3820 CHK_NEQ(staging->flags & RXON_FLG_BAND_24G_MSK,
3821 active->flags & RXON_FLG_BAND_24G_MSK);
3823 /* Check if we are switching association toggle */
3824 CHK_NEQ(staging->filter_flags & RXON_FILTER_ASSOC_MSK,
3825 active->filter_flags & RXON_FILTER_ASSOC_MSK);
3832 EXPORT_SYMBOL(il_full_rxon_required);
3835 il_get_lowest_plcp(struct il_priv *il)
3838 * Assign the lowest rate -- should really get this from
3839 * the beacon skb from mac80211.
3841 if (il->staging.flags & RXON_FLG_BAND_24G_MSK)
3842 return RATE_1M_PLCP;
3844 return RATE_6M_PLCP;
3846 EXPORT_SYMBOL(il_get_lowest_plcp);
3849 _il_set_rxon_ht(struct il_priv *il, struct il_ht_config *ht_conf)
3851 struct il_rxon_cmd *rxon = &il->staging;
3853 if (!il->ht.enabled) {
3855 ~(RXON_FLG_CHANNEL_MODE_MSK |
3856 RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK | RXON_FLG_HT40_PROT_MSK
3857 | RXON_FLG_HT_PROT_MSK);
3862 cpu_to_le32(il->ht.protection << RXON_FLG_HT_OPERATING_MODE_POS);
3864 /* Set up channel bandwidth:
3865 * 20 MHz only, 20/40 mixed or pure 40 if ht40 ok */
3866 /* clear the HT channel mode before set the mode */
3868 ~(RXON_FLG_CHANNEL_MODE_MSK | RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
3869 if (il_is_ht40_tx_allowed(il, NULL)) {
3871 if (il->ht.protection == IEEE80211_HT_OP_MODE_PROTECTION_20MHZ) {
3872 rxon->flags |= RXON_FLG_CHANNEL_MODE_PURE_40;
3873 /* Note: control channel is opposite of extension channel */
3874 switch (il->ht.extension_chan_offset) {
3875 case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
3877 ~RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
3879 case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
3880 rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
3884 /* Note: control channel is opposite of extension channel */
3885 switch (il->ht.extension_chan_offset) {
3886 case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
3888 ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
3889 rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
3891 case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
3892 rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
3893 rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED;
3895 case IEEE80211_HT_PARAM_CHA_SEC_NONE:
3897 /* channel location only valid if in Mixed mode */
3898 IL_ERR("invalid extension channel offset\n");
3903 rxon->flags |= RXON_FLG_CHANNEL_MODE_LEGACY;
3906 if (il->ops->set_rxon_chain)
3907 il->ops->set_rxon_chain(il);
3909 D_ASSOC("rxon flags 0x%X operation mode :0x%X "
3910 "extension channel offset 0x%x\n", le32_to_cpu(rxon->flags),
3911 il->ht.protection, il->ht.extension_chan_offset);
3915 il_set_rxon_ht(struct il_priv *il, struct il_ht_config *ht_conf)
3917 _il_set_rxon_ht(il, ht_conf);
3919 EXPORT_SYMBOL(il_set_rxon_ht);
3921 /* Return valid, unused, channel for a passive scan to reset the RF */
3923 il_get_single_channel_number(struct il_priv *il, enum ieee80211_band band)
3925 const struct il_channel_info *ch_info;
3930 if (band == IEEE80211_BAND_5GHZ) {
3932 max = il->channel_count;
3938 for (i = min; i < max; i++) {
3939 channel = il->channel_info[i].channel;
3940 if (channel == le16_to_cpu(il->staging.channel))
3943 ch_info = il_get_channel_info(il, band, channel);
3944 if (il_is_channel_valid(ch_info))
3950 EXPORT_SYMBOL(il_get_single_channel_number);
3953 * il_set_rxon_channel - Set the band and channel values in staging RXON
3954 * @ch: requested channel as a pointer to struct ieee80211_channel
3956 * NOTE: Does not commit to the hardware; it sets appropriate bit fields
3957 * in the staging RXON flag structure based on the ch->band
3960 il_set_rxon_channel(struct il_priv *il, struct ieee80211_channel *ch)
3962 enum ieee80211_band band = ch->band;
3963 u16 channel = ch->hw_value;
3965 if (le16_to_cpu(il->staging.channel) == channel && il->band == band)
3968 il->staging.channel = cpu_to_le16(channel);
3969 if (band == IEEE80211_BAND_5GHZ)
3970 il->staging.flags &= ~RXON_FLG_BAND_24G_MSK;
3972 il->staging.flags |= RXON_FLG_BAND_24G_MSK;
3976 D_INFO("Staging channel set to %d [%d]\n", channel, band);
3980 EXPORT_SYMBOL(il_set_rxon_channel);
3983 il_set_flags_for_band(struct il_priv *il, enum ieee80211_band band,
3984 struct ieee80211_vif *vif)
3986 if (band == IEEE80211_BAND_5GHZ) {
3987 il->staging.flags &=
3988 ~(RXON_FLG_BAND_24G_MSK | RXON_FLG_AUTO_DETECT_MSK |
3990 il->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
3992 /* Copied from il_post_associate() */
3993 if (vif && vif->bss_conf.use_short_slot)
3994 il->staging.flags |= RXON_FLG_SHORT_SLOT_MSK;
3996 il->staging.flags &= ~RXON_FLG_SHORT_SLOT_MSK;
3998 il->staging.flags |= RXON_FLG_BAND_24G_MSK;
3999 il->staging.flags |= RXON_FLG_AUTO_DETECT_MSK;
4000 il->staging.flags &= ~RXON_FLG_CCK_MSK;
4003 EXPORT_SYMBOL(il_set_flags_for_band);
4006 * initialize rxon structure with default values from eeprom
4009 il_connection_init_rx_config(struct il_priv *il)
4011 const struct il_channel_info *ch_info;
4013 memset(&il->staging, 0, sizeof(il->staging));
4015 switch (il->iw_mode) {
4016 case NL80211_IFTYPE_UNSPECIFIED:
4017 il->staging.dev_type = RXON_DEV_TYPE_ESS;
4019 case NL80211_IFTYPE_STATION:
4020 il->staging.dev_type = RXON_DEV_TYPE_ESS;
4021 il->staging.filter_flags = RXON_FILTER_ACCEPT_GRP_MSK;
4023 case NL80211_IFTYPE_ADHOC:
4024 il->staging.dev_type = RXON_DEV_TYPE_IBSS;
4025 il->staging.flags = RXON_FLG_SHORT_PREAMBLE_MSK;
4026 il->staging.filter_flags =
4027 RXON_FILTER_BCON_AWARE_MSK | RXON_FILTER_ACCEPT_GRP_MSK;
4030 IL_ERR("Unsupported interface type %d\n", il->vif->type);
4035 /* TODO: Figure out when short_preamble would be set and cache from
4037 if (!hw_to_local(il->hw)->short_preamble)
4038 il->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
4040 il->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
4044 il_get_channel_info(il, il->band, le16_to_cpu(il->active.channel));
4047 ch_info = &il->channel_info[0];
4049 il->staging.channel = cpu_to_le16(ch_info->channel);
4050 il->band = ch_info->band;
4052 il_set_flags_for_band(il, il->band, il->vif);
4054 il->staging.ofdm_basic_rates =
4055 (IL_OFDM_RATES_MASK >> IL_FIRST_OFDM_RATE) & 0xFF;
4056 il->staging.cck_basic_rates =
4057 (IL_CCK_RATES_MASK >> IL_FIRST_CCK_RATE) & 0xF;
4059 /* clear both MIX and PURE40 mode flag */
4060 il->staging.flags &=
4061 ~(RXON_FLG_CHANNEL_MODE_MIXED | RXON_FLG_CHANNEL_MODE_PURE_40);
4063 memcpy(il->staging.node_addr, il->vif->addr, ETH_ALEN);
4065 il->staging.ofdm_ht_single_stream_basic_rates = 0xff;
4066 il->staging.ofdm_ht_dual_stream_basic_rates = 0xff;
4068 EXPORT_SYMBOL(il_connection_init_rx_config);
4071 il_set_rate(struct il_priv *il)
4073 const struct ieee80211_supported_band *hw = NULL;
4074 struct ieee80211_rate *rate;
4077 hw = il_get_hw_mode(il, il->band);
4079 IL_ERR("Failed to set rate: unable to get hw mode\n");
4083 il->active_rate = 0;
4085 for (i = 0; i < hw->n_bitrates; i++) {
4086 rate = &(hw->bitrates[i]);
4087 if (rate->hw_value < RATE_COUNT_LEGACY)
4088 il->active_rate |= (1 << rate->hw_value);
4091 D_RATE("Set active_rate = %0x\n", il->active_rate);
4093 il->staging.cck_basic_rates =
4094 (IL_CCK_BASIC_RATES_MASK >> IL_FIRST_CCK_RATE) & 0xF;
4096 il->staging.ofdm_basic_rates =
4097 (IL_OFDM_BASIC_RATES_MASK >> IL_FIRST_OFDM_RATE) & 0xFF;
4099 EXPORT_SYMBOL(il_set_rate);
4102 il_chswitch_done(struct il_priv *il, bool is_success)
4104 if (test_bit(S_EXIT_PENDING, &il->status))
4107 if (test_and_clear_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
4108 ieee80211_chswitch_done(il->vif, is_success);
4110 EXPORT_SYMBOL(il_chswitch_done);
4113 il_hdl_csa(struct il_priv *il, struct il_rx_buf *rxb)
4115 struct il_rx_pkt *pkt = rxb_addr(rxb);
4116 struct il_csa_notification *csa = &(pkt->u.csa_notif);
4117 struct il_rxon_cmd *rxon = (void *)&il->active;
4119 if (!test_bit(S_CHANNEL_SWITCH_PENDING, &il->status))
4122 if (!le32_to_cpu(csa->status) && csa->channel == il->switch_channel) {
4123 rxon->channel = csa->channel;
4124 il->staging.channel = csa->channel;
4125 D_11H("CSA notif: channel %d\n", le16_to_cpu(csa->channel));
4126 il_chswitch_done(il, true);
4128 IL_ERR("CSA notif (fail) : channel %d\n",
4129 le16_to_cpu(csa->channel));
4130 il_chswitch_done(il, false);
4133 EXPORT_SYMBOL(il_hdl_csa);
4135 #ifdef CONFIG_IWLEGACY_DEBUG
4137 il_print_rx_config_cmd(struct il_priv *il)
4139 struct il_rxon_cmd *rxon = &il->staging;
4141 D_RADIO("RX CONFIG:\n");
4142 il_print_hex_dump(il, IL_DL_RADIO, (u8 *) rxon, sizeof(*rxon));
4143 D_RADIO("u16 channel: 0x%x\n", le16_to_cpu(rxon->channel));
4144 D_RADIO("u32 flags: 0x%08X\n", le32_to_cpu(rxon->flags));
4145 D_RADIO("u32 filter_flags: 0x%08x\n", le32_to_cpu(rxon->filter_flags));
4146 D_RADIO("u8 dev_type: 0x%x\n", rxon->dev_type);
4147 D_RADIO("u8 ofdm_basic_rates: 0x%02x\n", rxon->ofdm_basic_rates);
4148 D_RADIO("u8 cck_basic_rates: 0x%02x\n", rxon->cck_basic_rates);
4149 D_RADIO("u8[6] node_addr: %pM\n", rxon->node_addr);
4150 D_RADIO("u8[6] bssid_addr: %pM\n", rxon->bssid_addr);
4151 D_RADIO("u16 assoc_id: 0x%x\n", le16_to_cpu(rxon->assoc_id));
4153 EXPORT_SYMBOL(il_print_rx_config_cmd);
4156 * il_irq_handle_error - called for HW or SW error interrupt from card
4159 il_irq_handle_error(struct il_priv *il)
4161 /* Set the FW error flag -- cleared on il_down */
4162 set_bit(S_FW_ERROR, &il->status);
4164 /* Cancel currently queued command. */
4165 clear_bit(S_HCMD_ACTIVE, &il->status);
4167 IL_ERR("Loaded firmware version: %s\n", il->hw->wiphy->fw_version);
4169 il->ops->dump_nic_error_log(il);
4170 if (il->ops->dump_fh)
4171 il->ops->dump_fh(il, NULL, false);
4172 #ifdef CONFIG_IWLEGACY_DEBUG
4173 if (il_get_debug_level(il) & IL_DL_FW_ERRORS)
4174 il_print_rx_config_cmd(il);
4177 wake_up(&il->wait_command_queue);
4179 /* Keep the restart process from trying to send host
4180 * commands by clearing the INIT status bit */
4181 clear_bit(S_READY, &il->status);
4183 if (!test_bit(S_EXIT_PENDING, &il->status)) {
4184 IL_DBG(IL_DL_FW_ERRORS,
4185 "Restarting adapter due to uCode error.\n");
4187 if (il->cfg->mod_params->restart_fw)
4188 queue_work(il->workqueue, &il->restart);
4191 EXPORT_SYMBOL(il_irq_handle_error);
4194 _il_apm_stop_master(struct il_priv *il)
4198 /* stop device's busmaster DMA activity */
4199 _il_set_bit(il, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
4202 _il_poll_bit(il, CSR_RESET, CSR_RESET_REG_FLAG_MASTER_DISABLED,
4203 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
4205 IL_WARN("Master Disable Timed Out, 100 usec\n");
4207 D_INFO("stop master\n");
4213 _il_apm_stop(struct il_priv *il)
4215 lockdep_assert_held(&il->reg_lock);
4217 D_INFO("Stop card, put in low power state\n");
4219 /* Stop device's DMA activity */
4220 _il_apm_stop_master(il);
4222 /* Reset the entire device */
4223 _il_set_bit(il, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
4228 * Clear "initialization complete" bit to move adapter from
4229 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
4231 _il_clear_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
4233 EXPORT_SYMBOL(_il_apm_stop);
4236 il_apm_stop(struct il_priv *il)
4238 unsigned long flags;
4240 spin_lock_irqsave(&il->reg_lock, flags);
4242 spin_unlock_irqrestore(&il->reg_lock, flags);
4244 EXPORT_SYMBOL(il_apm_stop);
4247 * Start up NIC's basic functionality after it has been reset
4248 * (e.g. after platform boot, or shutdown via il_apm_stop())
4249 * NOTE: This does not load uCode nor start the embedded processor
4252 il_apm_init(struct il_priv *il)
4257 D_INFO("Init card's basic functions\n");
4260 * Use "set_bit" below rather than "write", to preserve any hardware
4261 * bits already set by default after reset.
4264 /* Disable L0S exit timer (platform NMI Work/Around) */
4265 il_set_bit(il, CSR_GIO_CHICKEN_BITS,
4266 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
4269 * Disable L0s without affecting L1;
4270 * don't wait for ICH L0s (ICH bug W/A)
4272 il_set_bit(il, CSR_GIO_CHICKEN_BITS,
4273 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
4275 /* Set FH wait threshold to maximum (HW error during stress W/A) */
4276 il_set_bit(il, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
4279 * Enable HAP INTA (interrupt from management bus) to
4280 * wake device's PCI Express link L1a -> L0s
4281 * NOTE: This is no-op for 3945 (non-existent bit)
4283 il_set_bit(il, CSR_HW_IF_CONFIG_REG,
4284 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
4287 * HW bug W/A for instability in PCIe bus L0->L0S->L1 transition.
4288 * Check if BIOS (or OS) enabled L1-ASPM on this device.
4289 * If so (likely), disable L0S, so device moves directly L0->L1;
4290 * costs negligible amount of power savings.
4291 * If not (unlikely), enable L0S, so there is at least some
4292 * power savings, even without L1.
4294 if (il->cfg->set_l0s) {
4295 pcie_capability_read_word(il->pci_dev, PCI_EXP_LNKCTL, &lctl);
4296 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
4297 /* L1-ASPM enabled; disable(!) L0S */
4298 il_set_bit(il, CSR_GIO_REG,
4299 CSR_GIO_REG_VAL_L0S_ENABLED);
4300 D_POWER("L1 Enabled; Disabling L0S\n");
4302 /* L1-ASPM disabled; enable(!) L0S */
4303 il_clear_bit(il, CSR_GIO_REG,
4304 CSR_GIO_REG_VAL_L0S_ENABLED);
4305 D_POWER("L1 Disabled; Enabling L0S\n");
4309 /* Configure analog phase-lock-loop before activating to D0A */
4310 if (il->cfg->pll_cfg_val)
4311 il_set_bit(il, CSR_ANA_PLL_CFG,
4312 il->cfg->pll_cfg_val);
4315 * Set "initialization complete" bit to move adapter from
4316 * D0U* --> D0A* (powered-up active) state.
4318 il_set_bit(il, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
4321 * Wait for clock stabilization; once stabilized, access to
4322 * device-internal resources is supported, e.g. il_wr_prph()
4323 * and accesses to uCode SRAM.
4326 _il_poll_bit(il, CSR_GP_CNTRL,
4327 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
4328 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
4330 D_INFO("Failed to init the card\n");
4335 * Enable DMA and BSM (if used) clocks, wait for them to stabilize.
4336 * BSM (Boostrap State Machine) is only in 3945 and 4965.
4338 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
4339 * do not disable clocks. This preserves any hardware bits already
4340 * set by default in "CLK_CTRL_REG" after reset.
4342 if (il->cfg->use_bsm)
4343 il_wr_prph(il, APMG_CLK_EN_REG,
4344 APMG_CLK_VAL_DMA_CLK_RQT | APMG_CLK_VAL_BSM_CLK_RQT);
4346 il_wr_prph(il, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
4349 /* Disable L1-Active */
4350 il_set_bits_prph(il, APMG_PCIDEV_STT_REG,
4351 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
4356 EXPORT_SYMBOL(il_apm_init);
4359 il_set_tx_power(struct il_priv *il, s8 tx_power, bool force)
4365 lockdep_assert_held(&il->mutex);
4367 if (il->tx_power_user_lmt == tx_power && !force)
4370 if (!il->ops->send_tx_power)
4373 /* 0 dBm mean 1 milliwatt */
4375 IL_WARN("Requested user TXPOWER %d below 1 mW.\n", tx_power);
4379 if (tx_power > il->tx_power_device_lmt) {
4380 IL_WARN("Requested user TXPOWER %d above upper limit %d.\n",
4381 tx_power, il->tx_power_device_lmt);
4385 if (!il_is_ready_rf(il))
4388 /* scan complete and commit_rxon use tx_power_next value,
4389 * it always need to be updated for newest request */
4390 il->tx_power_next = tx_power;
4392 /* do not set tx power when scanning or channel changing */
4393 defer = test_bit(S_SCANNING, &il->status) ||
4394 memcmp(&il->active, &il->staging, sizeof(il->staging));
4395 if (defer && !force) {
4396 D_INFO("Deferring tx power set\n");
4400 prev_tx_power = il->tx_power_user_lmt;
4401 il->tx_power_user_lmt = tx_power;
4403 ret = il->ops->send_tx_power(il);
4405 /* if fail to set tx_power, restore the orig. tx power */
4407 il->tx_power_user_lmt = prev_tx_power;
4408 il->tx_power_next = prev_tx_power;
4412 EXPORT_SYMBOL(il_set_tx_power);
4415 il_send_bt_config(struct il_priv *il)
4417 struct il_bt_cmd bt_cmd = {
4418 .lead_time = BT_LEAD_TIME_DEF,
4419 .max_kill = BT_MAX_KILL_DEF,
4424 if (!bt_coex_active)
4425 bt_cmd.flags = BT_COEX_DISABLE;
4427 bt_cmd.flags = BT_COEX_ENABLE;
4429 D_INFO("BT coex %s\n",
4430 (bt_cmd.flags == BT_COEX_DISABLE) ? "disable" : "active");
4432 if (il_send_cmd_pdu(il, C_BT_CONFIG, sizeof(struct il_bt_cmd), &bt_cmd))
4433 IL_ERR("failed to send BT Coex Config\n");
4435 EXPORT_SYMBOL(il_send_bt_config);
4438 il_send_stats_request(struct il_priv *il, u8 flags, bool clear)
4440 struct il_stats_cmd stats_cmd = {
4441 .configuration_flags = clear ? IL_STATS_CONF_CLEAR_STATS : 0,
4444 if (flags & CMD_ASYNC)
4445 return il_send_cmd_pdu_async(il, C_STATS, sizeof(struct il_stats_cmd),
4448 return il_send_cmd_pdu(il, C_STATS, sizeof(struct il_stats_cmd),
4451 EXPORT_SYMBOL(il_send_stats_request);
4454 il_hdl_pm_sleep(struct il_priv *il, struct il_rx_buf *rxb)
4456 #ifdef CONFIG_IWLEGACY_DEBUG
4457 struct il_rx_pkt *pkt = rxb_addr(rxb);
4458 struct il_sleep_notification *sleep = &(pkt->u.sleep_notif);
4459 D_RX("sleep mode: %d, src: %d\n",
4460 sleep->pm_sleep_mode, sleep->pm_wakeup_src);
4463 EXPORT_SYMBOL(il_hdl_pm_sleep);
4466 il_hdl_pm_debug_stats(struct il_priv *il, struct il_rx_buf *rxb)
4468 struct il_rx_pkt *pkt = rxb_addr(rxb);
4469 u32 len = le32_to_cpu(pkt->len_n_flags) & IL_RX_FRAME_SIZE_MSK;
4470 D_RADIO("Dumping %d bytes of unhandled notification for %s:\n", len,
4471 il_get_cmd_string(pkt->hdr.cmd));
4472 il_print_hex_dump(il, IL_DL_RADIO, pkt->u.raw, len);
4474 EXPORT_SYMBOL(il_hdl_pm_debug_stats);
4477 il_hdl_error(struct il_priv *il, struct il_rx_buf *rxb)
4479 struct il_rx_pkt *pkt = rxb_addr(rxb);
4481 IL_ERR("Error Reply type 0x%08X cmd %s (0x%02X) "
4482 "seq 0x%04X ser 0x%08X\n",
4483 le32_to_cpu(pkt->u.err_resp.error_type),
4484 il_get_cmd_string(pkt->u.err_resp.cmd_id),
4485 pkt->u.err_resp.cmd_id,
4486 le16_to_cpu(pkt->u.err_resp.bad_cmd_seq_num),
4487 le32_to_cpu(pkt->u.err_resp.error_info));
4489 EXPORT_SYMBOL(il_hdl_error);
4492 il_clear_isr_stats(struct il_priv *il)
4494 memset(&il->isr_stats, 0, sizeof(il->isr_stats));
4498 il_mac_conf_tx(struct ieee80211_hw *hw, struct ieee80211_vif *vif, u16 queue,
4499 const struct ieee80211_tx_queue_params *params)
4501 struct il_priv *il = hw->priv;
4502 unsigned long flags;
4505 D_MAC80211("enter\n");
4507 if (!il_is_ready_rf(il)) {
4508 D_MAC80211("leave - RF not ready\n");
4512 if (queue >= AC_NUM) {
4513 D_MAC80211("leave - queue >= AC_NUM %d\n", queue);
4517 q = AC_NUM - 1 - queue;
4519 spin_lock_irqsave(&il->lock, flags);
4521 il->qos_data.def_qos_parm.ac[q].cw_min =
4522 cpu_to_le16(params->cw_min);
4523 il->qos_data.def_qos_parm.ac[q].cw_max =
4524 cpu_to_le16(params->cw_max);
4525 il->qos_data.def_qos_parm.ac[q].aifsn = params->aifs;
4526 il->qos_data.def_qos_parm.ac[q].edca_txop =
4527 cpu_to_le16((params->txop * 32));
4529 il->qos_data.def_qos_parm.ac[q].reserved1 = 0;
4531 spin_unlock_irqrestore(&il->lock, flags);
4533 D_MAC80211("leave\n");
4536 EXPORT_SYMBOL(il_mac_conf_tx);
4539 il_mac_tx_last_beacon(struct ieee80211_hw *hw)
4541 struct il_priv *il = hw->priv;
4544 D_MAC80211("enter\n");
4546 ret = (il->ibss_manager == IL_IBSS_MANAGER);
4548 D_MAC80211("leave ret %d\n", ret);
4551 EXPORT_SYMBOL_GPL(il_mac_tx_last_beacon);
4554 il_set_mode(struct il_priv *il)
4556 il_connection_init_rx_config(il);
4558 if (il->ops->set_rxon_chain)
4559 il->ops->set_rxon_chain(il);
4561 return il_commit_rxon(il);
4565 il_mac_add_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
4567 struct il_priv *il = hw->priv;
4571 mutex_lock(&il->mutex);
4572 D_MAC80211("enter: type %d, addr %pM\n", vif->type, vif->addr);
4574 if (!il_is_ready_rf(il)) {
4575 IL_WARN("Try to add interface when device not ready\n");
4581 * We do not support multiple virtual interfaces, but on hardware reset
4582 * we have to add the same interface again.
4584 reset = (il->vif == vif);
4585 if (il->vif && !reset) {
4591 il->iw_mode = vif->type;
4593 err = il_set_mode(il);
4595 IL_WARN("Fail to set mode %d\n", vif->type);
4598 il->iw_mode = NL80211_IFTYPE_STATION;
4603 D_MAC80211("leave err %d\n", err);
4604 mutex_unlock(&il->mutex);
4608 EXPORT_SYMBOL(il_mac_add_interface);
4611 il_teardown_interface(struct il_priv *il, struct ieee80211_vif *vif)
4613 lockdep_assert_held(&il->mutex);
4615 if (il->scan_vif == vif) {
4616 il_scan_cancel_timeout(il, 200);
4617 il_force_scan_end(il);
4624 il_mac_remove_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
4626 struct il_priv *il = hw->priv;
4628 mutex_lock(&il->mutex);
4629 D_MAC80211("enter: type %d, addr %pM\n", vif->type, vif->addr);
4631 WARN_ON(il->vif != vif);
4633 il->iw_mode = NL80211_IFTYPE_UNSPECIFIED;
4634 il_teardown_interface(il, vif);
4635 memset(il->bssid, 0, ETH_ALEN);
4637 D_MAC80211("leave\n");
4638 mutex_unlock(&il->mutex);
4640 EXPORT_SYMBOL(il_mac_remove_interface);
4643 il_alloc_txq_mem(struct il_priv *il)
4647 kzalloc(sizeof(struct il_tx_queue) *
4648 il->cfg->num_of_queues, GFP_KERNEL);
4650 IL_ERR("Not enough memory for txq\n");
4655 EXPORT_SYMBOL(il_alloc_txq_mem);
4658 il_free_txq_mem(struct il_priv *il)
4663 EXPORT_SYMBOL(il_free_txq_mem);
4666 il_force_reset(struct il_priv *il, bool external)
4668 struct il_force_reset *force_reset;
4670 if (test_bit(S_EXIT_PENDING, &il->status))
4673 force_reset = &il->force_reset;
4674 force_reset->reset_request_count++;
4676 if (force_reset->last_force_reset_jiffies &&
4677 time_after(force_reset->last_force_reset_jiffies +
4678 force_reset->reset_duration, jiffies)) {
4679 D_INFO("force reset rejected\n");
4680 force_reset->reset_reject_count++;
4684 force_reset->reset_success_count++;
4685 force_reset->last_force_reset_jiffies = jiffies;
4688 * if the request is from external(ex: debugfs),
4689 * then always perform the request in regardless the module
4691 * if the request is from internal (uCode error or driver
4692 * detect failure), then fw_restart module parameter
4693 * need to be check before performing firmware reload
4696 if (!external && !il->cfg->mod_params->restart_fw) {
4697 D_INFO("Cancel firmware reload based on "
4698 "module parameter setting\n");
4702 IL_ERR("On demand firmware reload\n");
4704 /* Set the FW error flag -- cleared on il_down */
4705 set_bit(S_FW_ERROR, &il->status);
4706 wake_up(&il->wait_command_queue);
4708 * Keep the restart process from trying to send host
4709 * commands by clearing the INIT status bit
4711 clear_bit(S_READY, &il->status);
4712 queue_work(il->workqueue, &il->restart);
4716 EXPORT_SYMBOL(il_force_reset);
4719 il_mac_change_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
4720 enum nl80211_iftype newtype, bool newp2p)
4722 struct il_priv *il = hw->priv;
4725 mutex_lock(&il->mutex);
4726 D_MAC80211("enter: type %d, addr %pM newtype %d newp2p %d\n",
4727 vif->type, vif->addr, newtype, newp2p);
4734 if (!il->vif || !il_is_ready_rf(il)) {
4736 * Huh? But wait ... this can maybe happen when
4737 * we're in the middle of a firmware restart!
4744 vif->type = newtype;
4746 il->iw_mode = newtype;
4747 il_teardown_interface(il, vif);
4751 D_MAC80211("leave err %d\n", err);
4752 mutex_unlock(&il->mutex);
4756 EXPORT_SYMBOL(il_mac_change_interface);
4758 void il_mac_flush(struct ieee80211_hw *hw, u32 queues, bool drop)
4760 struct il_priv *il = hw->priv;
4761 unsigned long timeout = jiffies + msecs_to_jiffies(500);
4764 mutex_lock(&il->mutex);
4765 D_MAC80211("enter\n");
4767 if (il->txq == NULL)
4770 for (i = 0; i < il->hw_params.max_txq_num; i++) {
4773 if (i == il->cmd_queue)
4777 if (q->read_ptr == q->write_ptr)
4780 if (time_after(jiffies, timeout)) {
4781 IL_ERR("Failed to flush queue %d\n", q->id);
4788 D_MAC80211("leave\n");
4789 mutex_unlock(&il->mutex);
4791 EXPORT_SYMBOL(il_mac_flush);
4794 * On every watchdog tick we check (latest) time stamp. If it does not
4795 * change during timeout period and queue is not empty we reset firmware.
4798 il_check_stuck_queue(struct il_priv *il, int cnt)
4800 struct il_tx_queue *txq = &il->txq[cnt];
4801 struct il_queue *q = &txq->q;
4802 unsigned long timeout;
4803 unsigned long now = jiffies;
4806 if (q->read_ptr == q->write_ptr) {
4807 txq->time_stamp = now;
4813 msecs_to_jiffies(il->cfg->wd_timeout);
4815 if (time_after(now, timeout)) {
4816 IL_ERR("Queue %d stuck for %u ms.\n", q->id,
4817 jiffies_to_msecs(now - txq->time_stamp));
4818 ret = il_force_reset(il, false);
4819 return (ret == -EAGAIN) ? 0 : 1;
4826 * Making watchdog tick be a quarter of timeout assure we will
4827 * discover the queue hung between timeout and 1.25*timeout
4829 #define IL_WD_TICK(timeout) ((timeout) / 4)
4832 * Watchdog timer callback, we check each tx queue for stuck, if if hung
4833 * we reset the firmware. If everything is fine just rearm the timer.
4836 il_bg_watchdog(unsigned long data)
4838 struct il_priv *il = (struct il_priv *)data;
4840 unsigned long timeout;
4842 if (test_bit(S_EXIT_PENDING, &il->status))
4845 timeout = il->cfg->wd_timeout;
4849 /* monitor and check for stuck cmd queue */
4850 if (il_check_stuck_queue(il, il->cmd_queue))
4853 /* monitor and check for other stuck queues */
4854 for (cnt = 0; cnt < il->hw_params.max_txq_num; cnt++) {
4855 /* skip as we already checked the command queue */
4856 if (cnt == il->cmd_queue)
4858 if (il_check_stuck_queue(il, cnt))
4862 mod_timer(&il->watchdog,
4863 jiffies + msecs_to_jiffies(IL_WD_TICK(timeout)));
4865 EXPORT_SYMBOL(il_bg_watchdog);
4868 il_setup_watchdog(struct il_priv *il)
4870 unsigned int timeout = il->cfg->wd_timeout;
4873 mod_timer(&il->watchdog,
4874 jiffies + msecs_to_jiffies(IL_WD_TICK(timeout)));
4876 del_timer(&il->watchdog);
4878 EXPORT_SYMBOL(il_setup_watchdog);
4881 * extended beacon time format
4882 * time in usec will be changed into a 32-bit value in extended:internal format
4883 * the extended part is the beacon counts
4884 * the internal part is the time in usec within one beacon interval
4887 il_usecs_to_beacons(struct il_priv *il, u32 usec, u32 beacon_interval)
4891 u32 interval = beacon_interval * TIME_UNIT;
4893 if (!interval || !usec)
4898 interval) & (il_beacon_time_mask_high(il,
4900 beacon_time_tsf_bits) >> il->
4901 hw_params.beacon_time_tsf_bits);
4903 (usec % interval) & il_beacon_time_mask_low(il,
4905 beacon_time_tsf_bits);
4907 return (quot << il->hw_params.beacon_time_tsf_bits) + rem;
4909 EXPORT_SYMBOL(il_usecs_to_beacons);
4911 /* base is usually what we get from ucode with each received frame,
4912 * the same as HW timer counter counting down
4915 il_add_beacon_time(struct il_priv *il, u32 base, u32 addon,
4916 u32 beacon_interval)
4918 u32 base_low = base & il_beacon_time_mask_low(il,
4920 beacon_time_tsf_bits);
4921 u32 addon_low = addon & il_beacon_time_mask_low(il,
4923 beacon_time_tsf_bits);
4924 u32 interval = beacon_interval * TIME_UNIT;
4925 u32 res = (base & il_beacon_time_mask_high(il,
4927 beacon_time_tsf_bits)) +
4928 (addon & il_beacon_time_mask_high(il,
4930 beacon_time_tsf_bits));
4932 if (base_low > addon_low)
4933 res += base_low - addon_low;
4934 else if (base_low < addon_low) {
4935 res += interval + base_low - addon_low;
4936 res += (1 << il->hw_params.beacon_time_tsf_bits);
4938 res += (1 << il->hw_params.beacon_time_tsf_bits);
4940 return cpu_to_le32(res);
4942 EXPORT_SYMBOL(il_add_beacon_time);
4944 #ifdef CONFIG_PM_SLEEP
4947 il_pci_suspend(struct device *device)
4949 struct pci_dev *pdev = to_pci_dev(device);
4950 struct il_priv *il = pci_get_drvdata(pdev);
4953 * This function is called when system goes into suspend state
4954 * mac80211 will call il_mac_stop() from the mac80211 suspend function
4955 * first but since il_mac_stop() has no knowledge of who the caller is,
4956 * it will not call apm_ops.stop() to stop the DMA operation.
4957 * Calling apm_ops.stop here to make sure we stop the DMA.
4965 il_pci_resume(struct device *device)
4967 struct pci_dev *pdev = to_pci_dev(device);
4968 struct il_priv *il = pci_get_drvdata(pdev);
4969 bool hw_rfkill = false;
4972 * We disable the RETRY_TIMEOUT register (0x41) to keep
4973 * PCI Tx retries from interfering with C3 CPU state.
4975 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
4977 il_enable_interrupts(il);
4979 if (!(_il_rd(il, CSR_GP_CNTRL) & CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW))
4983 set_bit(S_RFKILL, &il->status);
4985 clear_bit(S_RFKILL, &il->status);
4987 wiphy_rfkill_set_hw_state(il->hw->wiphy, hw_rfkill);
4992 SIMPLE_DEV_PM_OPS(il_pm_ops, il_pci_suspend, il_pci_resume);
4993 EXPORT_SYMBOL(il_pm_ops);
4995 #endif /* CONFIG_PM_SLEEP */
4998 il_update_qos(struct il_priv *il)
5000 if (test_bit(S_EXIT_PENDING, &il->status))
5003 il->qos_data.def_qos_parm.qos_flags = 0;
5005 if (il->qos_data.qos_active)
5006 il->qos_data.def_qos_parm.qos_flags |=
5007 QOS_PARAM_FLG_UPDATE_EDCA_MSK;
5010 il->qos_data.def_qos_parm.qos_flags |= QOS_PARAM_FLG_TGN_MSK;
5012 D_QOS("send QoS cmd with Qos active=%d FLAGS=0x%X\n",
5013 il->qos_data.qos_active, il->qos_data.def_qos_parm.qos_flags);
5015 il_send_cmd_pdu_async(il, C_QOS_PARAM, sizeof(struct il_qosparam_cmd),
5016 &il->qos_data.def_qos_parm, NULL);
5020 * il_mac_config - mac80211 config callback
5023 il_mac_config(struct ieee80211_hw *hw, u32 changed)
5025 struct il_priv *il = hw->priv;
5026 const struct il_channel_info *ch_info;
5027 struct ieee80211_conf *conf = &hw->conf;
5028 struct ieee80211_channel *channel = conf->chandef.chan;
5029 struct il_ht_config *ht_conf = &il->current_ht_config;
5030 unsigned long flags = 0;
5033 int scan_active = 0;
5034 bool ht_changed = false;
5036 mutex_lock(&il->mutex);
5037 D_MAC80211("enter: channel %d changed 0x%X\n", channel->hw_value,
5040 if (unlikely(test_bit(S_SCANNING, &il->status))) {
5042 D_MAC80211("scan active\n");
5046 (IEEE80211_CONF_CHANGE_SMPS | IEEE80211_CONF_CHANGE_CHANNEL)) {
5047 /* mac80211 uses static for non-HT which is what we want */
5048 il->current_ht_config.smps = conf->smps_mode;
5051 * Recalculate chain counts.
5053 * If monitor mode is enabled then mac80211 will
5054 * set up the SM PS mode to OFF if an HT channel is
5057 if (il->ops->set_rxon_chain)
5058 il->ops->set_rxon_chain(il);
5061 /* during scanning mac80211 will delay channel setting until
5062 * scan finish with changed = 0
5064 if (!changed || (changed & IEEE80211_CONF_CHANGE_CHANNEL)) {
5069 ch = channel->hw_value;
5070 ch_info = il_get_channel_info(il, channel->band, ch);
5071 if (!il_is_channel_valid(ch_info)) {
5072 D_MAC80211("leave - invalid channel\n");
5077 if (il->iw_mode == NL80211_IFTYPE_ADHOC &&
5078 !il_is_channel_ibss(ch_info)) {
5079 D_MAC80211("leave - not IBSS channel\n");
5084 spin_lock_irqsave(&il->lock, flags);
5086 /* Configure HT40 channels */
5087 if (il->ht.enabled != conf_is_ht(conf)) {
5088 il->ht.enabled = conf_is_ht(conf);
5091 if (il->ht.enabled) {
5092 if (conf_is_ht40_minus(conf)) {
5093 il->ht.extension_chan_offset =
5094 IEEE80211_HT_PARAM_CHA_SEC_BELOW;
5095 il->ht.is_40mhz = true;
5096 } else if (conf_is_ht40_plus(conf)) {
5097 il->ht.extension_chan_offset =
5098 IEEE80211_HT_PARAM_CHA_SEC_ABOVE;
5099 il->ht.is_40mhz = true;
5101 il->ht.extension_chan_offset =
5102 IEEE80211_HT_PARAM_CHA_SEC_NONE;
5103 il->ht.is_40mhz = false;
5106 il->ht.is_40mhz = false;
5109 * Default to no protection. Protection mode will
5110 * later be set from BSS config in il_ht_conf
5112 il->ht.protection = IEEE80211_HT_OP_MODE_PROTECTION_NONE;
5114 /* if we are switching from ht to 2.4 clear flags
5115 * from any ht related info since 2.4 does not
5117 if ((le16_to_cpu(il->staging.channel) != ch))
5118 il->staging.flags = 0;
5120 il_set_rxon_channel(il, channel);
5121 il_set_rxon_ht(il, ht_conf);
5123 il_set_flags_for_band(il, channel->band, il->vif);
5125 spin_unlock_irqrestore(&il->lock, flags);
5127 if (il->ops->update_bcast_stations)
5128 ret = il->ops->update_bcast_stations(il);
5131 /* The list of supported rates and rate mask can be different
5132 * for each band; since the band may have changed, reset
5133 * the rate mask to what mac80211 lists */
5137 if (changed & (IEEE80211_CONF_CHANGE_PS | IEEE80211_CONF_CHANGE_IDLE)) {
5138 il->power_data.ps_disabled = !(conf->flags & IEEE80211_CONF_PS);
5139 ret = il_power_update_mode(il, false);
5141 D_MAC80211("Error setting sleep level\n");
5144 if (changed & IEEE80211_CONF_CHANGE_POWER) {
5145 D_MAC80211("TX Power old=%d new=%d\n", il->tx_power_user_lmt,
5148 il_set_tx_power(il, conf->power_level, false);
5151 if (!il_is_ready(il)) {
5152 D_MAC80211("leave - not ready\n");
5159 if (memcmp(&il->active, &il->staging, sizeof(il->staging)))
5162 D_INFO("Not re-sending same RXON configuration.\n");
5167 D_MAC80211("leave ret %d\n", ret);
5168 mutex_unlock(&il->mutex);
5172 EXPORT_SYMBOL(il_mac_config);
5175 il_mac_reset_tsf(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
5177 struct il_priv *il = hw->priv;
5178 unsigned long flags;
5180 mutex_lock(&il->mutex);
5181 D_MAC80211("enter: type %d, addr %pM\n", vif->type, vif->addr);
5183 spin_lock_irqsave(&il->lock, flags);
5185 memset(&il->current_ht_config, 0, sizeof(struct il_ht_config));
5187 /* new association get rid of ibss beacon skb */
5189 dev_kfree_skb(il->beacon_skb);
5190 il->beacon_skb = NULL;
5193 spin_unlock_irqrestore(&il->lock, flags);
5195 il_scan_cancel_timeout(il, 100);
5196 if (!il_is_ready_rf(il)) {
5197 D_MAC80211("leave - not ready\n");
5198 mutex_unlock(&il->mutex);
5202 /* we are restarting association process */
5203 il->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
5208 D_MAC80211("leave\n");
5209 mutex_unlock(&il->mutex);
5211 EXPORT_SYMBOL(il_mac_reset_tsf);
5214 il_ht_conf(struct il_priv *il, struct ieee80211_vif *vif)
5216 struct il_ht_config *ht_conf = &il->current_ht_config;
5217 struct ieee80211_sta *sta;
5218 struct ieee80211_bss_conf *bss_conf = &vif->bss_conf;
5220 D_ASSOC("enter:\n");
5222 if (!il->ht.enabled)
5226 bss_conf->ht_operation_mode & IEEE80211_HT_OP_MODE_PROTECTION;
5227 il->ht.non_gf_sta_present =
5229 ht_operation_mode & IEEE80211_HT_OP_MODE_NON_GF_STA_PRSNT);
5231 ht_conf->single_chain_sufficient = false;
5233 switch (vif->type) {
5234 case NL80211_IFTYPE_STATION:
5236 sta = ieee80211_find_sta(vif, bss_conf->bssid);
5238 struct ieee80211_sta_ht_cap *ht_cap = &sta->ht_cap;
5243 tx_params & IEEE80211_HT_MCS_TX_MAX_STREAMS_MASK)
5244 >> IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT;
5247 if (ht_cap->mcs.rx_mask[1] == 0 &&
5248 ht_cap->mcs.rx_mask[2] == 0)
5249 ht_conf->single_chain_sufficient = true;
5250 if (maxstreams <= 1)
5251 ht_conf->single_chain_sufficient = true;
5254 * If at all, this can only happen through a race
5255 * when the AP disconnects us while we're still
5256 * setting up the connection, in that case mac80211
5257 * will soon tell us about that.
5259 ht_conf->single_chain_sufficient = true;
5263 case NL80211_IFTYPE_ADHOC:
5264 ht_conf->single_chain_sufficient = true;
5274 il_set_no_assoc(struct il_priv *il, struct ieee80211_vif *vif)
5277 * inform the ucode that there is no longer an
5278 * association and that no more packets should be
5281 il->staging.filter_flags &= ~RXON_FILTER_ASSOC_MSK;
5282 il->staging.assoc_id = 0;
5287 il_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
5289 struct il_priv *il = hw->priv;
5290 unsigned long flags;
5292 struct sk_buff *skb = ieee80211_beacon_get(hw, vif);
5297 D_MAC80211("enter\n");
5299 lockdep_assert_held(&il->mutex);
5301 if (!il->beacon_enabled) {
5302 IL_ERR("update beacon with no beaconing enabled\n");
5307 spin_lock_irqsave(&il->lock, flags);
5310 dev_kfree_skb(il->beacon_skb);
5312 il->beacon_skb = skb;
5314 timestamp = ((struct ieee80211_mgmt *)skb->data)->u.beacon.timestamp;
5315 il->timestamp = le64_to_cpu(timestamp);
5317 D_MAC80211("leave\n");
5318 spin_unlock_irqrestore(&il->lock, flags);
5320 if (!il_is_ready_rf(il)) {
5321 D_MAC80211("leave - RF not ready\n");
5325 il->ops->post_associate(il);
5329 il_mac_bss_info_changed(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
5330 struct ieee80211_bss_conf *bss_conf, u32 changes)
5332 struct il_priv *il = hw->priv;
5335 mutex_lock(&il->mutex);
5336 D_MAC80211("enter: changes 0x%x\n", changes);
5338 if (!il_is_alive(il)) {
5339 D_MAC80211("leave - not alive\n");
5340 mutex_unlock(&il->mutex);
5344 if (changes & BSS_CHANGED_QOS) {
5345 unsigned long flags;
5347 spin_lock_irqsave(&il->lock, flags);
5348 il->qos_data.qos_active = bss_conf->qos;
5350 spin_unlock_irqrestore(&il->lock, flags);
5353 if (changes & BSS_CHANGED_BEACON_ENABLED) {
5354 /* FIXME: can we remove beacon_enabled ? */
5355 if (vif->bss_conf.enable_beacon)
5356 il->beacon_enabled = true;
5358 il->beacon_enabled = false;
5361 if (changes & BSS_CHANGED_BSSID) {
5362 D_MAC80211("BSSID %pM\n", bss_conf->bssid);
5365 * On passive channel we wait with blocked queues to see if
5366 * there is traffic on that channel. If no frame will be
5367 * received (what is very unlikely since scan detects AP on
5368 * that channel, but theoretically possible), mac80211 associate
5369 * procedure will time out and mac80211 will call us with NULL
5370 * bssid. We have to unblock queues on such condition.
5372 if (is_zero_ether_addr(bss_conf->bssid))
5373 il_wake_queues_by_reason(il, IL_STOP_REASON_PASSIVE);
5376 * If there is currently a HW scan going on in the background,
5377 * then we need to cancel it, otherwise sometimes we are not
5378 * able to authenticate (FIXME: why ?)
5380 if (il_scan_cancel_timeout(il, 100)) {
5381 D_MAC80211("leave - scan abort failed\n");
5382 mutex_unlock(&il->mutex);
5386 /* mac80211 only sets assoc when in STATION mode */
5387 memcpy(il->staging.bssid_addr, bss_conf->bssid, ETH_ALEN);
5389 /* FIXME: currently needed in a few places */
5390 memcpy(il->bssid, bss_conf->bssid, ETH_ALEN);
5394 * This needs to be after setting the BSSID in case
5395 * mac80211 decides to do both changes at once because
5396 * it will invoke post_associate.
5398 if (vif->type == NL80211_IFTYPE_ADHOC && (changes & BSS_CHANGED_BEACON))
5399 il_beacon_update(hw, vif);
5401 if (changes & BSS_CHANGED_ERP_PREAMBLE) {
5402 D_MAC80211("ERP_PREAMBLE %d\n", bss_conf->use_short_preamble);
5403 if (bss_conf->use_short_preamble)
5404 il->staging.flags |= RXON_FLG_SHORT_PREAMBLE_MSK;
5406 il->staging.flags &= ~RXON_FLG_SHORT_PREAMBLE_MSK;
5409 if (changes & BSS_CHANGED_ERP_CTS_PROT) {
5410 D_MAC80211("ERP_CTS %d\n", bss_conf->use_cts_prot);
5411 if (bss_conf->use_cts_prot && il->band != IEEE80211_BAND_5GHZ)
5412 il->staging.flags |= RXON_FLG_TGG_PROTECT_MSK;
5414 il->staging.flags &= ~RXON_FLG_TGG_PROTECT_MSK;
5415 if (bss_conf->use_cts_prot)
5416 il->staging.flags |= RXON_FLG_SELF_CTS_EN;
5418 il->staging.flags &= ~RXON_FLG_SELF_CTS_EN;
5421 if (changes & BSS_CHANGED_BASIC_RATES) {
5422 /* XXX use this information
5424 * To do that, remove code from il_set_rate() and put something
5428 il->staging.ofdm_basic_rates =
5429 bss_conf->basic_rates;
5431 il->staging.ofdm_basic_rates =
5432 bss_conf->basic_rates >> 4;
5433 il->staging.cck_basic_rates =
5434 bss_conf->basic_rates & 0xF;
5438 if (changes & BSS_CHANGED_HT) {
5439 il_ht_conf(il, vif);
5441 if (il->ops->set_rxon_chain)
5442 il->ops->set_rxon_chain(il);
5445 if (changes & BSS_CHANGED_ASSOC) {
5446 D_MAC80211("ASSOC %d\n", bss_conf->assoc);
5447 if (bss_conf->assoc) {
5448 il->timestamp = bss_conf->sync_tsf;
5450 if (!il_is_rfkill(il))
5451 il->ops->post_associate(il);
5453 il_set_no_assoc(il, vif);
5456 if (changes && il_is_associated(il) && bss_conf->aid) {
5457 D_MAC80211("Changes (%#x) while associated\n", changes);
5458 ret = il_send_rxon_assoc(il);
5460 /* Sync active_rxon with latest change. */
5461 memcpy((void *)&il->active, &il->staging,
5462 sizeof(struct il_rxon_cmd));
5466 if (changes & BSS_CHANGED_BEACON_ENABLED) {
5467 if (vif->bss_conf.enable_beacon) {
5468 memcpy(il->staging.bssid_addr, bss_conf->bssid,
5470 memcpy(il->bssid, bss_conf->bssid, ETH_ALEN);
5471 il->ops->config_ap(il);
5473 il_set_no_assoc(il, vif);
5476 if (changes & BSS_CHANGED_IBSS) {
5477 ret = il->ops->manage_ibss_station(il, vif,
5478 bss_conf->ibss_joined);
5480 IL_ERR("failed to %s IBSS station %pM\n",
5481 bss_conf->ibss_joined ? "add" : "remove",
5485 D_MAC80211("leave\n");
5486 mutex_unlock(&il->mutex);
5488 EXPORT_SYMBOL(il_mac_bss_info_changed);
5491 il_isr(int irq, void *data)
5493 struct il_priv *il = data;
5494 u32 inta, inta_mask;
5496 unsigned long flags;
5500 spin_lock_irqsave(&il->lock, flags);
5502 /* Disable (but don't clear!) interrupts here to avoid
5503 * back-to-back ISRs and sporadic interrupts from our NIC.
5504 * If we have something to service, the tasklet will re-enable ints.
5505 * If we *don't* have something, we'll re-enable before leaving here. */
5506 inta_mask = _il_rd(il, CSR_INT_MASK); /* just for debug */
5507 _il_wr(il, CSR_INT_MASK, 0x00000000);
5509 /* Discover which interrupts are active/pending */
5510 inta = _il_rd(il, CSR_INT);
5511 inta_fh = _il_rd(il, CSR_FH_INT_STATUS);
5513 /* Ignore interrupt if there's nothing in NIC to service.
5514 * This may be due to IRQ shared with another device,
5515 * or due to sporadic interrupts thrown from our NIC. */
5516 if (!inta && !inta_fh) {
5517 D_ISR("Ignore interrupt, inta == 0, inta_fh == 0\n");
5521 if (inta == 0xFFFFFFFF || (inta & 0xFFFFFFF0) == 0xa5a5a5a0) {
5522 /* Hardware disappeared. It might have already raised
5524 IL_WARN("HARDWARE GONE?? INTA == 0x%08x\n", inta);
5528 D_ISR("ISR inta 0x%08x, enabled 0x%08x, fh 0x%08x\n", inta, inta_mask,
5531 inta &= ~CSR_INT_BIT_SCD;
5533 /* il_irq_tasklet() will service interrupts and re-enable them */
5534 if (likely(inta || inta_fh))
5535 tasklet_schedule(&il->irq_tasklet);
5538 spin_unlock_irqrestore(&il->lock, flags);
5542 /* re-enable interrupts here since we don't have anything to service. */
5543 /* only Re-enable if disabled by irq */
5544 if (test_bit(S_INT_ENABLED, &il->status))
5545 il_enable_interrupts(il);
5546 spin_unlock_irqrestore(&il->lock, flags);
5549 EXPORT_SYMBOL(il_isr);
5552 * il_tx_cmd_protection: Set rts/cts. 3945 and 4965 only share this
5556 il_tx_cmd_protection(struct il_priv *il, struct ieee80211_tx_info *info,
5557 __le16 fc, __le32 *tx_flags)
5559 if (info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
5560 *tx_flags |= TX_CMD_FLG_RTS_MSK;
5561 *tx_flags &= ~TX_CMD_FLG_CTS_MSK;
5562 *tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
5564 if (!ieee80211_is_mgmt(fc))
5567 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
5568 case cpu_to_le16(IEEE80211_STYPE_AUTH):
5569 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
5570 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
5571 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
5572 *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
5573 *tx_flags |= TX_CMD_FLG_CTS_MSK;
5576 } else if (info->control.rates[0].
5577 flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
5578 *tx_flags &= ~TX_CMD_FLG_RTS_MSK;
5579 *tx_flags |= TX_CMD_FLG_CTS_MSK;
5580 *tx_flags |= TX_CMD_FLG_FULL_TXOP_PROT_MSK;
5583 EXPORT_SYMBOL(il_tx_cmd_protection);