1 /*******************************************************************************
3 * Intel Ethernet Controller XL710 Family Linux Driver
4 * Copyright(c) 2013 - 2014 Intel Corporation.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
21 * Contact Information:
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25 ******************************************************************************/
27 #ifndef _I40E_ADMINQ_CMD_H_
28 #define _I40E_ADMINQ_CMD_H_
30 /* This header file defines the i40e Admin Queue commands and is shared between
31 * i40e Firmware and Software.
33 * This file needs to comply with the Linux Kernel coding style.
36 #define I40E_FW_API_VERSION_MAJOR 0x0001
37 #define I40E_FW_API_VERSION_MINOR 0x0001
63 /* Flags sub-structure
64 * |0 |1 |2 |3 |4 |5 |6 |7 |8 |9 |10 |11 |12 |13 |14 |15 |
65 * |DD |CMP|ERR|VFE| * * RESERVED * * |LB |RD |VFC|BUF|SI |EI |FE |
68 /* command flags and offsets*/
69 #define I40E_AQ_FLAG_DD_SHIFT 0
70 #define I40E_AQ_FLAG_CMP_SHIFT 1
71 #define I40E_AQ_FLAG_ERR_SHIFT 2
72 #define I40E_AQ_FLAG_VFE_SHIFT 3
73 #define I40E_AQ_FLAG_LB_SHIFT 9
74 #define I40E_AQ_FLAG_RD_SHIFT 10
75 #define I40E_AQ_FLAG_VFC_SHIFT 11
76 #define I40E_AQ_FLAG_BUF_SHIFT 12
77 #define I40E_AQ_FLAG_SI_SHIFT 13
78 #define I40E_AQ_FLAG_EI_SHIFT 14
79 #define I40E_AQ_FLAG_FE_SHIFT 15
81 #define I40E_AQ_FLAG_DD (1 << I40E_AQ_FLAG_DD_SHIFT) /* 0x1 */
82 #define I40E_AQ_FLAG_CMP (1 << I40E_AQ_FLAG_CMP_SHIFT) /* 0x2 */
83 #define I40E_AQ_FLAG_ERR (1 << I40E_AQ_FLAG_ERR_SHIFT) /* 0x4 */
84 #define I40E_AQ_FLAG_VFE (1 << I40E_AQ_FLAG_VFE_SHIFT) /* 0x8 */
85 #define I40E_AQ_FLAG_LB (1 << I40E_AQ_FLAG_LB_SHIFT) /* 0x200 */
86 #define I40E_AQ_FLAG_RD (1 << I40E_AQ_FLAG_RD_SHIFT) /* 0x400 */
87 #define I40E_AQ_FLAG_VFC (1 << I40E_AQ_FLAG_VFC_SHIFT) /* 0x800 */
88 #define I40E_AQ_FLAG_BUF (1 << I40E_AQ_FLAG_BUF_SHIFT) /* 0x1000 */
89 #define I40E_AQ_FLAG_SI (1 << I40E_AQ_FLAG_SI_SHIFT) /* 0x2000 */
90 #define I40E_AQ_FLAG_EI (1 << I40E_AQ_FLAG_EI_SHIFT) /* 0x4000 */
91 #define I40E_AQ_FLAG_FE (1 << I40E_AQ_FLAG_FE_SHIFT) /* 0x8000 */
94 enum i40e_admin_queue_err {
95 I40E_AQ_RC_OK = 0, /* success */
96 I40E_AQ_RC_EPERM = 1, /* Operation not permitted */
97 I40E_AQ_RC_ENOENT = 2, /* No such element */
98 I40E_AQ_RC_ESRCH = 3, /* Bad opcode */
99 I40E_AQ_RC_EINTR = 4, /* operation interrupted */
100 I40E_AQ_RC_EIO = 5, /* I/O error */
101 I40E_AQ_RC_ENXIO = 6, /* No such resource */
102 I40E_AQ_RC_E2BIG = 7, /* Arg too long */
103 I40E_AQ_RC_EAGAIN = 8, /* Try again */
104 I40E_AQ_RC_ENOMEM = 9, /* Out of memory */
105 I40E_AQ_RC_EACCES = 10, /* Permission denied */
106 I40E_AQ_RC_EFAULT = 11, /* Bad address */
107 I40E_AQ_RC_EBUSY = 12, /* Device or resource busy */
108 I40E_AQ_RC_EEXIST = 13, /* object already exists */
109 I40E_AQ_RC_EINVAL = 14, /* Invalid argument */
110 I40E_AQ_RC_ENOTTY = 15, /* Not a typewriter */
111 I40E_AQ_RC_ENOSPC = 16, /* No space left or alloc failure */
112 I40E_AQ_RC_ENOSYS = 17, /* Function not implemented */
113 I40E_AQ_RC_ERANGE = 18, /* Parameter out of range */
114 I40E_AQ_RC_EFLUSHED = 19, /* Cmd flushed because of prev cmd error */
115 I40E_AQ_RC_BAD_ADDR = 20, /* Descriptor contains a bad pointer */
116 I40E_AQ_RC_EMODE = 21, /* Op not allowed in current dev mode */
117 I40E_AQ_RC_EFBIG = 22, /* File too large */
120 /* Admin Queue command opcodes */
121 enum i40e_admin_queue_opc {
123 i40e_aqc_opc_get_version = 0x0001,
124 i40e_aqc_opc_driver_version = 0x0002,
125 i40e_aqc_opc_queue_shutdown = 0x0003,
127 /* resource ownership */
128 i40e_aqc_opc_request_resource = 0x0008,
129 i40e_aqc_opc_release_resource = 0x0009,
131 i40e_aqc_opc_list_func_capabilities = 0x000A,
132 i40e_aqc_opc_list_dev_capabilities = 0x000B,
134 i40e_aqc_opc_set_cppm_configuration = 0x0103,
135 i40e_aqc_opc_set_arp_proxy_entry = 0x0104,
136 i40e_aqc_opc_set_ns_proxy_entry = 0x0105,
139 i40e_aqc_opc_mng_laa = 0x0106, /* AQ obsolete */
140 i40e_aqc_opc_mac_address_read = 0x0107,
141 i40e_aqc_opc_mac_address_write = 0x0108,
144 i40e_aqc_opc_clear_pxe_mode = 0x0110,
146 /* internal switch commands */
147 i40e_aqc_opc_get_switch_config = 0x0200,
148 i40e_aqc_opc_add_statistics = 0x0201,
149 i40e_aqc_opc_remove_statistics = 0x0202,
150 i40e_aqc_opc_set_port_parameters = 0x0203,
151 i40e_aqc_opc_get_switch_resource_alloc = 0x0204,
153 i40e_aqc_opc_add_vsi = 0x0210,
154 i40e_aqc_opc_update_vsi_parameters = 0x0211,
155 i40e_aqc_opc_get_vsi_parameters = 0x0212,
157 i40e_aqc_opc_add_pv = 0x0220,
158 i40e_aqc_opc_update_pv_parameters = 0x0221,
159 i40e_aqc_opc_get_pv_parameters = 0x0222,
161 i40e_aqc_opc_add_veb = 0x0230,
162 i40e_aqc_opc_update_veb_parameters = 0x0231,
163 i40e_aqc_opc_get_veb_parameters = 0x0232,
165 i40e_aqc_opc_delete_element = 0x0243,
167 i40e_aqc_opc_add_macvlan = 0x0250,
168 i40e_aqc_opc_remove_macvlan = 0x0251,
169 i40e_aqc_opc_add_vlan = 0x0252,
170 i40e_aqc_opc_remove_vlan = 0x0253,
171 i40e_aqc_opc_set_vsi_promiscuous_modes = 0x0254,
172 i40e_aqc_opc_add_tag = 0x0255,
173 i40e_aqc_opc_remove_tag = 0x0256,
174 i40e_aqc_opc_add_multicast_etag = 0x0257,
175 i40e_aqc_opc_remove_multicast_etag = 0x0258,
176 i40e_aqc_opc_update_tag = 0x0259,
177 i40e_aqc_opc_add_control_packet_filter = 0x025A,
178 i40e_aqc_opc_remove_control_packet_filter = 0x025B,
179 i40e_aqc_opc_add_cloud_filters = 0x025C,
180 i40e_aqc_opc_remove_cloud_filters = 0x025D,
182 i40e_aqc_opc_add_mirror_rule = 0x0260,
183 i40e_aqc_opc_delete_mirror_rule = 0x0261,
185 i40e_aqc_opc_set_storm_control_config = 0x0280,
186 i40e_aqc_opc_get_storm_control_config = 0x0281,
189 i40e_aqc_opc_dcb_ignore_pfc = 0x0301,
190 i40e_aqc_opc_dcb_updated = 0x0302,
193 i40e_aqc_opc_configure_vsi_bw_limit = 0x0400,
194 i40e_aqc_opc_configure_vsi_ets_sla_bw_limit = 0x0406,
195 i40e_aqc_opc_configure_vsi_tc_bw = 0x0407,
196 i40e_aqc_opc_query_vsi_bw_config = 0x0408,
197 i40e_aqc_opc_query_vsi_ets_sla_config = 0x040A,
198 i40e_aqc_opc_configure_switching_comp_bw_limit = 0x0410,
200 i40e_aqc_opc_enable_switching_comp_ets = 0x0413,
201 i40e_aqc_opc_modify_switching_comp_ets = 0x0414,
202 i40e_aqc_opc_disable_switching_comp_ets = 0x0415,
203 i40e_aqc_opc_configure_switching_comp_ets_bw_limit = 0x0416,
204 i40e_aqc_opc_configure_switching_comp_bw_config = 0x0417,
205 i40e_aqc_opc_query_switching_comp_ets_config = 0x0418,
206 i40e_aqc_opc_query_port_ets_config = 0x0419,
207 i40e_aqc_opc_query_switching_comp_bw_config = 0x041A,
208 i40e_aqc_opc_suspend_port_tx = 0x041B,
209 i40e_aqc_opc_resume_port_tx = 0x041C,
212 i40e_aqc_opc_query_hmc_resource_profile = 0x0500,
213 i40e_aqc_opc_set_hmc_resource_profile = 0x0501,
216 i40e_aqc_opc_get_phy_abilities = 0x0600,
217 i40e_aqc_opc_set_phy_config = 0x0601,
218 i40e_aqc_opc_set_mac_config = 0x0603,
219 i40e_aqc_opc_set_link_restart_an = 0x0605,
220 i40e_aqc_opc_get_link_status = 0x0607,
221 i40e_aqc_opc_set_phy_int_mask = 0x0613,
222 i40e_aqc_opc_get_local_advt_reg = 0x0614,
223 i40e_aqc_opc_set_local_advt_reg = 0x0615,
224 i40e_aqc_opc_get_partner_advt = 0x0616,
225 i40e_aqc_opc_set_lb_modes = 0x0618,
226 i40e_aqc_opc_get_phy_wol_caps = 0x0621,
227 i40e_aqc_opc_set_phy_reset = 0x0622,
228 i40e_aqc_opc_upload_ext_phy_fm = 0x0625,
231 i40e_aqc_opc_nvm_read = 0x0701,
232 i40e_aqc_opc_nvm_erase = 0x0702,
233 i40e_aqc_opc_nvm_update = 0x0703,
235 /* virtualization commands */
236 i40e_aqc_opc_send_msg_to_pf = 0x0801,
237 i40e_aqc_opc_send_msg_to_vf = 0x0802,
238 i40e_aqc_opc_send_msg_to_peer = 0x0803,
240 /* alternate structure */
241 i40e_aqc_opc_alternate_write = 0x0900,
242 i40e_aqc_opc_alternate_write_indirect = 0x0901,
243 i40e_aqc_opc_alternate_read = 0x0902,
244 i40e_aqc_opc_alternate_read_indirect = 0x0903,
245 i40e_aqc_opc_alternate_write_done = 0x0904,
246 i40e_aqc_opc_alternate_set_mode = 0x0905,
247 i40e_aqc_opc_alternate_clear_port = 0x0906,
250 i40e_aqc_opc_lldp_get_mib = 0x0A00,
251 i40e_aqc_opc_lldp_update_mib = 0x0A01,
252 i40e_aqc_opc_lldp_add_tlv = 0x0A02,
253 i40e_aqc_opc_lldp_update_tlv = 0x0A03,
254 i40e_aqc_opc_lldp_delete_tlv = 0x0A04,
255 i40e_aqc_opc_lldp_stop = 0x0A05,
256 i40e_aqc_opc_lldp_start = 0x0A06,
258 /* Tunnel commands */
259 i40e_aqc_opc_add_udp_tunnel = 0x0B00,
260 i40e_aqc_opc_del_udp_tunnel = 0x0B01,
261 i40e_aqc_opc_tunnel_key_structure = 0x0B10,
264 i40e_aqc_opc_event_lan_overflow = 0x1001,
267 i40e_aqc_opc_oem_parameter_change = 0xFE00,
268 i40e_aqc_opc_oem_device_status_change = 0xFE01,
271 i40e_aqc_opc_debug_get_deviceid = 0xFF00,
272 i40e_aqc_opc_debug_set_mode = 0xFF01,
273 i40e_aqc_opc_debug_read_reg = 0xFF03,
274 i40e_aqc_opc_debug_write_reg = 0xFF04,
275 i40e_aqc_opc_debug_read_reg_sg = 0xFF05,
276 i40e_aqc_opc_debug_write_reg_sg = 0xFF06,
277 i40e_aqc_opc_debug_modify_reg = 0xFF07,
278 i40e_aqc_opc_debug_dump_internals = 0xFF08,
279 i40e_aqc_opc_debug_modify_internals = 0xFF09,
282 /* command structures and indirect data structures */
284 /* Structure naming conventions:
285 * - no suffix for direct command descriptor structures
286 * - _data for indirect sent data
287 * - _resp for indirect return data (data which is both will use _data)
288 * - _completion for direct return data
289 * - _element_ for repeated elements (may also be _data or _resp)
291 * Command structures are expected to overlay the params.raw member of the basic
292 * descriptor, and as such cannot exceed 16 bytes in length.
295 /* This macro is used to generate a compilation error if a structure
296 * is not exactly the correct length. It gives a divide by zero error if the
297 * structure is not of the correct size, otherwise it creates an enum that is
300 #define I40E_CHECK_STRUCT_LEN(n, X) enum i40e_static_assert_enum_##X \
301 { i40e_static_assert_##X = (n)/((sizeof(struct X) == (n)) ? 1 : 0) }
303 /* This macro is used extensively to ensure that command structures are 16
304 * bytes in length as they have to map to the raw array of that size.
306 #define I40E_CHECK_CMD_LENGTH(X) I40E_CHECK_STRUCT_LEN(16, X)
308 /* internal (0x00XX) commands */
310 /* Get version (direct 0x0001) */
311 struct i40e_aqc_get_version {
320 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_version);
322 /* Send driver version (indirect 0x0002) */
323 struct i40e_aqc_driver_version {
327 u8 driver_subbuild_ver;
333 I40E_CHECK_CMD_LENGTH(i40e_aqc_driver_version);
335 /* Queue Shutdown (direct 0x0003) */
336 struct i40e_aqc_queue_shutdown {
337 __le32 driver_unloading;
338 #define I40E_AQ_DRIVER_UNLOADING 0x1
342 I40E_CHECK_CMD_LENGTH(i40e_aqc_queue_shutdown);
344 /* Request resource ownership (direct 0x0008)
345 * Release resource ownership (direct 0x0009)
347 #define I40E_AQ_RESOURCE_NVM 1
348 #define I40E_AQ_RESOURCE_SDP 2
349 #define I40E_AQ_RESOURCE_ACCESS_READ 1
350 #define I40E_AQ_RESOURCE_ACCESS_WRITE 2
351 #define I40E_AQ_RESOURCE_NVM_READ_TIMEOUT 3000
352 #define I40E_AQ_RESOURCE_NVM_WRITE_TIMEOUT 180000
354 struct i40e_aqc_request_resource {
358 __le32 resource_number;
362 I40E_CHECK_CMD_LENGTH(i40e_aqc_request_resource);
364 /* Get function capabilities (indirect 0x000A)
365 * Get device capabilities (indirect 0x000B)
367 struct i40e_aqc_list_capabilites {
369 #define I40E_AQ_LIST_CAP_PF_INDEX_EN 1
377 I40E_CHECK_CMD_LENGTH(i40e_aqc_list_capabilites);
379 struct i40e_aqc_list_capabilities_element_resp {
391 #define I40E_AQ_CAP_ID_SWITCH_MODE 0x0001
392 #define I40E_AQ_CAP_ID_MNG_MODE 0x0002
393 #define I40E_AQ_CAP_ID_NPAR_ACTIVE 0x0003
394 #define I40E_AQ_CAP_ID_OS2BMC_CAP 0x0004
395 #define I40E_AQ_CAP_ID_FUNCTIONS_VALID 0x0005
396 #define I40E_AQ_CAP_ID_ALTERNATE_RAM 0x0006
397 #define I40E_AQ_CAP_ID_SRIOV 0x0012
398 #define I40E_AQ_CAP_ID_VF 0x0013
399 #define I40E_AQ_CAP_ID_VMDQ 0x0014
400 #define I40E_AQ_CAP_ID_8021QBG 0x0015
401 #define I40E_AQ_CAP_ID_8021QBR 0x0016
402 #define I40E_AQ_CAP_ID_VSI 0x0017
403 #define I40E_AQ_CAP_ID_DCB 0x0018
404 #define I40E_AQ_CAP_ID_FCOE 0x0021
405 #define I40E_AQ_CAP_ID_RSS 0x0040
406 #define I40E_AQ_CAP_ID_RXQ 0x0041
407 #define I40E_AQ_CAP_ID_TXQ 0x0042
408 #define I40E_AQ_CAP_ID_MSIX 0x0043
409 #define I40E_AQ_CAP_ID_VF_MSIX 0x0044
410 #define I40E_AQ_CAP_ID_FLOW_DIRECTOR 0x0045
411 #define I40E_AQ_CAP_ID_1588 0x0046
412 #define I40E_AQ_CAP_ID_IWARP 0x0051
413 #define I40E_AQ_CAP_ID_LED 0x0061
414 #define I40E_AQ_CAP_ID_SDP 0x0062
415 #define I40E_AQ_CAP_ID_MDIO 0x0063
416 #define I40E_AQ_CAP_ID_FLEX10 0x00F1
417 #define I40E_AQ_CAP_ID_CEM 0x00F2
419 /* Set CPPM Configuration (direct 0x0103) */
420 struct i40e_aqc_cppm_configuration {
421 __le16 command_flags;
422 #define I40E_AQ_CPPM_EN_LTRC 0x0800
423 #define I40E_AQ_CPPM_EN_DMCTH 0x1000
424 #define I40E_AQ_CPPM_EN_DMCTLX 0x2000
425 #define I40E_AQ_CPPM_EN_HPTC 0x4000
426 #define I40E_AQ_CPPM_EN_DMARC 0x8000
435 I40E_CHECK_CMD_LENGTH(i40e_aqc_cppm_configuration);
437 /* Set ARP Proxy command / response (indirect 0x0104) */
438 struct i40e_aqc_arp_proxy_data {
439 __le16 command_flags;
440 #define I40E_AQ_ARP_INIT_IPV4 0x0008
441 #define I40E_AQ_ARP_UNSUP_CTL 0x0010
442 #define I40E_AQ_ARP_ENA 0x0020
443 #define I40E_AQ_ARP_ADD_IPV4 0x0040
444 #define I40E_AQ_ARP_DEL_IPV4 0x0080
451 /* Set NS Proxy Table Entry Command (indirect 0x0105) */
452 struct i40e_aqc_ns_proxy_data {
453 __le16 table_idx_mac_addr_0;
454 __le16 table_idx_mac_addr_1;
455 __le16 table_idx_ipv6_0;
456 __le16 table_idx_ipv6_1;
458 #define I40E_AQ_NS_PROXY_ADD_0 0x0100
459 #define I40E_AQ_NS_PROXY_DEL_0 0x0200
460 #define I40E_AQ_NS_PROXY_ADD_1 0x0400
461 #define I40E_AQ_NS_PROXY_DEL_1 0x0800
462 #define I40E_AQ_NS_PROXY_ADD_IPV6_0 0x1000
463 #define I40E_AQ_NS_PROXY_DEL_IPV6_0 0x2000
464 #define I40E_AQ_NS_PROXY_ADD_IPV6_1 0x4000
465 #define I40E_AQ_NS_PROXY_DEL_IPV6_1 0x8000
466 #define I40E_AQ_NS_PROXY_COMMAND_SEQ 0x0001
467 #define I40E_AQ_NS_PROXY_INIT_IPV6_TBL 0x0002
468 #define I40E_AQ_NS_PROXY_INIT_MAC_TBL 0x0004
471 u8 local_mac_addr[6];
472 u8 ipv6_addr_0[16]; /* Warning! spec specifies BE byte order */
476 /* Manage LAA Command (0x0106) - obsolete */
477 struct i40e_aqc_mng_laa {
478 __le16 command_flags;
479 #define I40E_AQ_LAA_FLAG_WR 0x8000
486 /* Manage MAC Address Read Command (indirect 0x0107) */
487 struct i40e_aqc_mac_address_read {
488 __le16 command_flags;
489 #define I40E_AQC_LAN_ADDR_VALID 0x10
490 #define I40E_AQC_SAN_ADDR_VALID 0x20
491 #define I40E_AQC_PORT_ADDR_VALID 0x40
492 #define I40E_AQC_WOL_ADDR_VALID 0x80
493 #define I40E_AQC_ADDR_VALID_MASK 0xf0
499 I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_read);
501 struct i40e_aqc_mac_address_read_data {
508 I40E_CHECK_STRUCT_LEN(24, i40e_aqc_mac_address_read_data);
510 /* Manage MAC Address Write Command (0x0108) */
511 struct i40e_aqc_mac_address_write {
512 __le16 command_flags;
513 #define I40E_AQC_WRITE_TYPE_LAA_ONLY 0x0000
514 #define I40E_AQC_WRITE_TYPE_LAA_WOL 0x4000
515 #define I40E_AQC_WRITE_TYPE_PORT 0x8000
516 #define I40E_AQC_WRITE_TYPE_MASK 0xc000
522 I40E_CHECK_CMD_LENGTH(i40e_aqc_mac_address_write);
524 /* PXE commands (0x011x) */
526 /* Clear PXE Command and response (direct 0x0110) */
527 struct i40e_aqc_clear_pxe {
532 I40E_CHECK_CMD_LENGTH(i40e_aqc_clear_pxe);
534 /* Switch configuration commands (0x02xx) */
536 /* Used by many indirect commands that only pass an seid and a buffer in the
539 struct i40e_aqc_switch_seid {
546 I40E_CHECK_CMD_LENGTH(i40e_aqc_switch_seid);
548 /* Get Switch Configuration command (indirect 0x0200)
549 * uses i40e_aqc_switch_seid for the descriptor
551 struct i40e_aqc_get_switch_config_header_resp {
557 struct i40e_aqc_switch_config_element_resp {
559 #define I40E_AQ_SW_ELEM_TYPE_MAC 1
560 #define I40E_AQ_SW_ELEM_TYPE_PF 2
561 #define I40E_AQ_SW_ELEM_TYPE_VF 3
562 #define I40E_AQ_SW_ELEM_TYPE_EMP 4
563 #define I40E_AQ_SW_ELEM_TYPE_BMC 5
564 #define I40E_AQ_SW_ELEM_TYPE_PV 16
565 #define I40E_AQ_SW_ELEM_TYPE_VEB 17
566 #define I40E_AQ_SW_ELEM_TYPE_PA 18
567 #define I40E_AQ_SW_ELEM_TYPE_VSI 19
569 #define I40E_AQ_SW_ELEM_REV_1 1
572 __le16 downlink_seid;
575 #define I40E_AQ_CONN_TYPE_REGULAR 0x1
576 #define I40E_AQ_CONN_TYPE_DEFAULT 0x2
577 #define I40E_AQ_CONN_TYPE_CASCADED 0x3
582 /* Get Switch Configuration (indirect 0x0200)
583 * an array of elements are returned in the response buffer
584 * the first in the array is the header, remainder are elements
586 struct i40e_aqc_get_switch_config_resp {
587 struct i40e_aqc_get_switch_config_header_resp header;
588 struct i40e_aqc_switch_config_element_resp element[1];
591 /* Add Statistics (direct 0x0201)
592 * Remove Statistics (direct 0x0202)
594 struct i40e_aqc_add_remove_statistics {
601 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_statistics);
603 /* Set Port Parameters command (direct 0x0203) */
604 struct i40e_aqc_set_port_parameters {
605 __le16 command_flags;
606 #define I40E_AQ_SET_P_PARAMS_SAVE_BAD_PACKETS 1
607 #define I40E_AQ_SET_P_PARAMS_PAD_SHORT_PACKETS 2 /* must set! */
608 #define I40E_AQ_SET_P_PARAMS_DOUBLE_VLAN_ENA 4
609 __le16 bad_frame_vsi;
610 __le16 default_seid; /* reserved for command */
614 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_port_parameters);
616 /* Get Switch Resource Allocation (indirect 0x0204) */
617 struct i40e_aqc_get_switch_resource_alloc {
618 u8 num_entries; /* reserved for command */
624 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_switch_resource_alloc);
626 /* expect an array of these structs in the response buffer */
627 struct i40e_aqc_switch_resource_alloc_element_resp {
629 #define I40E_AQ_RESOURCE_TYPE_VEB 0x0
630 #define I40E_AQ_RESOURCE_TYPE_VSI 0x1
631 #define I40E_AQ_RESOURCE_TYPE_MACADDR 0x2
632 #define I40E_AQ_RESOURCE_TYPE_STAG 0x3
633 #define I40E_AQ_RESOURCE_TYPE_ETAG 0x4
634 #define I40E_AQ_RESOURCE_TYPE_MULTICAST_HASH 0x5
635 #define I40E_AQ_RESOURCE_TYPE_UNICAST_HASH 0x6
636 #define I40E_AQ_RESOURCE_TYPE_VLAN 0x7
637 #define I40E_AQ_RESOURCE_TYPE_VSI_LIST_ENTRY 0x8
638 #define I40E_AQ_RESOURCE_TYPE_ETAG_LIST_ENTRY 0x9
639 #define I40E_AQ_RESOURCE_TYPE_VLAN_STAT_POOL 0xA
640 #define I40E_AQ_RESOURCE_TYPE_MIRROR_RULE 0xB
641 #define I40E_AQ_RESOURCE_TYPE_QUEUE_SETS 0xC
642 #define I40E_AQ_RESOURCE_TYPE_VLAN_FILTERS 0xD
643 #define I40E_AQ_RESOURCE_TYPE_INNER_MAC_FILTERS 0xF
644 #define I40E_AQ_RESOURCE_TYPE_IP_FILTERS 0x10
645 #define I40E_AQ_RESOURCE_TYPE_GRE_VN_KEYS 0x11
646 #define I40E_AQ_RESOURCE_TYPE_VN2_KEYS 0x12
647 #define I40E_AQ_RESOURCE_TYPE_TUNNEL_PORTS 0x13
652 __le16 total_unalloced;
656 /* Add VSI (indirect 0x0210)
657 * this indirect command uses struct i40e_aqc_vsi_properties_data
658 * as the indirect buffer (128 bytes)
660 * Update VSI (indirect 0x211)
661 * uses the same data structure as Add VSI
663 * Get VSI (indirect 0x0212)
664 * uses the same completion and data structure as Add VSI
666 struct i40e_aqc_add_get_update_vsi {
669 #define I40E_AQ_VSI_CONN_TYPE_NORMAL 0x1
670 #define I40E_AQ_VSI_CONN_TYPE_DEFAULT 0x2
671 #define I40E_AQ_VSI_CONN_TYPE_CASCADED 0x3
676 #define I40E_AQ_VSI_TYPE_SHIFT 0x0
677 #define I40E_AQ_VSI_TYPE_MASK (0x3 << I40E_AQ_VSI_TYPE_SHIFT)
678 #define I40E_AQ_VSI_TYPE_VF 0x0
679 #define I40E_AQ_VSI_TYPE_VMDQ2 0x1
680 #define I40E_AQ_VSI_TYPE_PF 0x2
681 #define I40E_AQ_VSI_TYPE_EMP_MNG 0x3
682 #define I40E_AQ_VSI_FLAG_CASCADED_PV 0x4
687 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi);
689 struct i40e_aqc_add_get_update_vsi_completion {
698 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_get_update_vsi_completion);
700 struct i40e_aqc_vsi_properties_data {
701 /* first 96 byte are written by SW */
702 __le16 valid_sections;
703 #define I40E_AQ_VSI_PROP_SWITCH_VALID 0x0001
704 #define I40E_AQ_VSI_PROP_SECURITY_VALID 0x0002
705 #define I40E_AQ_VSI_PROP_VLAN_VALID 0x0004
706 #define I40E_AQ_VSI_PROP_CAS_PV_VALID 0x0008
707 #define I40E_AQ_VSI_PROP_INGRESS_UP_VALID 0x0010
708 #define I40E_AQ_VSI_PROP_EGRESS_UP_VALID 0x0020
709 #define I40E_AQ_VSI_PROP_QUEUE_MAP_VALID 0x0040
710 #define I40E_AQ_VSI_PROP_QUEUE_OPT_VALID 0x0080
711 #define I40E_AQ_VSI_PROP_OUTER_UP_VALID 0x0100
712 #define I40E_AQ_VSI_PROP_SCHED_VALID 0x0200
714 __le16 switch_id; /* 12bit id combined with flags below */
715 #define I40E_AQ_VSI_SW_ID_SHIFT 0x0000
716 #define I40E_AQ_VSI_SW_ID_MASK (0xFFF << I40E_AQ_VSI_SW_ID_SHIFT)
717 #define I40E_AQ_VSI_SW_ID_FLAG_NOT_STAG 0x1000
718 #define I40E_AQ_VSI_SW_ID_FLAG_ALLOW_LB 0x2000
719 #define I40E_AQ_VSI_SW_ID_FLAG_LOCAL_LB 0x4000
721 /* security section */
723 #define I40E_AQ_VSI_SEC_FLAG_ALLOW_DEST_OVRD 0x01
724 #define I40E_AQ_VSI_SEC_FLAG_ENABLE_VLAN_CHK 0x02
725 #define I40E_AQ_VSI_SEC_FLAG_ENABLE_MAC_CHK 0x04
728 __le16 pvid; /* VLANS include priority bits */
731 #define I40E_AQ_VSI_PVLAN_MODE_SHIFT 0x00
732 #define I40E_AQ_VSI_PVLAN_MODE_MASK (0x03 << \
733 I40E_AQ_VSI_PVLAN_MODE_SHIFT)
734 #define I40E_AQ_VSI_PVLAN_MODE_TAGGED 0x01
735 #define I40E_AQ_VSI_PVLAN_MODE_UNTAGGED 0x02
736 #define I40E_AQ_VSI_PVLAN_MODE_ALL 0x03
737 #define I40E_AQ_VSI_PVLAN_INSERT_PVID 0x04
738 #define I40E_AQ_VSI_PVLAN_EMOD_SHIFT 0x03
739 #define I40E_AQ_VSI_PVLAN_EMOD_MASK (0x3 << \
740 I40E_AQ_VSI_PVLAN_EMOD_SHIFT)
741 #define I40E_AQ_VSI_PVLAN_EMOD_STR_BOTH 0x0
742 #define I40E_AQ_VSI_PVLAN_EMOD_STR_UP 0x08
743 #define I40E_AQ_VSI_PVLAN_EMOD_STR 0x10
744 #define I40E_AQ_VSI_PVLAN_EMOD_NOTHING 0x18
745 u8 pvlan_reserved[3];
746 /* ingress egress up sections */
747 __le32 ingress_table; /* bitmap, 3 bits per up */
748 #define I40E_AQ_VSI_UP_TABLE_UP0_SHIFT 0
749 #define I40E_AQ_VSI_UP_TABLE_UP0_MASK (0x7 << \
750 I40E_AQ_VSI_UP_TABLE_UP0_SHIFT)
751 #define I40E_AQ_VSI_UP_TABLE_UP1_SHIFT 3
752 #define I40E_AQ_VSI_UP_TABLE_UP1_MASK (0x7 << \
753 I40E_AQ_VSI_UP_TABLE_UP1_SHIFT)
754 #define I40E_AQ_VSI_UP_TABLE_UP2_SHIFT 6
755 #define I40E_AQ_VSI_UP_TABLE_UP2_MASK (0x7 << \
756 I40E_AQ_VSI_UP_TABLE_UP2_SHIFT)
757 #define I40E_AQ_VSI_UP_TABLE_UP3_SHIFT 9
758 #define I40E_AQ_VSI_UP_TABLE_UP3_MASK (0x7 << \
759 I40E_AQ_VSI_UP_TABLE_UP3_SHIFT)
760 #define I40E_AQ_VSI_UP_TABLE_UP4_SHIFT 12
761 #define I40E_AQ_VSI_UP_TABLE_UP4_MASK (0x7 << \
762 I40E_AQ_VSI_UP_TABLE_UP4_SHIFT)
763 #define I40E_AQ_VSI_UP_TABLE_UP5_SHIFT 15
764 #define I40E_AQ_VSI_UP_TABLE_UP5_MASK (0x7 << \
765 I40E_AQ_VSI_UP_TABLE_UP5_SHIFT)
766 #define I40E_AQ_VSI_UP_TABLE_UP6_SHIFT 18
767 #define I40E_AQ_VSI_UP_TABLE_UP6_MASK (0x7 << \
768 I40E_AQ_VSI_UP_TABLE_UP6_SHIFT)
769 #define I40E_AQ_VSI_UP_TABLE_UP7_SHIFT 21
770 #define I40E_AQ_VSI_UP_TABLE_UP7_MASK (0x7 << \
771 I40E_AQ_VSI_UP_TABLE_UP7_SHIFT)
772 __le32 egress_table; /* same defines as for ingress table */
773 /* cascaded PV section */
776 #define I40E_AQ_VSI_CAS_PV_TAGX_SHIFT 0x00
777 #define I40E_AQ_VSI_CAS_PV_TAGX_MASK (0x03 << \
778 I40E_AQ_VSI_CAS_PV_TAGX_SHIFT)
779 #define I40E_AQ_VSI_CAS_PV_TAGX_LEAVE 0x00
780 #define I40E_AQ_VSI_CAS_PV_TAGX_REMOVE 0x01
781 #define I40E_AQ_VSI_CAS_PV_TAGX_COPY 0x02
782 #define I40E_AQ_VSI_CAS_PV_INSERT_TAG 0x10
783 #define I40E_AQ_VSI_CAS_PV_ETAG_PRUNE 0x20
784 #define I40E_AQ_VSI_CAS_PV_ACCEPT_HOST_TAG 0x40
786 /* queue mapping section */
787 __le16 mapping_flags;
788 #define I40E_AQ_VSI_QUE_MAP_CONTIG 0x0
789 #define I40E_AQ_VSI_QUE_MAP_NONCONTIG 0x1
790 __le16 queue_mapping[16];
791 #define I40E_AQ_VSI_QUEUE_SHIFT 0x0
792 #define I40E_AQ_VSI_QUEUE_MASK (0x7FF << I40E_AQ_VSI_QUEUE_SHIFT)
793 __le16 tc_mapping[8];
794 #define I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT 0
795 #define I40E_AQ_VSI_TC_QUE_OFFSET_MASK (0x1FF << \
796 I40E_AQ_VSI_TC_QUE_OFFSET_SHIFT)
797 #define I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT 9
798 #define I40E_AQ_VSI_TC_QUE_NUMBER_MASK (0x7 << \
799 I40E_AQ_VSI_TC_QUE_NUMBER_SHIFT)
800 /* queueing option section */
801 u8 queueing_opt_flags;
802 #define I40E_AQ_VSI_QUE_OPT_TCP_ENA 0x10
803 #define I40E_AQ_VSI_QUE_OPT_FCOE_ENA 0x20
804 u8 queueing_opt_reserved[3];
805 /* scheduler section */
808 /* outer up section */
809 __le32 outer_up_table; /* same structure and defines as ingress table */
811 /* last 32 bytes are written by FW */
813 #define I40E_AQ_VSI_QS_HANDLE_INVALID 0xFFFF
814 __le16 stat_counter_idx;
816 u8 resp_reserved[12];
819 I40E_CHECK_STRUCT_LEN(128, i40e_aqc_vsi_properties_data);
821 /* Add Port Virtualizer (direct 0x0220)
822 * also used for update PV (direct 0x0221) but only flags are used
823 * (IS_CTRL_PORT only works on add PV)
825 struct i40e_aqc_add_update_pv {
826 __le16 command_flags;
827 #define I40E_AQC_PV_FLAG_PV_TYPE 0x1
828 #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_STAG_EN 0x2
829 #define I40E_AQC_PV_FLAG_FWD_UNKNOWN_ETAG_EN 0x4
830 #define I40E_AQC_PV_FLAG_IS_CTRL_PORT 0x8
832 __le16 connected_seid;
836 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv);
838 struct i40e_aqc_add_update_pv_completion {
839 /* reserved for update; for add also encodes error if rc == ENOSPC */
841 #define I40E_AQC_PV_ERR_FLAG_NO_PV 0x1
842 #define I40E_AQC_PV_ERR_FLAG_NO_SCHED 0x2
843 #define I40E_AQC_PV_ERR_FLAG_NO_COUNTER 0x4
844 #define I40E_AQC_PV_ERR_FLAG_NO_ENTRY 0x8
848 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_update_pv_completion);
850 /* Get PV Params (direct 0x0222)
851 * uses i40e_aqc_switch_seid for the descriptor
854 struct i40e_aqc_get_pv_params_completion {
857 __le16 pv_flags; /* same flags as add_pv */
858 #define I40E_AQC_GET_PV_PV_TYPE 0x1
859 #define I40E_AQC_GET_PV_FRWD_UNKNOWN_STAG 0x2
860 #define I40E_AQC_GET_PV_FRWD_UNKNOWN_ETAG 0x4
862 __le16 default_port_seid;
865 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_pv_params_completion);
867 /* Add VEB (direct 0x0230) */
868 struct i40e_aqc_add_veb {
870 __le16 downlink_seid;
872 #define I40E_AQC_ADD_VEB_FLOATING 0x1
873 #define I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT 1
874 #define I40E_AQC_ADD_VEB_PORT_TYPE_MASK (0x3 << \
875 I40E_AQC_ADD_VEB_PORT_TYPE_SHIFT)
876 #define I40E_AQC_ADD_VEB_PORT_TYPE_DEFAULT 0x2
877 #define I40E_AQC_ADD_VEB_PORT_TYPE_DATA 0x4
878 #define I40E_AQC_ADD_VEB_ENABLE_L2_FILTER 0x8
883 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb);
885 struct i40e_aqc_add_veb_completion {
888 /* also encodes error if rc == ENOSPC; codes are the same as add_pv */
890 #define I40E_AQC_VEB_ERR_FLAG_NO_VEB 0x1
891 #define I40E_AQC_VEB_ERR_FLAG_NO_SCHED 0x2
892 #define I40E_AQC_VEB_ERR_FLAG_NO_COUNTER 0x4
893 #define I40E_AQC_VEB_ERR_FLAG_NO_ENTRY 0x8
894 __le16 statistic_index;
899 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_veb_completion);
901 /* Get VEB Parameters (direct 0x0232)
902 * uses i40e_aqc_switch_seid for the descriptor
904 struct i40e_aqc_get_veb_parameters_completion {
907 __le16 veb_flags; /* only the first/last flags from 0x0230 is valid */
908 __le16 statistic_index;
914 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_veb_parameters_completion);
916 /* Delete Element (direct 0x0243)
917 * uses the generic i40e_aqc_switch_seid
920 /* Add MAC-VLAN (indirect 0x0250) */
922 /* used for the command for most vlan commands */
923 struct i40e_aqc_macvlan {
924 __le16 num_addresses;
926 #define I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT 0
927 #define I40E_AQC_MACVLAN_CMD_SEID_NUM_MASK (0x3FF << \
928 I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
929 #define I40E_AQC_MACVLAN_CMD_SEID_VALID 0x8000
934 I40E_CHECK_CMD_LENGTH(i40e_aqc_macvlan);
936 /* indirect data for command and response */
937 struct i40e_aqc_add_macvlan_element_data {
941 #define I40E_AQC_MACVLAN_ADD_PERFECT_MATCH 0x0001
942 #define I40E_AQC_MACVLAN_ADD_HASH_MATCH 0x0002
943 #define I40E_AQC_MACVLAN_ADD_IGNORE_VLAN 0x0004
944 #define I40E_AQC_MACVLAN_ADD_TO_QUEUE 0x0008
946 #define I40E_AQC_MACVLAN_CMD_QUEUE_SHIFT 0
947 #define I40E_AQC_MACVLAN_CMD_QUEUE_MASK (0x7FF << \
948 I40E_AQC_MACVLAN_CMD_SEID_NUM_SHIFT)
949 /* response section */
951 #define I40E_AQC_MM_PERFECT_MATCH 0x01
952 #define I40E_AQC_MM_HASH_MATCH 0x02
953 #define I40E_AQC_MM_ERR_NO_RES 0xFF
957 struct i40e_aqc_add_remove_macvlan_completion {
958 __le16 perfect_mac_used;
959 __le16 perfect_mac_free;
960 __le16 unicast_hash_free;
961 __le16 multicast_hash_free;
966 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_macvlan_completion);
968 /* Remove MAC-VLAN (indirect 0x0251)
969 * uses i40e_aqc_macvlan for the descriptor
970 * data points to an array of num_addresses of elements
973 struct i40e_aqc_remove_macvlan_element_data {
977 #define I40E_AQC_MACVLAN_DEL_PERFECT_MATCH 0x01
978 #define I40E_AQC_MACVLAN_DEL_HASH_MATCH 0x02
979 #define I40E_AQC_MACVLAN_DEL_IGNORE_VLAN 0x08
980 #define I40E_AQC_MACVLAN_DEL_ALL_VSIS 0x10
984 #define I40E_AQC_REMOVE_MACVLAN_SUCCESS 0x0
985 #define I40E_AQC_REMOVE_MACVLAN_FAIL 0xFF
986 u8 reply_reserved[3];
989 /* Add VLAN (indirect 0x0252)
990 * Remove VLAN (indirect 0x0253)
991 * use the generic i40e_aqc_macvlan for the command
993 struct i40e_aqc_add_remove_vlan_element_data {
996 /* flags for add VLAN */
997 #define I40E_AQC_ADD_VLAN_LOCAL 0x1
998 #define I40E_AQC_ADD_PVLAN_TYPE_SHIFT 1
999 #define I40E_AQC_ADD_PVLAN_TYPE_MASK (0x3 << \
1000 I40E_AQC_ADD_PVLAN_TYPE_SHIFT)
1001 #define I40E_AQC_ADD_PVLAN_TYPE_REGULAR 0x0
1002 #define I40E_AQC_ADD_PVLAN_TYPE_PRIMARY 0x2
1003 #define I40E_AQC_ADD_PVLAN_TYPE_SECONDARY 0x4
1004 #define I40E_AQC_VLAN_PTYPE_SHIFT 3
1005 #define I40E_AQC_VLAN_PTYPE_MASK (0x3 << I40E_AQC_VLAN_PTYPE_SHIFT)
1006 #define I40E_AQC_VLAN_PTYPE_REGULAR_VSI 0x0
1007 #define I40E_AQC_VLAN_PTYPE_PROMISC_VSI 0x8
1008 #define I40E_AQC_VLAN_PTYPE_COMMUNITY_VSI 0x10
1009 #define I40E_AQC_VLAN_PTYPE_ISOLATED_VSI 0x18
1010 /* flags for remove VLAN */
1011 #define I40E_AQC_REMOVE_VLAN_ALL 0x1
1014 /* flags for add VLAN */
1015 #define I40E_AQC_ADD_VLAN_SUCCESS 0x0
1016 #define I40E_AQC_ADD_VLAN_FAIL_REQUEST 0xFE
1017 #define I40E_AQC_ADD_VLAN_FAIL_RESOURCE 0xFF
1018 /* flags for remove VLAN */
1019 #define I40E_AQC_REMOVE_VLAN_SUCCESS 0x0
1020 #define I40E_AQC_REMOVE_VLAN_FAIL 0xFF
1024 struct i40e_aqc_add_remove_vlan_completion {
1032 /* Set VSI Promiscuous Modes (direct 0x0254) */
1033 struct i40e_aqc_set_vsi_promiscuous_modes {
1034 __le16 promiscuous_flags;
1036 /* flags used for both fields above */
1037 #define I40E_AQC_SET_VSI_PROMISC_UNICAST 0x01
1038 #define I40E_AQC_SET_VSI_PROMISC_MULTICAST 0x02
1039 #define I40E_AQC_SET_VSI_PROMISC_BROADCAST 0x04
1040 #define I40E_AQC_SET_VSI_DEFAULT 0x08
1041 #define I40E_AQC_SET_VSI_PROMISC_VLAN 0x10
1043 #define I40E_AQC_VSI_PROM_CMD_SEID_MASK 0x3FF
1045 #define I40E_AQC_SET_VSI_VLAN_VALID 0x8000
1049 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_vsi_promiscuous_modes);
1051 /* Add S/E-tag command (direct 0x0255)
1052 * Uses generic i40e_aqc_add_remove_tag_completion for completion
1054 struct i40e_aqc_add_tag {
1056 #define I40E_AQC_ADD_TAG_FLAG_TO_QUEUE 0x0001
1058 #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT 0
1059 #define I40E_AQC_ADD_TAG_CMD_SEID_NUM_MASK (0x3FF << \
1060 I40E_AQC_ADD_TAG_CMD_SEID_NUM_SHIFT)
1062 __le16 queue_number;
1066 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_tag);
1068 struct i40e_aqc_add_remove_tag_completion {
1074 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_tag_completion);
1076 /* Remove S/E-tag command (direct 0x0256)
1077 * Uses generic i40e_aqc_add_remove_tag_completion for completion
1079 struct i40e_aqc_remove_tag {
1081 #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT 0
1082 #define I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
1083 I40E_AQC_REMOVE_TAG_CMD_SEID_NUM_SHIFT)
1088 /* Add multicast E-Tag (direct 0x0257)
1089 * del multicast E-Tag (direct 0x0258) only uses pv_seid and etag fields
1090 * and no external data
1092 struct i40e_aqc_add_remove_mcast_etag {
1095 u8 num_unicast_etags;
1097 __le32 addr_high; /* address of array of 2-byte s-tags */
1101 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag);
1103 struct i40e_aqc_add_remove_mcast_etag_completion {
1105 __le16 mcast_etags_used;
1106 __le16 mcast_etags_free;
1112 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_mcast_etag_completion);
1114 /* Update S/E-Tag (direct 0x0259) */
1115 struct i40e_aqc_update_tag {
1117 #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT 0
1118 #define I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_MASK (0x3FF << \
1119 I40E_AQC_UPDATE_TAG_CMD_SEID_NUM_SHIFT)
1125 I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag);
1127 struct i40e_aqc_update_tag_completion {
1133 I40E_CHECK_CMD_LENGTH(i40e_aqc_update_tag_completion);
1135 /* Add Control Packet filter (direct 0x025A)
1136 * Remove Control Packet filter (direct 0x025B)
1137 * uses the i40e_aqc_add_oveb_cloud,
1138 * and the generic direct completion structure
1140 struct i40e_aqc_add_remove_control_packet_filter {
1144 #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_IGNORE_MAC 0x0001
1145 #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_DROP 0x0002
1146 #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TO_QUEUE 0x0004
1147 #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_TX 0x0008
1148 #define I40E_AQC_ADD_CONTROL_PACKET_FLAGS_RX 0x0000
1150 #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT 0
1151 #define I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_MASK (0x3FF << \
1152 I40E_AQC_ADD_CONTROL_PACKET_CMD_SEID_NUM_SHIFT)
1157 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter);
1159 struct i40e_aqc_add_remove_control_packet_filter_completion {
1160 __le16 mac_etype_used;
1162 __le16 mac_etype_free;
1167 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_control_packet_filter_completion);
1169 /* Add Cloud filters (indirect 0x025C)
1170 * Remove Cloud filters (indirect 0x025D)
1171 * uses the i40e_aqc_add_remove_cloud_filters,
1172 * and the generic indirect completion structure
1174 struct i40e_aqc_add_remove_cloud_filters {
1178 #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT 0
1179 #define I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_MASK (0x3FF << \
1180 I40E_AQC_ADD_CLOUD_CMD_SEID_NUM_SHIFT)
1186 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_remove_cloud_filters);
1188 struct i40e_aqc_add_remove_cloud_filters_element_data {
1202 #define I40E_AQC_ADD_CLOUD_FILTER_SHIFT 0
1203 #define I40E_AQC_ADD_CLOUD_FILTER_MASK (0x3F << \
1204 I40E_AQC_ADD_CLOUD_FILTER_SHIFT)
1205 /* 0x0000 reserved */
1206 #define I40E_AQC_ADD_CLOUD_FILTER_OIP 0x0001
1207 /* 0x0002 reserved */
1208 #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN 0x0003
1209 #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_IVLAN_TEN_ID 0x0004
1210 /* 0x0005 reserved */
1211 #define I40E_AQC_ADD_CLOUD_FILTER_IMAC_TEN_ID 0x0006
1212 /* 0x0007 reserved */
1213 /* 0x0008 reserved */
1214 #define I40E_AQC_ADD_CLOUD_FILTER_OMAC 0x0009
1215 #define I40E_AQC_ADD_CLOUD_FILTER_IMAC 0x000A
1216 #define I40E_AQC_ADD_CLOUD_FILTER_OMAC_TEN_ID_IMAC 0x000B
1217 #define I40E_AQC_ADD_CLOUD_FILTER_IIP 0x000C
1219 #define I40E_AQC_ADD_CLOUD_FLAGS_TO_QUEUE 0x0080
1220 #define I40E_AQC_ADD_CLOUD_VNK_SHIFT 6
1221 #define I40E_AQC_ADD_CLOUD_VNK_MASK 0x00C0
1222 #define I40E_AQC_ADD_CLOUD_FLAGS_IPV4 0
1223 #define I40E_AQC_ADD_CLOUD_FLAGS_IPV6 0x0100
1225 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_SHIFT 9
1226 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_MASK 0x1E00
1227 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_XVLAN 0
1228 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NVGRE_OMAC 1
1229 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_NGE 2
1230 #define I40E_AQC_ADD_CLOUD_TNL_TYPE_IP 3
1234 __le16 queue_number;
1235 #define I40E_AQC_ADD_CLOUD_QUEUE_SHIFT 0
1236 #define I40E_AQC_ADD_CLOUD_QUEUE_MASK (0x3F << \
1237 I40E_AQC_ADD_CLOUD_QUEUE_SHIFT)
1239 /* response section */
1240 u8 allocation_result;
1241 #define I40E_AQC_ADD_CLOUD_FILTER_SUCCESS 0x0
1242 #define I40E_AQC_ADD_CLOUD_FILTER_FAIL 0xFF
1243 u8 response_reserved[7];
1246 struct i40e_aqc_remove_cloud_filters_completion {
1247 __le16 perfect_ovlan_used;
1248 __le16 perfect_ovlan_free;
1255 I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_cloud_filters_completion);
1257 /* Add Mirror Rule (indirect or direct 0x0260)
1258 * Delete Mirror Rule (indirect or direct 0x0261)
1259 * note: some rule types (4,5) do not use an external buffer.
1260 * take care to set the flags correctly.
1262 struct i40e_aqc_add_delete_mirror_rule {
1265 #define I40E_AQC_MIRROR_RULE_TYPE_SHIFT 0
1266 #define I40E_AQC_MIRROR_RULE_TYPE_MASK (0x7 << \
1267 I40E_AQC_MIRROR_RULE_TYPE_SHIFT)
1268 #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_INGRESS 1
1269 #define I40E_AQC_MIRROR_RULE_TYPE_VPORT_EGRESS 2
1270 #define I40E_AQC_MIRROR_RULE_TYPE_VLAN 3
1271 #define I40E_AQC_MIRROR_RULE_TYPE_ALL_INGRESS 4
1272 #define I40E_AQC_MIRROR_RULE_TYPE_ALL_EGRESS 5
1274 __le16 destination; /* VSI for add, rule id for delete */
1275 __le32 addr_high; /* address of array of 2-byte VSI or VLAN ids */
1279 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule);
1281 struct i40e_aqc_add_delete_mirror_rule_completion {
1283 __le16 rule_id; /* only used on add */
1284 __le16 mirror_rules_used;
1285 __le16 mirror_rules_free;
1290 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_delete_mirror_rule_completion);
1292 /* Set Storm Control Configuration (direct 0x0280)
1293 * Get Storm Control Configuration (direct 0x0281)
1294 * the command and response use the same descriptor structure
1296 struct i40e_aqc_set_get_storm_control_config {
1297 __le32 broadcast_threshold;
1298 __le32 multicast_threshold;
1299 __le32 control_flags;
1300 #define I40E_AQC_STORM_CONTROL_MDIPW 0x01
1301 #define I40E_AQC_STORM_CONTROL_MDICW 0x02
1302 #define I40E_AQC_STORM_CONTROL_BDIPW 0x04
1303 #define I40E_AQC_STORM_CONTROL_BDICW 0x08
1304 #define I40E_AQC_STORM_CONTROL_BIDU 0x10
1305 #define I40E_AQC_STORM_CONTROL_INTERVAL_SHIFT 8
1306 #define I40E_AQC_STORM_CONTROL_INTERVAL_MASK (0x3FF << \
1307 I40E_AQC_STORM_CONTROL_INTERVAL_SHIFT)
1311 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_get_storm_control_config);
1315 /* PFC Ignore (direct 0x0301)
1316 * the command and response use the same descriptor structure
1318 struct i40e_aqc_pfc_ignore {
1320 u8 command_flags; /* unused on response */
1321 #define I40E_AQC_PFC_IGNORE_SET 0x80
1322 #define I40E_AQC_PFC_IGNORE_CLEAR 0x0
1326 I40E_CHECK_CMD_LENGTH(i40e_aqc_pfc_ignore);
1328 /* DCB Update (direct 0x0302) uses the i40e_aq_desc structure
1329 * with no parameters
1332 /* TX scheduler 0x04xx */
1334 /* Almost all the indirect commands use
1335 * this generic struct to pass the SEID in param0
1337 struct i40e_aqc_tx_sched_ind {
1344 I40E_CHECK_CMD_LENGTH(i40e_aqc_tx_sched_ind);
1346 /* Several commands respond with a set of queue set handles */
1347 struct i40e_aqc_qs_handles_resp {
1348 __le16 qs_handles[8];
1351 /* Configure VSI BW limits (direct 0x0400) */
1352 struct i40e_aqc_configure_vsi_bw_limit {
1357 u8 max_credit; /* 0-3, limit = 2^max */
1361 I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_vsi_bw_limit);
1363 /* Configure VSI Bandwidth Limit per Traffic Type (indirect 0x0406)
1364 * responds with i40e_aqc_qs_handles_resp
1366 struct i40e_aqc_configure_vsi_ets_sla_bw_data {
1369 __le16 tc_bw_credits[8]; /* FW writesback QS handles here */
1371 /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
1372 __le16 tc_bw_max[2];
1376 /* Configure VSI Bandwidth Allocation per Traffic Type (indirect 0x0407)
1377 * responds with i40e_aqc_qs_handles_resp
1379 struct i40e_aqc_configure_vsi_tc_bw_data {
1382 u8 tc_bw_credits[8];
1384 __le16 qs_handles[8];
1387 /* Query vsi bw configuration (indirect 0x0408) */
1388 struct i40e_aqc_query_vsi_bw_config_resp {
1390 u8 tc_suspended_bits;
1392 __le16 qs_handles[8];
1394 __le16 port_bw_limit;
1396 u8 max_bw; /* 0-3, limit = 2^max */
1400 /* Query VSI Bandwidth Allocation per Traffic Type (indirect 0x040A) */
1401 struct i40e_aqc_query_vsi_ets_sla_config_resp {
1404 u8 share_credits[8];
1407 /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
1408 __le16 tc_bw_max[2];
1411 /* Configure Switching Component Bandwidth Limit (direct 0x0410) */
1412 struct i40e_aqc_configure_switching_comp_bw_limit {
1417 u8 max_bw; /* 0-3, limit = 2^max */
1421 I40E_CHECK_CMD_LENGTH(i40e_aqc_configure_switching_comp_bw_limit);
1423 /* Enable Physical Port ETS (indirect 0x0413)
1424 * Modify Physical Port ETS (indirect 0x0414)
1425 * Disable Physical Port ETS (indirect 0x0415)
1427 struct i40e_aqc_configure_switching_comp_ets_data {
1431 u8 tc_strict_priority_flags;
1433 u8 tc_bw_share_credits[8];
1437 /* Configure Switching Component Bandwidth Limits per Tc (indirect 0x0416) */
1438 struct i40e_aqc_configure_switching_comp_ets_bw_limit_data {
1441 __le16 tc_bw_credit[8];
1443 /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
1444 __le16 tc_bw_max[2];
1448 /* Configure Switching Component Bandwidth Allocation per Tc
1451 struct i40e_aqc_configure_switching_comp_bw_config_data {
1454 u8 absolute_credits; /* bool */
1455 u8 tc_bw_share_credits[8];
1459 /* Query Switching Component Configuration (indirect 0x0418) */
1460 struct i40e_aqc_query_switching_comp_ets_config_resp {
1463 __le16 port_bw_limit;
1465 u8 tc_bw_max; /* 0-3, limit = 2^max */
1469 /* Query PhysicalPort ETS Configuration (indirect 0x0419) */
1470 struct i40e_aqc_query_port_ets_config_resp {
1474 u8 tc_strict_priority_bits;
1476 u8 tc_bw_share_credits[8];
1477 __le16 tc_bw_limits[8];
1479 /* 4 bits per tc 0-7, 4th bit reserved, limit = 2^max */
1480 __le16 tc_bw_max[2];
1484 /* Query Switching Component Bandwidth Allocation per Traffic Type
1487 struct i40e_aqc_query_switching_comp_bw_config_resp {
1490 u8 absolute_credits_enable; /* bool */
1491 u8 tc_bw_share_credits[8];
1492 __le16 tc_bw_limits[8];
1494 /* 4 bits per tc 0-7, 4th bit is reserved, limit = 2^max */
1495 __le16 tc_bw_max[2];
1498 /* Suspend/resume port TX traffic
1499 * (direct 0x041B and 0x041C) uses the generic SEID struct
1502 /* Get and set the active HMC resource profile and status.
1503 * (direct 0x0500) and (direct 0x0501)
1505 struct i40e_aq_get_set_hmc_resource_profile {
1511 I40E_CHECK_CMD_LENGTH(i40e_aq_get_set_hmc_resource_profile);
1513 enum i40e_aq_hmc_profile {
1514 /* I40E_HMC_PROFILE_NO_CHANGE = 0, reserved */
1515 I40E_HMC_PROFILE_DEFAULT = 1,
1516 I40E_HMC_PROFILE_FAVOR_VF = 2,
1517 I40E_HMC_PROFILE_EQUAL = 3,
1520 #define I40E_AQ_GET_HMC_RESOURCE_PROFILE_PM_MASK 0xF
1521 #define I40E_AQ_GET_HMC_RESOURCE_PROFILE_COUNT_MASK 0x3F
1523 /* Get PHY Abilities (indirect 0x0600) uses the generic indirect struct */
1525 /* set in param0 for get phy abilities to report qualified modules */
1526 #define I40E_AQ_PHY_REPORT_QUALIFIED_MODULES 0x0001
1527 #define I40E_AQ_PHY_REPORT_INITIAL_VALUES 0x0002
1529 enum i40e_aq_phy_type {
1530 I40E_PHY_TYPE_SGMII = 0x0,
1531 I40E_PHY_TYPE_1000BASE_KX = 0x1,
1532 I40E_PHY_TYPE_10GBASE_KX4 = 0x2,
1533 I40E_PHY_TYPE_10GBASE_KR = 0x3,
1534 I40E_PHY_TYPE_40GBASE_KR4 = 0x4,
1535 I40E_PHY_TYPE_XAUI = 0x5,
1536 I40E_PHY_TYPE_XFI = 0x6,
1537 I40E_PHY_TYPE_SFI = 0x7,
1538 I40E_PHY_TYPE_XLAUI = 0x8,
1539 I40E_PHY_TYPE_XLPPI = 0x9,
1540 I40E_PHY_TYPE_40GBASE_CR4_CU = 0xA,
1541 I40E_PHY_TYPE_10GBASE_CR1_CU = 0xB,
1542 I40E_PHY_TYPE_100BASE_TX = 0x11,
1543 I40E_PHY_TYPE_1000BASE_T = 0x12,
1544 I40E_PHY_TYPE_10GBASE_T = 0x13,
1545 I40E_PHY_TYPE_10GBASE_SR = 0x14,
1546 I40E_PHY_TYPE_10GBASE_LR = 0x15,
1547 I40E_PHY_TYPE_10GBASE_SFPP_CU = 0x16,
1548 I40E_PHY_TYPE_10GBASE_CR1 = 0x17,
1549 I40E_PHY_TYPE_40GBASE_CR4 = 0x18,
1550 I40E_PHY_TYPE_40GBASE_SR4 = 0x19,
1551 I40E_PHY_TYPE_40GBASE_LR4 = 0x1A,
1552 I40E_PHY_TYPE_20GBASE_KR2 = 0x1B,
1556 #define I40E_LINK_SPEED_100MB_SHIFT 0x1
1557 #define I40E_LINK_SPEED_1000MB_SHIFT 0x2
1558 #define I40E_LINK_SPEED_10GB_SHIFT 0x3
1559 #define I40E_LINK_SPEED_40GB_SHIFT 0x4
1560 #define I40E_LINK_SPEED_20GB_SHIFT 0x5
1562 enum i40e_aq_link_speed {
1563 I40E_LINK_SPEED_UNKNOWN = 0,
1564 I40E_LINK_SPEED_100MB = (1 << I40E_LINK_SPEED_100MB_SHIFT),
1565 I40E_LINK_SPEED_1GB = (1 << I40E_LINK_SPEED_1000MB_SHIFT),
1566 I40E_LINK_SPEED_10GB = (1 << I40E_LINK_SPEED_10GB_SHIFT),
1567 I40E_LINK_SPEED_40GB = (1 << I40E_LINK_SPEED_40GB_SHIFT),
1568 I40E_LINK_SPEED_20GB = (1 << I40E_LINK_SPEED_20GB_SHIFT)
1571 struct i40e_aqc_module_desc {
1579 struct i40e_aq_get_phy_abilities_resp {
1580 __le32 phy_type; /* bitmap using the above enum for offsets */
1581 u8 link_speed; /* bitmap using the above enum bit patterns */
1583 #define I40E_AQ_PHY_FLAG_PAUSE_TX 0x01
1584 #define I40E_AQ_PHY_FLAG_PAUSE_RX 0x02
1585 #define I40E_AQ_PHY_FLAG_LOW_POWER 0x04
1586 #define I40E_AQ_PHY_FLAG_AN_SHIFT 3
1587 #define I40E_AQ_PHY_FLAG_AN_MASK (0x3 << I40E_AQ_PHY_FLAG_AN_SHIFT)
1588 #define I40E_AQ_PHY_FLAG_AN_OFF 0x00 /* link forced on */
1589 #define I40E_AQ_PHY_FLAG_AN_OFF_LINK_DOWN 0x01
1590 #define I40E_AQ_PHY_FLAG_AN_ON 0x02
1591 #define I40E_AQ_PHY_FLAG_MODULE_QUAL 0x20
1592 __le16 eee_capability;
1593 #define I40E_AQ_EEE_100BASE_TX 0x0002
1594 #define I40E_AQ_EEE_1000BASE_T 0x0004
1595 #define I40E_AQ_EEE_10GBASE_T 0x0008
1596 #define I40E_AQ_EEE_1000BASE_KX 0x0010
1597 #define I40E_AQ_EEE_10GBASE_KX4 0x0020
1598 #define I40E_AQ_EEE_10GBASE_KR 0x0040
1601 #define I40E_AQ_SET_PHY_D3_LPAN_ENA 0x01
1605 u8 qualified_module_count;
1606 #define I40E_AQ_PHY_MAX_QMS 16
1607 struct i40e_aqc_module_desc qualified_module[I40E_AQ_PHY_MAX_QMS];
1610 /* Set PHY Config (direct 0x0601) */
1611 struct i40e_aq_set_phy_config { /* same bits as above in all */
1615 /* bits 0-2 use the values from get_phy_abilities_resp */
1616 #define I40E_AQ_PHY_ENABLE_LINK 0x08
1617 #define I40E_AQ_PHY_ENABLE_AN 0x10
1618 #define I40E_AQ_PHY_ENABLE_ATOMIC_LINK 0x20
1619 __le16 eee_capability;
1625 I40E_CHECK_CMD_LENGTH(i40e_aq_set_phy_config);
1627 /* Set MAC Config command data structure (direct 0x0603) */
1628 struct i40e_aq_set_mac_config {
1629 __le16 max_frame_size;
1631 #define I40E_AQ_SET_MAC_CONFIG_CRC_EN 0x04
1632 #define I40E_AQ_SET_MAC_CONFIG_PACING_MASK 0x78
1633 #define I40E_AQ_SET_MAC_CONFIG_PACING_SHIFT 3
1634 #define I40E_AQ_SET_MAC_CONFIG_PACING_NONE 0x0
1635 #define I40E_AQ_SET_MAC_CONFIG_PACING_1B_13TX 0xF
1636 #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_9TX 0x9
1637 #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_4TX 0x8
1638 #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_7TX 0x7
1639 #define I40E_AQ_SET_MAC_CONFIG_PACING_2DW_3TX 0x6
1640 #define I40E_AQ_SET_MAC_CONFIG_PACING_1DW_1TX 0x5
1641 #define I40E_AQ_SET_MAC_CONFIG_PACING_3DW_2TX 0x4
1642 #define I40E_AQ_SET_MAC_CONFIG_PACING_7DW_3TX 0x3
1643 #define I40E_AQ_SET_MAC_CONFIG_PACING_4DW_1TX 0x2
1644 #define I40E_AQ_SET_MAC_CONFIG_PACING_9DW_1TX 0x1
1645 u8 tx_timer_priority; /* bitmap */
1646 __le16 tx_timer_value;
1647 __le16 fc_refresh_threshold;
1651 I40E_CHECK_CMD_LENGTH(i40e_aq_set_mac_config);
1653 /* Restart Auto-Negotiation (direct 0x605) */
1654 struct i40e_aqc_set_link_restart_an {
1656 #define I40E_AQ_PHY_RESTART_AN 0x02
1657 #define I40E_AQ_PHY_LINK_ENABLE 0x04
1661 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_link_restart_an);
1663 /* Get Link Status cmd & response data structure (direct 0x0607) */
1664 struct i40e_aqc_get_link_status {
1665 __le16 command_flags; /* only field set on command */
1666 #define I40E_AQ_LSE_MASK 0x3
1667 #define I40E_AQ_LSE_NOP 0x0
1668 #define I40E_AQ_LSE_DISABLE 0x2
1669 #define I40E_AQ_LSE_ENABLE 0x3
1670 /* only response uses this flag */
1671 #define I40E_AQ_LSE_IS_ENABLED 0x1
1672 u8 phy_type; /* i40e_aq_phy_type */
1673 u8 link_speed; /* i40e_aq_link_speed */
1675 #define I40E_AQ_LINK_UP 0x01
1676 #define I40E_AQ_LINK_FAULT 0x02
1677 #define I40E_AQ_LINK_FAULT_TX 0x04
1678 #define I40E_AQ_LINK_FAULT_RX 0x08
1679 #define I40E_AQ_LINK_FAULT_REMOTE 0x10
1680 #define I40E_AQ_MEDIA_AVAILABLE 0x40
1681 #define I40E_AQ_SIGNAL_DETECT 0x80
1683 #define I40E_AQ_AN_COMPLETED 0x01
1684 #define I40E_AQ_LP_AN_ABILITY 0x02
1685 #define I40E_AQ_PD_FAULT 0x04
1686 #define I40E_AQ_FEC_EN 0x08
1687 #define I40E_AQ_PHY_LOW_POWER 0x10
1688 #define I40E_AQ_LINK_PAUSE_TX 0x20
1689 #define I40E_AQ_LINK_PAUSE_RX 0x40
1690 #define I40E_AQ_QUALIFIED_MODULE 0x80
1692 #define I40E_AQ_LINK_PHY_TEMP_ALARM 0x01
1693 #define I40E_AQ_LINK_XCESSIVE_ERRORS 0x02
1694 #define I40E_AQ_LINK_TX_SHIFT 0x02
1695 #define I40E_AQ_LINK_TX_MASK (0x03 << I40E_AQ_LINK_TX_SHIFT)
1696 #define I40E_AQ_LINK_TX_ACTIVE 0x00
1697 #define I40E_AQ_LINK_TX_DRAINED 0x01
1698 #define I40E_AQ_LINK_TX_FLUSHED 0x03
1699 u8 loopback; /* use defines from i40e_aqc_set_lb_mode */
1700 __le16 max_frame_size;
1702 #define I40E_AQ_CONFIG_CRC_ENA 0x04
1703 #define I40E_AQ_CONFIG_PACING_MASK 0x78
1707 I40E_CHECK_CMD_LENGTH(i40e_aqc_get_link_status);
1709 /* Set event mask command (direct 0x613) */
1710 struct i40e_aqc_set_phy_int_mask {
1713 #define I40E_AQ_EVENT_LINK_UPDOWN 0x0002
1714 #define I40E_AQ_EVENT_MEDIA_NA 0x0004
1715 #define I40E_AQ_EVENT_LINK_FAULT 0x0008
1716 #define I40E_AQ_EVENT_PHY_TEMP_ALARM 0x0010
1717 #define I40E_AQ_EVENT_EXCESSIVE_ERRORS 0x0020
1718 #define I40E_AQ_EVENT_SIGNAL_DETECT 0x0040
1719 #define I40E_AQ_EVENT_AN_COMPLETED 0x0080
1720 #define I40E_AQ_EVENT_MODULE_QUAL_FAIL 0x0100
1721 #define I40E_AQ_EVENT_PORT_TX_SUSPENDED 0x0200
1725 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_int_mask);
1727 /* Get Local AN advt register (direct 0x0614)
1728 * Set Local AN advt register (direct 0x0615)
1729 * Get Link Partner AN advt register (direct 0x0616)
1731 struct i40e_aqc_an_advt_reg {
1732 __le32 local_an_reg0;
1733 __le16 local_an_reg1;
1737 I40E_CHECK_CMD_LENGTH(i40e_aqc_an_advt_reg);
1739 /* Set Loopback mode (0x0618) */
1740 struct i40e_aqc_set_lb_mode {
1742 #define I40E_AQ_LB_PHY_LOCAL 0x01
1743 #define I40E_AQ_LB_PHY_REMOTE 0x02
1744 #define I40E_AQ_LB_MAC_LOCAL 0x04
1748 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_lb_mode);
1750 /* Set PHY Reset command (0x0622) */
1751 struct i40e_aqc_set_phy_reset {
1753 #define I40E_AQ_PHY_RESET_REQUEST 0x02
1757 I40E_CHECK_CMD_LENGTH(i40e_aqc_set_phy_reset);
1759 enum i40e_aq_phy_reg_type {
1760 I40E_AQC_PHY_REG_INTERNAL = 0x1,
1761 I40E_AQC_PHY_REG_EXERNAL_BASET = 0x2,
1762 I40E_AQC_PHY_REG_EXERNAL_MODULE = 0x3
1765 /* NVM Read command (indirect 0x0701)
1766 * NVM Erase commands (direct 0x0702)
1767 * NVM Update commands (indirect 0x0703)
1769 struct i40e_aqc_nvm_update {
1771 #define I40E_AQ_NVM_LAST_CMD 0x01
1772 #define I40E_AQ_NVM_FLASH_ONLY 0x80
1780 I40E_CHECK_CMD_LENGTH(i40e_aqc_nvm_update);
1782 /* Send to PF command (indirect 0x0801) id is only used by PF
1783 * Send to VF command (indirect 0x0802) id is only used by PF
1784 * Send to Peer PF command (indirect 0x0803)
1786 struct i40e_aqc_pf_vf_message {
1793 I40E_CHECK_CMD_LENGTH(i40e_aqc_pf_vf_message);
1795 /* Alternate structure */
1797 /* Direct write (direct 0x0900)
1798 * Direct read (direct 0x0902)
1800 struct i40e_aqc_alternate_write {
1807 I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write);
1809 /* Indirect write (indirect 0x0901)
1810 * Indirect read (indirect 0x0903)
1813 struct i40e_aqc_alternate_ind_write {
1820 I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_ind_write);
1822 /* Done alternate write (direct 0x0904)
1825 struct i40e_aqc_alternate_write_done {
1827 #define I40E_AQ_ALTERNATE_MODE_BIOS_MASK 1
1828 #define I40E_AQ_ALTERNATE_MODE_BIOS_LEGACY 0
1829 #define I40E_AQ_ALTERNATE_MODE_BIOS_UEFI 1
1830 #define I40E_AQ_ALTERNATE_RESET_NEEDED 2
1834 I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_write_done);
1836 /* Set OEM mode (direct 0x0905) */
1837 struct i40e_aqc_alternate_set_mode {
1839 #define I40E_AQ_ALTERNATE_MODE_NONE 0
1840 #define I40E_AQ_ALTERNATE_MODE_OEM 1
1844 I40E_CHECK_CMD_LENGTH(i40e_aqc_alternate_set_mode);
1846 /* Clear port Alternate RAM (direct 0x0906) uses i40e_aq_desc */
1848 /* async events 0x10xx */
1850 /* Lan Queue Overflow Event (direct, 0x1001) */
1851 struct i40e_aqc_lan_overflow {
1852 __le32 prtdcb_rupto;
1857 I40E_CHECK_CMD_LENGTH(i40e_aqc_lan_overflow);
1859 /* Get LLDP MIB (indirect 0x0A00) */
1860 struct i40e_aqc_lldp_get_mib {
1863 #define I40E_AQ_LLDP_MIB_TYPE_MASK 0x3
1864 #define I40E_AQ_LLDP_MIB_LOCAL 0x0
1865 #define I40E_AQ_LLDP_MIB_REMOTE 0x1
1866 #define I40E_AQ_LLDP_MIB_LOCAL_AND_REMOTE 0x2
1867 #define I40E_AQ_LLDP_BRIDGE_TYPE_MASK 0xC
1868 #define I40E_AQ_LLDP_BRIDGE_TYPE_SHIFT 0x2
1869 #define I40E_AQ_LLDP_BRIDGE_TYPE_NEAREST_BRIDGE 0x0
1870 #define I40E_AQ_LLDP_BRIDGE_TYPE_NON_TPMR 0x1
1871 #define I40E_AQ_LLDP_TX_SHIFT 0x4
1872 #define I40E_AQ_LLDP_TX_MASK (0x03 << I40E_AQ_LLDP_TX_SHIFT)
1873 /* TX pause flags use I40E_AQ_LINK_TX_* above */
1881 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_get_mib);
1883 /* Configure LLDP MIB Change Event (direct 0x0A01)
1884 * also used for the event (with type in the command field)
1886 struct i40e_aqc_lldp_update_mib {
1888 #define I40E_AQ_LLDP_MIB_UPDATE_ENABLE 0x0
1889 #define I40E_AQ_LLDP_MIB_UPDATE_DISABLE 0x1
1895 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_mib);
1897 /* Add LLDP TLV (indirect 0x0A02)
1898 * Delete LLDP TLV (indirect 0x0A04)
1900 struct i40e_aqc_lldp_add_tlv {
1901 u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
1909 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_add_tlv);
1911 /* Update LLDP TLV (indirect 0x0A03) */
1912 struct i40e_aqc_lldp_update_tlv {
1913 u8 type; /* only nearest bridge and non-TPMR from 0x0A00 */
1922 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_update_tlv);
1924 /* Stop LLDP (direct 0x0A05) */
1925 struct i40e_aqc_lldp_stop {
1927 #define I40E_AQ_LLDP_AGENT_STOP 0x0
1928 #define I40E_AQ_LLDP_AGENT_SHUTDOWN 0x1
1932 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_stop);
1934 /* Start LLDP (direct 0x0A06) */
1936 struct i40e_aqc_lldp_start {
1938 #define I40E_AQ_LLDP_AGENT_START 0x1
1942 I40E_CHECK_CMD_LENGTH(i40e_aqc_lldp_start);
1944 /* Apply MIB changes (0x0A07)
1945 * uses the generic struc as it contains no data
1948 /* Add Udp Tunnel command and completion (direct 0x0B00) */
1949 struct i40e_aqc_add_udp_tunnel {
1953 #define I40E_AQC_TUNNEL_TYPE_VXLAN 0x00
1954 #define I40E_AQC_TUNNEL_TYPE_NGE 0x01
1955 #define I40E_AQC_TUNNEL_TYPE_TEREDO 0x10
1959 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel);
1961 struct i40e_aqc_add_udp_tunnel_completion {
1963 u8 filter_entry_index;
1965 #define I40E_AQC_SINGLE_PF 0x0
1966 #define I40E_AQC_MULTIPLE_PFS 0x1
1971 I40E_CHECK_CMD_LENGTH(i40e_aqc_add_udp_tunnel_completion);
1973 /* remove UDP Tunnel command (0x0B01) */
1974 struct i40e_aqc_remove_udp_tunnel {
1976 u8 index; /* 0 to 15 */
1980 I40E_CHECK_CMD_LENGTH(i40e_aqc_remove_udp_tunnel);
1982 struct i40e_aqc_del_udp_tunnel_completion {
1984 u8 index; /* 0 to 15 */
1986 u8 total_filters_used;
1990 I40E_CHECK_CMD_LENGTH(i40e_aqc_del_udp_tunnel_completion);
1992 /* tunnel key structure 0x0B10 */
1994 struct i40e_aqc_tunnel_key_structure {
1997 u8 key1_len; /* 0 to 15 */
1998 u8 key2_len; /* 0 to 15 */
2000 #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDE 0x01
2001 /* response flags */
2002 #define I40E_AQC_TUNNEL_KEY_STRUCT_SUCCESS 0x01
2003 #define I40E_AQC_TUNNEL_KEY_STRUCT_MODIFIED 0x02
2004 #define I40E_AQC_TUNNEL_KEY_STRUCT_OVERRIDDEN 0x03
2005 u8 network_key_index;
2006 #define I40E_AQC_NETWORK_KEY_INDEX_VXLAN 0x0
2007 #define I40E_AQC_NETWORK_KEY_INDEX_NGE 0x1
2008 #define I40E_AQC_NETWORK_KEY_INDEX_FLEX_MAC_IN_UDP 0x2
2009 #define I40E_AQC_NETWORK_KEY_INDEX_GRE 0x3
2013 I40E_CHECK_CMD_LENGTH(i40e_aqc_tunnel_key_structure);
2015 /* OEM mode commands (direct 0xFE0x) */
2016 struct i40e_aqc_oem_param_change {
2018 #define I40E_AQ_OEM_PARAM_TYPE_PF_CTL 0
2019 #define I40E_AQ_OEM_PARAM_TYPE_BW_CTL 1
2020 #define I40E_AQ_OEM_PARAM_MAC 2
2021 __le32 param_value1;
2025 I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_param_change);
2027 struct i40e_aqc_oem_state_change {
2029 #define I40E_AQ_OEM_STATE_LINK_DOWN 0x0
2030 #define I40E_AQ_OEM_STATE_LINK_UP 0x1
2034 I40E_CHECK_CMD_LENGTH(i40e_aqc_oem_state_change);
2036 /* debug commands */
2038 /* get device id (0xFF00) uses the generic structure */
2040 /* set test more (0xFF01, internal) */
2042 struct i40e_acq_set_test_mode {
2044 #define I40E_AQ_TEST_PARTIAL 0
2045 #define I40E_AQ_TEST_FULL 1
2046 #define I40E_AQ_TEST_NVM 2
2049 #define I40E_AQ_TEST_OPEN 0
2050 #define I40E_AQ_TEST_CLOSE 1
2051 #define I40E_AQ_TEST_INC 2
2053 __le32 address_high;
2057 I40E_CHECK_CMD_LENGTH(i40e_acq_set_test_mode);
2059 /* Debug Read Register command (0xFF03)
2060 * Debug Write Register command (0xFF04)
2062 struct i40e_aqc_debug_reg_read_write {
2069 I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_reg_read_write);
2071 /* Scatter/gather Reg Read (indirect 0xFF05)
2072 * Scatter/gather Reg Write (indirect 0xFF06)
2075 /* i40e_aq_desc is used for the command */
2076 struct i40e_aqc_debug_reg_sg_element_data {
2081 /* Debug Modify register (direct 0xFF07) */
2082 struct i40e_aqc_debug_modify_reg {
2089 I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_reg);
2091 /* dump internal data (0xFF08, indirect) */
2093 #define I40E_AQ_CLUSTER_ID_AUX 0
2094 #define I40E_AQ_CLUSTER_ID_SWITCH_FLU 1
2095 #define I40E_AQ_CLUSTER_ID_TXSCHED 2
2096 #define I40E_AQ_CLUSTER_ID_HMC 3
2097 #define I40E_AQ_CLUSTER_ID_MAC0 4
2098 #define I40E_AQ_CLUSTER_ID_MAC1 5
2099 #define I40E_AQ_CLUSTER_ID_MAC2 6
2100 #define I40E_AQ_CLUSTER_ID_MAC3 7
2101 #define I40E_AQ_CLUSTER_ID_DCB 8
2102 #define I40E_AQ_CLUSTER_ID_EMP_MEM 9
2103 #define I40E_AQ_CLUSTER_ID_PKT_BUF 10
2104 #define I40E_AQ_CLUSTER_ID_ALTRAM 11
2106 struct i40e_aqc_debug_dump_internals {
2111 __le32 address_high;
2115 I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_dump_internals);
2117 struct i40e_aqc_debug_modify_internals {
2119 u8 cluster_specific_params[7];
2120 __le32 address_high;
2124 I40E_CHECK_CMD_LENGTH(i40e_aqc_debug_modify_internals);