2 * An RTC driver for the NVIDIA Tegra 200 series internal RTC.
4 * Copyright (c) 2010, NVIDIA Corporation.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * You should have received a copy of the GNU General Public License along
17 * with this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
21 #include <linux/clk.h>
22 #include <linux/delay.h>
23 #include <linux/init.h>
25 #include <linux/irq.h>
26 #include <linux/kernel.h>
27 #include <linux/module.h>
28 #include <linux/mod_devicetable.h>
29 #include <linux/platform_device.h>
31 #include <linux/rtc.h>
32 #include <linux/slab.h>
34 /* set to 1 = busy every eight 32kHz clocks during copy of sec+msec to AHB */
35 #define TEGRA_RTC_REG_BUSY 0x004
36 #define TEGRA_RTC_REG_SECONDS 0x008
37 /* when msec is read, the seconds are buffered into shadow seconds. */
38 #define TEGRA_RTC_REG_SHADOW_SECONDS 0x00c
39 #define TEGRA_RTC_REG_MILLI_SECONDS 0x010
40 #define TEGRA_RTC_REG_SECONDS_ALARM0 0x014
41 #define TEGRA_RTC_REG_SECONDS_ALARM1 0x018
42 #define TEGRA_RTC_REG_MILLI_SECONDS_ALARM0 0x01c
43 #define TEGRA_RTC_REG_INTR_MASK 0x028
44 /* write 1 bits to clear status bits */
45 #define TEGRA_RTC_REG_INTR_STATUS 0x02c
47 /* bits in INTR_MASK */
48 #define TEGRA_RTC_INTR_MASK_MSEC_CDN_ALARM (1<<4)
49 #define TEGRA_RTC_INTR_MASK_SEC_CDN_ALARM (1<<3)
50 #define TEGRA_RTC_INTR_MASK_MSEC_ALARM (1<<2)
51 #define TEGRA_RTC_INTR_MASK_SEC_ALARM1 (1<<1)
52 #define TEGRA_RTC_INTR_MASK_SEC_ALARM0 (1<<0)
54 /* bits in INTR_STATUS */
55 #define TEGRA_RTC_INTR_STATUS_MSEC_CDN_ALARM (1<<4)
56 #define TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM (1<<3)
57 #define TEGRA_RTC_INTR_STATUS_MSEC_ALARM (1<<2)
58 #define TEGRA_RTC_INTR_STATUS_SEC_ALARM1 (1<<1)
59 #define TEGRA_RTC_INTR_STATUS_SEC_ALARM0 (1<<0)
61 struct tegra_rtc_info {
62 struct platform_device *pdev;
63 struct rtc_device *rtc_dev;
64 void __iomem *rtc_base; /* NULL if not initialized. */
66 int tegra_rtc_irq; /* alarm and periodic irq */
67 spinlock_t tegra_rtc_lock;
70 /* RTC hardware is busy when it is updating its values over AHB once
71 * every eight 32kHz clocks (~250uS).
72 * outside of these updates the CPU is free to write.
73 * CPU is always free to read.
75 static inline u32 tegra_rtc_check_busy(struct tegra_rtc_info *info)
77 return readl(info->rtc_base + TEGRA_RTC_REG_BUSY) & 1;
80 /* Wait for hardware to be ready for writing.
81 * This function tries to maximize the amount of time before the next update.
82 * It does this by waiting for the RTC to become busy with its periodic update,
83 * then returning once the RTC first becomes not busy.
84 * This periodic update (where the seconds and milliseconds are copied to the
85 * AHB side) occurs every eight 32kHz clocks (~250uS).
86 * The behavior of this function allows us to make some assumptions without
87 * introducing a race, because 250uS is plenty of time to read/write a value.
89 static int tegra_rtc_wait_while_busy(struct device *dev)
91 struct tegra_rtc_info *info = dev_get_drvdata(dev);
93 int retries = 500; /* ~490 us is the worst case, ~250 us is best. */
95 /* first wait for the RTC to become busy. this is when it
96 * posts its updated seconds+msec registers to AHB side. */
97 while (tegra_rtc_check_busy(info)) {
103 /* now we have about 250 us to manipulate registers */
107 dev_err(dev, "write failed:retry count exceeded.\n");
111 static int tegra_rtc_read_time(struct device *dev, struct rtc_time *tm)
113 struct tegra_rtc_info *info = dev_get_drvdata(dev);
114 unsigned long sec, msec;
115 unsigned long sl_irq_flags;
117 /* RTC hardware copies seconds to shadow seconds when a read
118 * of milliseconds occurs. use a lock to keep other threads out. */
119 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
121 msec = readl(info->rtc_base + TEGRA_RTC_REG_MILLI_SECONDS);
122 sec = readl(info->rtc_base + TEGRA_RTC_REG_SHADOW_SECONDS);
124 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
126 rtc_time_to_tm(sec, tm);
128 dev_vdbg(dev, "time read as %lu. %d/%d/%d %d:%02u:%02u\n",
141 static int tegra_rtc_set_time(struct device *dev, struct rtc_time *tm)
143 struct tegra_rtc_info *info = dev_get_drvdata(dev);
147 /* convert tm to seconds. */
148 rtc_tm_to_time(tm, &sec);
150 dev_vdbg(dev, "time set to %lu. %d/%d/%d %d:%02u:%02u\n",
160 /* seconds only written if wait succeeded. */
161 ret = tegra_rtc_wait_while_busy(dev);
163 writel(sec, info->rtc_base + TEGRA_RTC_REG_SECONDS);
165 dev_vdbg(dev, "time read back as %d\n",
166 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS));
171 static int tegra_rtc_read_alarm(struct device *dev, struct rtc_wkalrm *alarm)
173 struct tegra_rtc_info *info = dev_get_drvdata(dev);
177 sec = readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
180 /* alarm is disabled. */
183 /* alarm is enabled. */
185 rtc_time_to_tm(sec, &alarm->time);
188 tmp = readl(info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
189 alarm->pending = (tmp & TEGRA_RTC_INTR_STATUS_SEC_ALARM0) != 0;
194 static int tegra_rtc_alarm_irq_enable(struct device *dev, unsigned int enabled)
196 struct tegra_rtc_info *info = dev_get_drvdata(dev);
198 unsigned long sl_irq_flags;
200 tegra_rtc_wait_while_busy(dev);
201 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
203 /* read the original value, and OR in the flag. */
204 status = readl(info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
206 status |= TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* set it */
208 status &= ~TEGRA_RTC_INTR_MASK_SEC_ALARM0; /* clear it */
210 writel(status, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
212 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
217 static int tegra_rtc_set_alarm(struct device *dev, struct rtc_wkalrm *alarm)
219 struct tegra_rtc_info *info = dev_get_drvdata(dev);
223 rtc_tm_to_time(&alarm->time, &sec);
227 tegra_rtc_wait_while_busy(dev);
228 writel(sec, info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
229 dev_vdbg(dev, "alarm read back as %d\n",
230 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0));
232 /* if successfully written and alarm is enabled ... */
234 tegra_rtc_alarm_irq_enable(dev, 1);
236 dev_vdbg(dev, "alarm set as %lu. %d/%d/%d %d:%02u:%02u\n",
238 alarm->time.tm_mon+1,
240 alarm->time.tm_year+1900,
245 /* disable alarm if 0 or write error. */
246 dev_vdbg(dev, "alarm disabled\n");
247 tegra_rtc_alarm_irq_enable(dev, 0);
253 static int tegra_rtc_proc(struct device *dev, struct seq_file *seq)
255 if (!dev || !dev->driver)
258 seq_printf(seq, "name\t\t: %s\n", dev_name(dev));
263 static irqreturn_t tegra_rtc_irq_handler(int irq, void *data)
265 struct device *dev = data;
266 struct tegra_rtc_info *info = dev_get_drvdata(dev);
267 unsigned long events = 0;
269 unsigned long sl_irq_flags;
271 status = readl(info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
273 /* clear the interrupt masks and status on any irq. */
274 tegra_rtc_wait_while_busy(dev);
275 spin_lock_irqsave(&info->tegra_rtc_lock, sl_irq_flags);
276 writel(0, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
277 writel(status, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
278 spin_unlock_irqrestore(&info->tegra_rtc_lock, sl_irq_flags);
282 if ((status & TEGRA_RTC_INTR_STATUS_SEC_ALARM0))
283 events |= RTC_IRQF | RTC_AF;
285 /* check if Periodic */
286 if ((status & TEGRA_RTC_INTR_STATUS_SEC_CDN_ALARM))
287 events |= RTC_IRQF | RTC_PF;
289 rtc_update_irq(info->rtc_dev, 1, events);
294 static const struct rtc_class_ops tegra_rtc_ops = {
295 .read_time = tegra_rtc_read_time,
296 .set_time = tegra_rtc_set_time,
297 .read_alarm = tegra_rtc_read_alarm,
298 .set_alarm = tegra_rtc_set_alarm,
299 .proc = tegra_rtc_proc,
300 .alarm_irq_enable = tegra_rtc_alarm_irq_enable,
303 static const struct of_device_id tegra_rtc_dt_match[] = {
304 { .compatible = "nvidia,tegra20-rtc", },
307 MODULE_DEVICE_TABLE(of, tegra_rtc_dt_match);
309 static int __init tegra_rtc_probe(struct platform_device *pdev)
311 struct tegra_rtc_info *info;
312 struct resource *res;
315 info = devm_kzalloc(&pdev->dev, sizeof(struct tegra_rtc_info),
320 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
321 info->rtc_base = devm_ioremap_resource(&pdev->dev, res);
322 if (IS_ERR(info->rtc_base))
323 return PTR_ERR(info->rtc_base);
325 ret = platform_get_irq(pdev, 0);
327 dev_err(&pdev->dev, "failed to get platform IRQ: %d\n", ret);
331 info->tegra_rtc_irq = ret;
333 info->clk = devm_clk_get(&pdev->dev, NULL);
334 if (IS_ERR(info->clk))
335 return PTR_ERR(info->clk);
337 ret = clk_prepare_enable(info->clk);
341 /* set context info. */
343 spin_lock_init(&info->tegra_rtc_lock);
345 platform_set_drvdata(pdev, info);
347 /* clear out the hardware. */
348 writel(0, info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0);
349 writel(0xffffffff, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
350 writel(0, info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
352 device_init_wakeup(&pdev->dev, 1);
354 info->rtc_dev = devm_rtc_device_register(&pdev->dev,
355 dev_name(&pdev->dev), &tegra_rtc_ops,
357 if (IS_ERR(info->rtc_dev)) {
358 ret = PTR_ERR(info->rtc_dev);
359 dev_err(&pdev->dev, "Unable to register device (err=%d).\n",
364 ret = devm_request_irq(&pdev->dev, info->tegra_rtc_irq,
365 tegra_rtc_irq_handler, IRQF_TRIGGER_HIGH,
366 dev_name(&pdev->dev), &pdev->dev);
369 "Unable to request interrupt for device (err=%d).\n",
374 dev_notice(&pdev->dev, "Tegra internal Real Time Clock\n");
379 clk_disable_unprepare(info->clk);
383 static int tegra_rtc_remove(struct platform_device *pdev)
385 struct tegra_rtc_info *info = platform_get_drvdata(pdev);
387 clk_disable_unprepare(info->clk);
392 #ifdef CONFIG_PM_SLEEP
393 static int tegra_rtc_suspend(struct device *dev)
395 struct tegra_rtc_info *info = dev_get_drvdata(dev);
397 tegra_rtc_wait_while_busy(dev);
399 /* only use ALARM0 as a wake source. */
400 writel(0xffffffff, info->rtc_base + TEGRA_RTC_REG_INTR_STATUS);
401 writel(TEGRA_RTC_INTR_STATUS_SEC_ALARM0,
402 info->rtc_base + TEGRA_RTC_REG_INTR_MASK);
404 dev_vdbg(dev, "alarm sec = %d\n",
405 readl(info->rtc_base + TEGRA_RTC_REG_SECONDS_ALARM0));
407 dev_vdbg(dev, "Suspend (device_may_wakeup=%d) irq:%d\n",
408 device_may_wakeup(dev), info->tegra_rtc_irq);
410 /* leave the alarms on as a wake source. */
411 if (device_may_wakeup(dev))
412 enable_irq_wake(info->tegra_rtc_irq);
417 static int tegra_rtc_resume(struct device *dev)
419 struct tegra_rtc_info *info = dev_get_drvdata(dev);
421 dev_vdbg(dev, "Resume (device_may_wakeup=%d)\n",
422 device_may_wakeup(dev));
423 /* alarms were left on as a wake source, turn them off. */
424 if (device_may_wakeup(dev))
425 disable_irq_wake(info->tegra_rtc_irq);
431 static SIMPLE_DEV_PM_OPS(tegra_rtc_pm_ops, tegra_rtc_suspend, tegra_rtc_resume);
433 static void tegra_rtc_shutdown(struct platform_device *pdev)
435 dev_vdbg(&pdev->dev, "disabling interrupts.\n");
436 tegra_rtc_alarm_irq_enable(&pdev->dev, 0);
439 MODULE_ALIAS("platform:tegra_rtc");
440 static struct platform_driver tegra_rtc_driver = {
441 .remove = tegra_rtc_remove,
442 .shutdown = tegra_rtc_shutdown,
445 .of_match_table = tegra_rtc_dt_match,
446 .pm = &tegra_rtc_pm_ops,
450 module_platform_driver_probe(tegra_rtc_driver, tegra_rtc_probe);
453 MODULE_DESCRIPTION("driver for Tegra internal RTC");
454 MODULE_LICENSE("GPL");