]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/soc15.c
drm/amdgpu: add helpers to access registers on different AIDs
[linux.git] / drivers / gpu / drm / amd / amdgpu / soc15.c
1 /*
2  * Copyright 2016 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  */
23 #include <linux/firmware.h>
24 #include <linux/slab.h>
25 #include <linux/module.h>
26 #include <linux/pci.h>
27
28 #include <drm/amdgpu_drm.h>
29
30 #include "amdgpu.h"
31 #include "amdgpu_atombios.h"
32 #include "amdgpu_ih.h"
33 #include "amdgpu_uvd.h"
34 #include "amdgpu_vce.h"
35 #include "amdgpu_ucode.h"
36 #include "amdgpu_psp.h"
37 #include "atom.h"
38 #include "amd_pcie.h"
39
40 #include "uvd/uvd_7_0_offset.h"
41 #include "gc/gc_9_0_offset.h"
42 #include "gc/gc_9_0_sh_mask.h"
43 #include "sdma0/sdma0_4_0_offset.h"
44 #include "sdma1/sdma1_4_0_offset.h"
45 #include "nbio/nbio_7_0_default.h"
46 #include "nbio/nbio_7_0_offset.h"
47 #include "nbio/nbio_7_0_sh_mask.h"
48 #include "nbio/nbio_7_0_smn.h"
49 #include "mp/mp_9_0_offset.h"
50
51 #include "soc15.h"
52 #include "soc15_common.h"
53 #include "gfx_v9_0.h"
54 #include "gmc_v9_0.h"
55 #include "gfxhub_v1_0.h"
56 #include "mmhub_v1_0.h"
57 #include "df_v1_7.h"
58 #include "df_v3_6.h"
59 #include "nbio_v6_1.h"
60 #include "nbio_v7_0.h"
61 #include "nbio_v7_4.h"
62 #include "hdp_v4_0.h"
63 #include "vega10_ih.h"
64 #include "vega20_ih.h"
65 #include "navi10_ih.h"
66 #include "sdma_v4_0.h"
67 #include "uvd_v7_0.h"
68 #include "vce_v4_0.h"
69 #include "vcn_v1_0.h"
70 #include "vcn_v2_0.h"
71 #include "jpeg_v2_0.h"
72 #include "vcn_v2_5.h"
73 #include "jpeg_v2_5.h"
74 #include "smuio_v9_0.h"
75 #include "smuio_v11_0.h"
76 #include "smuio_v13_0.h"
77 #include "amdgpu_vkms.h"
78 #include "mxgpu_ai.h"
79 #include "amdgpu_ras.h"
80 #include "amdgpu_xgmi.h"
81 #include <uapi/linux/kfd_ioctl.h>
82
83 #define mmMP0_MISC_CGTT_CTRL0                                                                   0x01b9
84 #define mmMP0_MISC_CGTT_CTRL0_BASE_IDX                                                          0
85 #define mmMP0_MISC_LIGHT_SLEEP_CTRL                                                             0x01ba
86 #define mmMP0_MISC_LIGHT_SLEEP_CTRL_BASE_IDX                                                    0
87
88 static const struct amd_ip_funcs soc15_common_ip_funcs;
89
90 /* Vega, Raven, Arcturus */
91 static const struct amdgpu_video_codec_info vega_video_codecs_encode_array[] =
92 {
93         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 2304, 0)},
94         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 2304, 0)},
95 };
96
97 static const struct amdgpu_video_codecs vega_video_codecs_encode =
98 {
99         .codec_count = ARRAY_SIZE(vega_video_codecs_encode_array),
100         .codec_array = vega_video_codecs_encode_array,
101 };
102
103 /* Vega */
104 static const struct amdgpu_video_codec_info vega_video_codecs_decode_array[] =
105 {
106         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
107         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
108         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
109         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
110         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 4096, 186)},
111         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
112 };
113
114 static const struct amdgpu_video_codecs vega_video_codecs_decode =
115 {
116         .codec_count = ARRAY_SIZE(vega_video_codecs_decode_array),
117         .codec_array = vega_video_codecs_decode_array,
118 };
119
120 /* Raven */
121 static const struct amdgpu_video_codec_info rv_video_codecs_decode_array[] =
122 {
123         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
124         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
125         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
126         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
127         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 4096, 4096, 186)},
128         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
129         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 4096, 4096, 0)},
130 };
131
132 static const struct amdgpu_video_codecs rv_video_codecs_decode =
133 {
134         .codec_count = ARRAY_SIZE(rv_video_codecs_decode_array),
135         .codec_array = rv_video_codecs_decode_array,
136 };
137
138 /* Renoir, Arcturus */
139 static const struct amdgpu_video_codec_info rn_video_codecs_decode_array[] =
140 {
141         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG2, 4096, 4096, 3)},
142         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4, 4096, 4096, 5)},
143         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_MPEG4_AVC, 4096, 4096, 52)},
144         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VC1, 4096, 4096, 4)},
145         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_HEVC, 8192, 4352, 186)},
146         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_JPEG, 4096, 4096, 0)},
147         {codec_info_build(AMDGPU_INFO_VIDEO_CAPS_CODEC_IDX_VP9, 8192, 4352, 0)},
148 };
149
150 static const struct amdgpu_video_codecs rn_video_codecs_decode =
151 {
152         .codec_count = ARRAY_SIZE(rn_video_codecs_decode_array),
153         .codec_array = rn_video_codecs_decode_array,
154 };
155
156 static int soc15_query_video_codecs(struct amdgpu_device *adev, bool encode,
157                                     const struct amdgpu_video_codecs **codecs)
158 {
159         if (adev->ip_versions[VCE_HWIP][0]) {
160                 switch (adev->ip_versions[VCE_HWIP][0]) {
161                 case IP_VERSION(4, 0, 0):
162                 case IP_VERSION(4, 1, 0):
163                         if (encode)
164                                 *codecs = &vega_video_codecs_encode;
165                         else
166                                 *codecs = &vega_video_codecs_decode;
167                         return 0;
168                 default:
169                         return -EINVAL;
170                 }
171         } else {
172                 switch (adev->ip_versions[UVD_HWIP][0]) {
173                 case IP_VERSION(1, 0, 0):
174                 case IP_VERSION(1, 0, 1):
175                         if (encode)
176                                 *codecs = &vega_video_codecs_encode;
177                         else
178                                 *codecs = &rv_video_codecs_decode;
179                         return 0;
180                 case IP_VERSION(2, 5, 0):
181                 case IP_VERSION(2, 6, 0):
182                 case IP_VERSION(2, 2, 0):
183                         if (encode)
184                                 *codecs = &vega_video_codecs_encode;
185                         else
186                                 *codecs = &rn_video_codecs_decode;
187                         return 0;
188                 default:
189                         return -EINVAL;
190                 }
191         }
192 }
193
194 static u32 soc15_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
195 {
196         unsigned long flags, address, data;
197         u32 r;
198
199         address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
200         data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
201
202         spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
203         WREG32(address, ((reg) & 0x1ff));
204         r = RREG32(data);
205         spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
206         return r;
207 }
208
209 static void soc15_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
210 {
211         unsigned long flags, address, data;
212
213         address = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_INDEX);
214         data = SOC15_REG_OFFSET(UVD, 0, mmUVD_CTX_DATA);
215
216         spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
217         WREG32(address, ((reg) & 0x1ff));
218         WREG32(data, (v));
219         spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
220 }
221
222 static u32 soc15_didt_rreg(struct amdgpu_device *adev, u32 reg)
223 {
224         unsigned long flags, address, data;
225         u32 r;
226
227         address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
228         data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
229
230         spin_lock_irqsave(&adev->didt_idx_lock, flags);
231         WREG32(address, (reg));
232         r = RREG32(data);
233         spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
234         return r;
235 }
236
237 static void soc15_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
238 {
239         unsigned long flags, address, data;
240
241         address = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_INDEX);
242         data = SOC15_REG_OFFSET(GC, 0, mmDIDT_IND_DATA);
243
244         spin_lock_irqsave(&adev->didt_idx_lock, flags);
245         WREG32(address, (reg));
246         WREG32(data, (v));
247         spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
248 }
249
250 static u32 soc15_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
251 {
252         unsigned long flags;
253         u32 r;
254
255         spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
256         WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
257         r = RREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA);
258         spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
259         return r;
260 }
261
262 static void soc15_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
263 {
264         unsigned long flags;
265
266         spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
267         WREG32_SOC15(GC, 0, mmGC_CAC_IND_INDEX, (reg));
268         WREG32_SOC15(GC, 0, mmGC_CAC_IND_DATA, (v));
269         spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
270 }
271
272 static u32 soc15_se_cac_rreg(struct amdgpu_device *adev, u32 reg)
273 {
274         unsigned long flags;
275         u32 r;
276
277         spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
278         WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
279         r = RREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA);
280         spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
281         return r;
282 }
283
284 static void soc15_se_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
285 {
286         unsigned long flags;
287
288         spin_lock_irqsave(&adev->se_cac_idx_lock, flags);
289         WREG32_SOC15(GC, 0, mmSE_CAC_IND_INDEX, (reg));
290         WREG32_SOC15(GC, 0, mmSE_CAC_IND_DATA, (v));
291         spin_unlock_irqrestore(&adev->se_cac_idx_lock, flags);
292 }
293
294 static u32 soc15_get_config_memsize(struct amdgpu_device *adev)
295 {
296         return adev->nbio.funcs->get_memsize(adev);
297 }
298
299 static u32 soc15_get_xclk(struct amdgpu_device *adev)
300 {
301         u32 reference_clock = adev->clock.spll.reference_freq;
302
303         if (adev->ip_versions[MP1_HWIP][0] == IP_VERSION(12, 0, 0) ||
304             adev->ip_versions[MP1_HWIP][0] == IP_VERSION(12, 0, 1) ||
305             adev->ip_versions[MP1_HWIP][0] == IP_VERSION(10, 0, 0) ||
306             adev->ip_versions[MP1_HWIP][0] == IP_VERSION(10, 0, 1))
307                 return 10000;
308
309         return reference_clock;
310 }
311
312
313 void soc15_grbm_select(struct amdgpu_device *adev,
314                      u32 me, u32 pipe, u32 queue, u32 vmid, int xcc_id)
315 {
316         u32 grbm_gfx_cntl = 0;
317         grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, PIPEID, pipe);
318         grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, MEID, me);
319         grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, VMID, vmid);
320         grbm_gfx_cntl = REG_SET_FIELD(grbm_gfx_cntl, GRBM_GFX_CNTL, QUEUEID, queue);
321
322         WREG32_SOC15_RLC_SHADOW(GC, xcc_id, mmGRBM_GFX_CNTL, grbm_gfx_cntl);
323 }
324
325 static void soc15_vga_set_state(struct amdgpu_device *adev, bool state)
326 {
327         /* todo */
328 }
329
330 static bool soc15_read_disabled_bios(struct amdgpu_device *adev)
331 {
332         /* todo */
333         return false;
334 }
335
336 static struct soc15_allowed_register_entry soc15_allowed_read_registers[] = {
337         { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS)},
338         { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS2)},
339         { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE0)},
340         { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE1)},
341         { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE2)},
342         { SOC15_REG_ENTRY(GC, 0, mmGRBM_STATUS_SE3)},
343         { SOC15_REG_ENTRY(SDMA0, 0, mmSDMA0_STATUS_REG)},
344         { SOC15_REG_ENTRY(SDMA1, 0, mmSDMA1_STATUS_REG)},
345         { SOC15_REG_ENTRY(GC, 0, mmCP_STAT)},
346         { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT1)},
347         { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT2)},
348         { SOC15_REG_ENTRY(GC, 0, mmCP_STALLED_STAT3)},
349         { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_BUSY_STAT)},
350         { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STALLED_STAT1)},
351         { SOC15_REG_ENTRY(GC, 0, mmCP_CPF_STATUS)},
352         { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_BUSY_STAT)},
353         { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STALLED_STAT1)},
354         { SOC15_REG_ENTRY(GC, 0, mmCP_CPC_STATUS)},
355         { SOC15_REG_ENTRY(GC, 0, mmGB_ADDR_CONFIG)},
356         { SOC15_REG_ENTRY(GC, 0, mmDB_DEBUG2)},
357 };
358
359 static uint32_t soc15_read_indexed_register(struct amdgpu_device *adev, u32 se_num,
360                                          u32 sh_num, u32 reg_offset)
361 {
362         uint32_t val;
363
364         mutex_lock(&adev->grbm_idx_mutex);
365         if (se_num != 0xffffffff || sh_num != 0xffffffff)
366                 amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff, 0);
367
368         val = RREG32(reg_offset);
369
370         if (se_num != 0xffffffff || sh_num != 0xffffffff)
371                 amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff, 0);
372         mutex_unlock(&adev->grbm_idx_mutex);
373         return val;
374 }
375
376 static uint32_t soc15_get_register_value(struct amdgpu_device *adev,
377                                          bool indexed, u32 se_num,
378                                          u32 sh_num, u32 reg_offset)
379 {
380         if (indexed) {
381                 return soc15_read_indexed_register(adev, se_num, sh_num, reg_offset);
382         } else {
383                 if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmGB_ADDR_CONFIG))
384                         return adev->gfx.config.gb_addr_config;
385                 else if (reg_offset == SOC15_REG_OFFSET(GC, 0, mmDB_DEBUG2))
386                         return adev->gfx.config.db_debug2;
387                 return RREG32(reg_offset);
388         }
389 }
390
391 static int soc15_read_register(struct amdgpu_device *adev, u32 se_num,
392                             u32 sh_num, u32 reg_offset, u32 *value)
393 {
394         uint32_t i;
395         struct soc15_allowed_register_entry  *en;
396
397         *value = 0;
398         for (i = 0; i < ARRAY_SIZE(soc15_allowed_read_registers); i++) {
399                 en = &soc15_allowed_read_registers[i];
400                 if (!adev->reg_offset[en->hwip][en->inst])
401                         continue;
402                 else if (reg_offset != (adev->reg_offset[en->hwip][en->inst][en->seg]
403                                         + en->reg_offset))
404                         continue;
405
406                 *value = soc15_get_register_value(adev,
407                                                   soc15_allowed_read_registers[i].grbm_indexed,
408                                                   se_num, sh_num, reg_offset);
409                 return 0;
410         }
411         return -EINVAL;
412 }
413
414
415 /**
416  * soc15_program_register_sequence - program an array of registers.
417  *
418  * @adev: amdgpu_device pointer
419  * @regs: pointer to the register array
420  * @array_size: size of the register array
421  *
422  * Programs an array or registers with and and or masks.
423  * This is a helper for setting golden registers.
424  */
425
426 void soc15_program_register_sequence(struct amdgpu_device *adev,
427                                              const struct soc15_reg_golden *regs,
428                                              const u32 array_size)
429 {
430         const struct soc15_reg_golden *entry;
431         u32 tmp, reg;
432         int i;
433
434         for (i = 0; i < array_size; ++i) {
435                 entry = &regs[i];
436                 reg =  adev->reg_offset[entry->hwip][entry->instance][entry->segment] + entry->reg;
437
438                 if (entry->and_mask == 0xffffffff) {
439                         tmp = entry->or_mask;
440                 } else {
441                         tmp = (entry->hwip == GC_HWIP) ?
442                                 RREG32_SOC15_IP(GC, reg) : RREG32(reg);
443
444                         tmp &= ~(entry->and_mask);
445                         tmp |= (entry->or_mask & entry->and_mask);
446                 }
447
448                 if (reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3) ||
449                         reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE) ||
450                         reg == SOC15_REG_OFFSET(GC, 0, mmPA_SC_ENHANCE_1) ||
451                         reg == SOC15_REG_OFFSET(GC, 0, mmSH_MEM_CONFIG))
452                         WREG32_RLC(reg, tmp);
453                 else
454                         (entry->hwip == GC_HWIP) ?
455                                 WREG32_SOC15_IP(GC, reg, tmp) : WREG32(reg, tmp);
456
457         }
458
459 }
460
461 static int soc15_asic_baco_reset(struct amdgpu_device *adev)
462 {
463         struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
464         int ret = 0;
465
466         /* avoid NBIF got stuck when do RAS recovery in BACO reset */
467         if (ras && adev->ras_enabled)
468                 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
469
470         ret = amdgpu_dpm_baco_reset(adev);
471         if (ret)
472                 return ret;
473
474         /* re-enable doorbell interrupt after BACO exit */
475         if (ras && adev->ras_enabled)
476                 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
477
478         return 0;
479 }
480
481 static enum amd_reset_method
482 soc15_asic_reset_method(struct amdgpu_device *adev)
483 {
484         bool baco_reset = false;
485         bool connected_to_cpu = false;
486         struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
487
488         if (adev->gmc.xgmi.supported && adev->gmc.xgmi.connected_to_cpu)
489                 connected_to_cpu = true;
490
491         if (amdgpu_reset_method == AMD_RESET_METHOD_MODE1 ||
492             amdgpu_reset_method == AMD_RESET_METHOD_MODE2 ||
493             amdgpu_reset_method == AMD_RESET_METHOD_BACO ||
494             amdgpu_reset_method == AMD_RESET_METHOD_PCI) {
495                 /* If connected to cpu, driver only support mode2 */
496                 if (connected_to_cpu)
497                         return AMD_RESET_METHOD_MODE2;
498                 return amdgpu_reset_method;
499         }
500
501         if (amdgpu_reset_method != -1)
502                 dev_warn(adev->dev, "Specified reset method:%d isn't supported, using AUTO instead.\n",
503                                   amdgpu_reset_method);
504
505         switch (adev->ip_versions[MP1_HWIP][0]) {
506         case IP_VERSION(10, 0, 0):
507         case IP_VERSION(10, 0, 1):
508         case IP_VERSION(12, 0, 0):
509         case IP_VERSION(12, 0, 1):
510                 return AMD_RESET_METHOD_MODE2;
511         case IP_VERSION(9, 0, 0):
512         case IP_VERSION(11, 0, 2):
513                 if (adev->asic_type == CHIP_VEGA20) {
514                         if (adev->psp.sos.fw_version >= 0x80067)
515                                 baco_reset = amdgpu_dpm_is_baco_supported(adev);
516                         /*
517                          * 1. PMFW version > 0x284300: all cases use baco
518                          * 2. PMFW version <= 0x284300: only sGPU w/o RAS use baco
519                          */
520                         if (ras && adev->ras_enabled &&
521                             adev->pm.fw_version <= 0x283400)
522                                 baco_reset = false;
523                 } else {
524                         baco_reset = amdgpu_dpm_is_baco_supported(adev);
525                 }
526                 break;
527         case IP_VERSION(13, 0, 2):
528                  /*
529                  * 1.connected to cpu: driver issue mode2 reset
530                  * 2.discret gpu: driver issue mode1 reset
531                  */
532                 if (connected_to_cpu)
533                         return AMD_RESET_METHOD_MODE2;
534                 break;
535         default:
536                 break;
537         }
538
539         if (baco_reset)
540                 return AMD_RESET_METHOD_BACO;
541         else
542                 return AMD_RESET_METHOD_MODE1;
543 }
544
545 static int soc15_asic_reset(struct amdgpu_device *adev)
546 {
547         /* original raven doesn't have full asic reset */
548         if ((adev->apu_flags & AMD_APU_IS_RAVEN) ||
549             (adev->apu_flags & AMD_APU_IS_RAVEN2))
550                 return 0;
551
552         switch (soc15_asic_reset_method(adev)) {
553         case AMD_RESET_METHOD_PCI:
554                 dev_info(adev->dev, "PCI reset\n");
555                 return amdgpu_device_pci_reset(adev);
556         case AMD_RESET_METHOD_BACO:
557                 dev_info(adev->dev, "BACO reset\n");
558                 return soc15_asic_baco_reset(adev);
559         case AMD_RESET_METHOD_MODE2:
560                 dev_info(adev->dev, "MODE2 reset\n");
561                 return amdgpu_dpm_mode2_reset(adev);
562         default:
563                 dev_info(adev->dev, "MODE1 reset\n");
564                 return amdgpu_device_mode1_reset(adev);
565         }
566 }
567
568 static bool soc15_supports_baco(struct amdgpu_device *adev)
569 {
570         switch (adev->ip_versions[MP1_HWIP][0]) {
571         case IP_VERSION(9, 0, 0):
572         case IP_VERSION(11, 0, 2):
573                 if (adev->asic_type == CHIP_VEGA20) {
574                         if (adev->psp.sos.fw_version >= 0x80067)
575                                 return amdgpu_dpm_is_baco_supported(adev);
576                         return false;
577                 } else {
578                         return amdgpu_dpm_is_baco_supported(adev);
579                 }
580                 break;
581         default:
582                 return false;
583         }
584 }
585
586 /*static int soc15_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
587                         u32 cntl_reg, u32 status_reg)
588 {
589         return 0;
590 }*/
591
592 static int soc15_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
593 {
594         /*int r;
595
596         r = soc15_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
597         if (r)
598                 return r;
599
600         r = soc15_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
601         */
602         return 0;
603 }
604
605 static int soc15_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
606 {
607         /* todo */
608
609         return 0;
610 }
611
612 static void soc15_program_aspm(struct amdgpu_device *adev)
613 {
614         if (!amdgpu_device_should_use_aspm(adev))
615                 return;
616
617         if (!(adev->flags & AMD_IS_APU) &&
618             (adev->nbio.funcs->program_aspm))
619                 adev->nbio.funcs->program_aspm(adev);
620 }
621
622 const struct amdgpu_ip_block_version vega10_common_ip_block =
623 {
624         .type = AMD_IP_BLOCK_TYPE_COMMON,
625         .major = 2,
626         .minor = 0,
627         .rev = 0,
628         .funcs = &soc15_common_ip_funcs,
629 };
630
631 static void soc15_reg_base_init(struct amdgpu_device *adev)
632 {
633         /* Set IP register base before any HW register access */
634         switch (adev->asic_type) {
635         case CHIP_VEGA10:
636         case CHIP_VEGA12:
637         case CHIP_RAVEN:
638         case CHIP_RENOIR:
639                 vega10_reg_base_init(adev);
640                 break;
641         case CHIP_VEGA20:
642                 vega20_reg_base_init(adev);
643                 break;
644         case CHIP_ARCTURUS:
645                 arct_reg_base_init(adev);
646                 break;
647         case CHIP_ALDEBARAN:
648                 aldebaran_reg_base_init(adev);
649                 break;
650         default:
651                 DRM_ERROR("Unsupported asic type: %d!\n", adev->asic_type);
652                 break;
653         }
654 }
655
656 void soc15_set_virt_ops(struct amdgpu_device *adev)
657 {
658         adev->virt.ops = &xgpu_ai_virt_ops;
659
660         /* init soc15 reg base early enough so we can
661          * request request full access for sriov before
662          * set_ip_blocks. */
663         soc15_reg_base_init(adev);
664 }
665
666 static bool soc15_need_full_reset(struct amdgpu_device *adev)
667 {
668         /* change this when we implement soft reset */
669         return true;
670 }
671
672 static void soc15_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
673                                  uint64_t *count1)
674 {
675         uint32_t perfctr = 0;
676         uint64_t cnt0_of, cnt1_of;
677         int tmp;
678
679         /* This reports 0 on APUs, so return to avoid writing/reading registers
680          * that may or may not be different from their GPU counterparts
681          */
682         if (adev->flags & AMD_IS_APU)
683                 return;
684
685         /* Set the 2 events that we wish to watch, defined above */
686         /* Reg 40 is # received msgs */
687         /* Reg 104 is # of posted requests sent */
688         perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT0_SEL, 40);
689         perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK, EVENT1_SEL, 104);
690
691         /* Write to enable desired perf counters */
692         WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK, perfctr);
693         /* Zero out and enable the perf counters
694          * Write 0x5:
695          * Bit 0 = Start all counters(1)
696          * Bit 2 = Global counter reset enable(1)
697          */
698         WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);
699
700         msleep(1000);
701
702         /* Load the shadow and disable the perf counters
703          * Write 0x2:
704          * Bit 0 = Stop counters(0)
705          * Bit 1 = Load the shadow counters(1)
706          */
707         WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);
708
709         /* Read register values to get any >32bit overflow */
710         tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK);
711         cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER0_UPPER);
712         cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK, COUNTER1_UPPER);
713
714         /* Get the values and add the overflow */
715         *count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK) | (cnt0_of << 32);
716         *count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK) | (cnt1_of << 32);
717 }
718
719 static void vega20_get_pcie_usage(struct amdgpu_device *adev, uint64_t *count0,
720                                  uint64_t *count1)
721 {
722         uint32_t perfctr = 0;
723         uint64_t cnt0_of, cnt1_of;
724         int tmp;
725
726         /* This reports 0 on APUs, so return to avoid writing/reading registers
727          * that may or may not be different from their GPU counterparts
728          */
729         if (adev->flags & AMD_IS_APU)
730                 return;
731
732         /* Set the 2 events that we wish to watch, defined above */
733         /* Reg 40 is # received msgs */
734         /* Reg 108 is # of posted requests sent on VG20 */
735         perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
736                                 EVENT0_SEL, 40);
737         perfctr = REG_SET_FIELD(perfctr, PCIE_PERF_CNTL_TXCLK3,
738                                 EVENT1_SEL, 108);
739
740         /* Write to enable desired perf counters */
741         WREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3, perfctr);
742         /* Zero out and enable the perf counters
743          * Write 0x5:
744          * Bit 0 = Start all counters(1)
745          * Bit 2 = Global counter reset enable(1)
746          */
747         WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000005);
748
749         msleep(1000);
750
751         /* Load the shadow and disable the perf counters
752          * Write 0x2:
753          * Bit 0 = Stop counters(0)
754          * Bit 1 = Load the shadow counters(1)
755          */
756         WREG32_PCIE(smnPCIE_PERF_COUNT_CNTL, 0x00000002);
757
758         /* Read register values to get any >32bit overflow */
759         tmp = RREG32_PCIE(smnPCIE_PERF_CNTL_TXCLK3);
760         cnt0_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER0_UPPER);
761         cnt1_of = REG_GET_FIELD(tmp, PCIE_PERF_CNTL_TXCLK3, COUNTER1_UPPER);
762
763         /* Get the values and add the overflow */
764         *count0 = RREG32_PCIE(smnPCIE_PERF_COUNT0_TXCLK3) | (cnt0_of << 32);
765         *count1 = RREG32_PCIE(smnPCIE_PERF_COUNT1_TXCLK3) | (cnt1_of << 32);
766 }
767
768 static bool soc15_need_reset_on_init(struct amdgpu_device *adev)
769 {
770         u32 sol_reg;
771
772         /* CP hangs in IGT reloading test on RN, reset to WA */
773         if (adev->asic_type == CHIP_RENOIR)
774                 return true;
775
776         /* Just return false for soc15 GPUs.  Reset does not seem to
777          * be necessary.
778          */
779         if (!amdgpu_passthrough(adev))
780                 return false;
781
782         if (adev->flags & AMD_IS_APU)
783                 return false;
784
785         /* Check sOS sign of life register to confirm sys driver and sOS
786          * are already been loaded.
787          */
788         sol_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_81);
789         if (sol_reg)
790                 return true;
791
792         return false;
793 }
794
795 static uint64_t soc15_get_pcie_replay_count(struct amdgpu_device *adev)
796 {
797         uint64_t nak_r, nak_g;
798
799         /* Get the number of NAKs received and generated */
800         nak_r = RREG32_PCIE(smnPCIE_RX_NUM_NAK);
801         nak_g = RREG32_PCIE(smnPCIE_RX_NUM_NAK_GENERATED);
802
803         /* Add the total number of NAKs, i.e the number of replays */
804         return (nak_r + nak_g);
805 }
806
807 static void soc15_pre_asic_init(struct amdgpu_device *adev)
808 {
809         gmc_v9_0_restore_registers(adev);
810 }
811
812 static const struct amdgpu_asic_funcs soc15_asic_funcs =
813 {
814         .read_disabled_bios = &soc15_read_disabled_bios,
815         .read_bios_from_rom = &amdgpu_soc15_read_bios_from_rom,
816         .read_register = &soc15_read_register,
817         .reset = &soc15_asic_reset,
818         .reset_method = &soc15_asic_reset_method,
819         .set_vga_state = &soc15_vga_set_state,
820         .get_xclk = &soc15_get_xclk,
821         .set_uvd_clocks = &soc15_set_uvd_clocks,
822         .set_vce_clocks = &soc15_set_vce_clocks,
823         .get_config_memsize = &soc15_get_config_memsize,
824         .need_full_reset = &soc15_need_full_reset,
825         .init_doorbell_index = &vega10_doorbell_index_init,
826         .get_pcie_usage = &soc15_get_pcie_usage,
827         .need_reset_on_init = &soc15_need_reset_on_init,
828         .get_pcie_replay_count = &soc15_get_pcie_replay_count,
829         .supports_baco = &soc15_supports_baco,
830         .pre_asic_init = &soc15_pre_asic_init,
831         .query_video_codecs = &soc15_query_video_codecs,
832 };
833
834 static const struct amdgpu_asic_funcs vega20_asic_funcs =
835 {
836         .read_disabled_bios = &soc15_read_disabled_bios,
837         .read_bios_from_rom = &amdgpu_soc15_read_bios_from_rom,
838         .read_register = &soc15_read_register,
839         .reset = &soc15_asic_reset,
840         .reset_method = &soc15_asic_reset_method,
841         .set_vga_state = &soc15_vga_set_state,
842         .get_xclk = &soc15_get_xclk,
843         .set_uvd_clocks = &soc15_set_uvd_clocks,
844         .set_vce_clocks = &soc15_set_vce_clocks,
845         .get_config_memsize = &soc15_get_config_memsize,
846         .need_full_reset = &soc15_need_full_reset,
847         .init_doorbell_index = &vega20_doorbell_index_init,
848         .get_pcie_usage = &vega20_get_pcie_usage,
849         .need_reset_on_init = &soc15_need_reset_on_init,
850         .get_pcie_replay_count = &soc15_get_pcie_replay_count,
851         .supports_baco = &soc15_supports_baco,
852         .pre_asic_init = &soc15_pre_asic_init,
853         .query_video_codecs = &soc15_query_video_codecs,
854 };
855
856 static const struct amdgpu_asic_funcs aqua_vanjaram_asic_funcs =
857 {
858         .read_disabled_bios = &soc15_read_disabled_bios,
859         .read_bios_from_rom = &amdgpu_soc15_read_bios_from_rom,
860         .read_register = &soc15_read_register,
861         .reset = &soc15_asic_reset,
862         .reset_method = &soc15_asic_reset_method,
863         .set_vga_state = &soc15_vga_set_state,
864         .get_xclk = &soc15_get_xclk,
865         .set_uvd_clocks = &soc15_set_uvd_clocks,
866         .set_vce_clocks = &soc15_set_vce_clocks,
867         .get_config_memsize = &soc15_get_config_memsize,
868         .need_full_reset = &soc15_need_full_reset,
869         .init_doorbell_index = &aqua_vanjaram_doorbell_index_init,
870         .get_pcie_usage = &vega20_get_pcie_usage,
871         .need_reset_on_init = &soc15_need_reset_on_init,
872         .get_pcie_replay_count = &soc15_get_pcie_replay_count,
873         .supports_baco = &soc15_supports_baco,
874         .pre_asic_init = &soc15_pre_asic_init,
875         .query_video_codecs = &soc15_query_video_codecs,
876         .encode_ext_smn_addressing = &aqua_vanjaram_encode_ext_smn_addressing,
877 };
878
879 static int soc15_common_early_init(void *handle)
880 {
881 #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
882         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
883
884         if (!amdgpu_sriov_vf(adev)) {
885                 adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
886                 adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
887         }
888         adev->smc_rreg = NULL;
889         adev->smc_wreg = NULL;
890         adev->pcie_rreg = &amdgpu_device_indirect_rreg;
891         adev->pcie_wreg = &amdgpu_device_indirect_wreg;
892         adev->pcie_rreg_ext = &amdgpu_device_indirect_rreg_ext;
893         adev->pcie_wreg_ext = &amdgpu_device_indirect_wreg_ext;
894         adev->pcie_rreg64 = &amdgpu_device_indirect_rreg64;
895         adev->pcie_wreg64 = &amdgpu_device_indirect_wreg64;
896         adev->uvd_ctx_rreg = &soc15_uvd_ctx_rreg;
897         adev->uvd_ctx_wreg = &soc15_uvd_ctx_wreg;
898         adev->didt_rreg = &soc15_didt_rreg;
899         adev->didt_wreg = &soc15_didt_wreg;
900         adev->gc_cac_rreg = &soc15_gc_cac_rreg;
901         adev->gc_cac_wreg = &soc15_gc_cac_wreg;
902         adev->se_cac_rreg = &soc15_se_cac_rreg;
903         adev->se_cac_wreg = &soc15_se_cac_wreg;
904
905         adev->rev_id = amdgpu_device_get_rev_id(adev);
906         adev->external_rev_id = 0xFF;
907         /* TODO: split the GC and PG flags based on the relevant IP version for which
908          * they are relevant.
909          */
910         switch (adev->ip_versions[GC_HWIP][0]) {
911         case IP_VERSION(9, 0, 1):
912                 adev->asic_funcs = &soc15_asic_funcs;
913                 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
914                         AMD_CG_SUPPORT_GFX_MGLS |
915                         AMD_CG_SUPPORT_GFX_RLC_LS |
916                         AMD_CG_SUPPORT_GFX_CP_LS |
917                         AMD_CG_SUPPORT_GFX_3D_CGCG |
918                         AMD_CG_SUPPORT_GFX_3D_CGLS |
919                         AMD_CG_SUPPORT_GFX_CGCG |
920                         AMD_CG_SUPPORT_GFX_CGLS |
921                         AMD_CG_SUPPORT_BIF_MGCG |
922                         AMD_CG_SUPPORT_BIF_LS |
923                         AMD_CG_SUPPORT_HDP_LS |
924                         AMD_CG_SUPPORT_DRM_MGCG |
925                         AMD_CG_SUPPORT_DRM_LS |
926                         AMD_CG_SUPPORT_ROM_MGCG |
927                         AMD_CG_SUPPORT_DF_MGCG |
928                         AMD_CG_SUPPORT_SDMA_MGCG |
929                         AMD_CG_SUPPORT_SDMA_LS |
930                         AMD_CG_SUPPORT_MC_MGCG |
931                         AMD_CG_SUPPORT_MC_LS;
932                 adev->pg_flags = 0;
933                 adev->external_rev_id = 0x1;
934                 break;
935         case IP_VERSION(9, 2, 1):
936                 adev->asic_funcs = &soc15_asic_funcs;
937                 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
938                         AMD_CG_SUPPORT_GFX_MGLS |
939                         AMD_CG_SUPPORT_GFX_CGCG |
940                         AMD_CG_SUPPORT_GFX_CGLS |
941                         AMD_CG_SUPPORT_GFX_3D_CGCG |
942                         AMD_CG_SUPPORT_GFX_3D_CGLS |
943                         AMD_CG_SUPPORT_GFX_CP_LS |
944                         AMD_CG_SUPPORT_MC_LS |
945                         AMD_CG_SUPPORT_MC_MGCG |
946                         AMD_CG_SUPPORT_SDMA_MGCG |
947                         AMD_CG_SUPPORT_SDMA_LS |
948                         AMD_CG_SUPPORT_BIF_MGCG |
949                         AMD_CG_SUPPORT_BIF_LS |
950                         AMD_CG_SUPPORT_HDP_MGCG |
951                         AMD_CG_SUPPORT_HDP_LS |
952                         AMD_CG_SUPPORT_ROM_MGCG |
953                         AMD_CG_SUPPORT_VCE_MGCG |
954                         AMD_CG_SUPPORT_UVD_MGCG;
955                 adev->pg_flags = 0;
956                 adev->external_rev_id = adev->rev_id + 0x14;
957                 break;
958         case IP_VERSION(9, 4, 0):
959                 adev->asic_funcs = &vega20_asic_funcs;
960                 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
961                         AMD_CG_SUPPORT_GFX_MGLS |
962                         AMD_CG_SUPPORT_GFX_CGCG |
963                         AMD_CG_SUPPORT_GFX_CGLS |
964                         AMD_CG_SUPPORT_GFX_3D_CGCG |
965                         AMD_CG_SUPPORT_GFX_3D_CGLS |
966                         AMD_CG_SUPPORT_GFX_CP_LS |
967                         AMD_CG_SUPPORT_MC_LS |
968                         AMD_CG_SUPPORT_MC_MGCG |
969                         AMD_CG_SUPPORT_SDMA_MGCG |
970                         AMD_CG_SUPPORT_SDMA_LS |
971                         AMD_CG_SUPPORT_BIF_MGCG |
972                         AMD_CG_SUPPORT_BIF_LS |
973                         AMD_CG_SUPPORT_HDP_MGCG |
974                         AMD_CG_SUPPORT_HDP_LS |
975                         AMD_CG_SUPPORT_ROM_MGCG |
976                         AMD_CG_SUPPORT_VCE_MGCG |
977                         AMD_CG_SUPPORT_UVD_MGCG;
978                 adev->pg_flags = 0;
979                 adev->external_rev_id = adev->rev_id + 0x28;
980                 break;
981         case IP_VERSION(9, 1, 0):
982         case IP_VERSION(9, 2, 2):
983                 adev->asic_funcs = &soc15_asic_funcs;
984
985                 if (adev->rev_id >= 0x8)
986                         adev->apu_flags |= AMD_APU_IS_RAVEN2;
987
988                 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
989                         adev->external_rev_id = adev->rev_id + 0x79;
990                 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
991                         adev->external_rev_id = adev->rev_id + 0x41;
992                 else if (adev->rev_id == 1)
993                         adev->external_rev_id = adev->rev_id + 0x20;
994                 else
995                         adev->external_rev_id = adev->rev_id + 0x01;
996
997                 if (adev->apu_flags & AMD_APU_IS_RAVEN2) {
998                         adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
999                                 AMD_CG_SUPPORT_GFX_MGLS |
1000                                 AMD_CG_SUPPORT_GFX_CP_LS |
1001                                 AMD_CG_SUPPORT_GFX_3D_CGCG |
1002                                 AMD_CG_SUPPORT_GFX_3D_CGLS |
1003                                 AMD_CG_SUPPORT_GFX_CGCG |
1004                                 AMD_CG_SUPPORT_GFX_CGLS |
1005                                 AMD_CG_SUPPORT_BIF_LS |
1006                                 AMD_CG_SUPPORT_HDP_LS |
1007                                 AMD_CG_SUPPORT_MC_MGCG |
1008                                 AMD_CG_SUPPORT_MC_LS |
1009                                 AMD_CG_SUPPORT_SDMA_MGCG |
1010                                 AMD_CG_SUPPORT_SDMA_LS |
1011                                 AMD_CG_SUPPORT_VCN_MGCG;
1012
1013                         adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
1014                 } else if (adev->apu_flags & AMD_APU_IS_PICASSO) {
1015                         adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1016                                 AMD_CG_SUPPORT_GFX_MGLS |
1017                                 AMD_CG_SUPPORT_GFX_CP_LS |
1018                                 AMD_CG_SUPPORT_GFX_3D_CGLS |
1019                                 AMD_CG_SUPPORT_GFX_CGCG |
1020                                 AMD_CG_SUPPORT_GFX_CGLS |
1021                                 AMD_CG_SUPPORT_BIF_LS |
1022                                 AMD_CG_SUPPORT_HDP_LS |
1023                                 AMD_CG_SUPPORT_MC_MGCG |
1024                                 AMD_CG_SUPPORT_MC_LS |
1025                                 AMD_CG_SUPPORT_SDMA_MGCG |
1026                                 AMD_CG_SUPPORT_SDMA_LS |
1027                                 AMD_CG_SUPPORT_VCN_MGCG;
1028
1029                         /*
1030                          * MMHUB PG needs to be disabled for Picasso for
1031                          * stability reasons.
1032                          */
1033                         adev->pg_flags = AMD_PG_SUPPORT_SDMA |
1034                                 AMD_PG_SUPPORT_VCN;
1035                 } else {
1036                         adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1037                                 AMD_CG_SUPPORT_GFX_MGLS |
1038                                 AMD_CG_SUPPORT_GFX_RLC_LS |
1039                                 AMD_CG_SUPPORT_GFX_CP_LS |
1040                                 AMD_CG_SUPPORT_GFX_3D_CGLS |
1041                                 AMD_CG_SUPPORT_GFX_CGCG |
1042                                 AMD_CG_SUPPORT_GFX_CGLS |
1043                                 AMD_CG_SUPPORT_BIF_MGCG |
1044                                 AMD_CG_SUPPORT_BIF_LS |
1045                                 AMD_CG_SUPPORT_HDP_MGCG |
1046                                 AMD_CG_SUPPORT_HDP_LS |
1047                                 AMD_CG_SUPPORT_DRM_MGCG |
1048                                 AMD_CG_SUPPORT_DRM_LS |
1049                                 AMD_CG_SUPPORT_MC_MGCG |
1050                                 AMD_CG_SUPPORT_MC_LS |
1051                                 AMD_CG_SUPPORT_SDMA_MGCG |
1052                                 AMD_CG_SUPPORT_SDMA_LS |
1053                                 AMD_CG_SUPPORT_VCN_MGCG;
1054
1055                         adev->pg_flags = AMD_PG_SUPPORT_SDMA | AMD_PG_SUPPORT_VCN;
1056                 }
1057                 break;
1058         case IP_VERSION(9, 4, 1):
1059                 adev->asic_funcs = &vega20_asic_funcs;
1060                 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1061                         AMD_CG_SUPPORT_GFX_MGLS |
1062                         AMD_CG_SUPPORT_GFX_CGCG |
1063                         AMD_CG_SUPPORT_GFX_CGLS |
1064                         AMD_CG_SUPPORT_GFX_CP_LS |
1065                         AMD_CG_SUPPORT_HDP_MGCG |
1066                         AMD_CG_SUPPORT_HDP_LS |
1067                         AMD_CG_SUPPORT_SDMA_MGCG |
1068                         AMD_CG_SUPPORT_SDMA_LS |
1069                         AMD_CG_SUPPORT_MC_MGCG |
1070                         AMD_CG_SUPPORT_MC_LS |
1071                         AMD_CG_SUPPORT_IH_CG |
1072                         AMD_CG_SUPPORT_VCN_MGCG |
1073                         AMD_CG_SUPPORT_JPEG_MGCG;
1074                 adev->pg_flags = AMD_PG_SUPPORT_VCN | AMD_PG_SUPPORT_VCN_DPG;
1075                 adev->external_rev_id = adev->rev_id + 0x32;
1076                 break;
1077         case IP_VERSION(9, 3, 0):
1078                 adev->asic_funcs = &soc15_asic_funcs;
1079
1080                 if (adev->apu_flags & AMD_APU_IS_RENOIR)
1081                         adev->external_rev_id = adev->rev_id + 0x91;
1082                 else
1083                         adev->external_rev_id = adev->rev_id + 0xa1;
1084                 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1085                                  AMD_CG_SUPPORT_GFX_MGLS |
1086                                  AMD_CG_SUPPORT_GFX_3D_CGCG |
1087                                  AMD_CG_SUPPORT_GFX_3D_CGLS |
1088                                  AMD_CG_SUPPORT_GFX_CGCG |
1089                                  AMD_CG_SUPPORT_GFX_CGLS |
1090                                  AMD_CG_SUPPORT_GFX_CP_LS |
1091                                  AMD_CG_SUPPORT_MC_MGCG |
1092                                  AMD_CG_SUPPORT_MC_LS |
1093                                  AMD_CG_SUPPORT_SDMA_MGCG |
1094                                  AMD_CG_SUPPORT_SDMA_LS |
1095                                  AMD_CG_SUPPORT_BIF_LS |
1096                                  AMD_CG_SUPPORT_HDP_LS |
1097                                  AMD_CG_SUPPORT_VCN_MGCG |
1098                                  AMD_CG_SUPPORT_JPEG_MGCG |
1099                                  AMD_CG_SUPPORT_IH_CG |
1100                                  AMD_CG_SUPPORT_ATHUB_LS |
1101                                  AMD_CG_SUPPORT_ATHUB_MGCG |
1102                                  AMD_CG_SUPPORT_DF_MGCG;
1103                 adev->pg_flags = AMD_PG_SUPPORT_SDMA |
1104                                  AMD_PG_SUPPORT_VCN |
1105                                  AMD_PG_SUPPORT_JPEG |
1106                                  AMD_PG_SUPPORT_VCN_DPG;
1107                 break;
1108         case IP_VERSION(9, 4, 2):
1109                 adev->asic_funcs = &vega20_asic_funcs;
1110                 adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
1111                         AMD_CG_SUPPORT_GFX_MGLS |
1112                         AMD_CG_SUPPORT_GFX_CP_LS |
1113                         AMD_CG_SUPPORT_HDP_LS |
1114                         AMD_CG_SUPPORT_SDMA_MGCG |
1115                         AMD_CG_SUPPORT_SDMA_LS |
1116                         AMD_CG_SUPPORT_IH_CG |
1117                         AMD_CG_SUPPORT_VCN_MGCG | AMD_CG_SUPPORT_JPEG_MGCG;
1118                 adev->pg_flags = AMD_PG_SUPPORT_VCN_DPG;
1119                 adev->external_rev_id = adev->rev_id + 0x3c;
1120                 break;
1121         case IP_VERSION(9, 4, 3):
1122                 adev->asic_funcs = &aqua_vanjaram_asic_funcs;
1123                 adev->cg_flags =
1124                         AMD_CG_SUPPORT_VCN_MGCG |
1125                         AMD_CG_SUPPORT_JPEG_MGCG;
1126                 adev->pg_flags =
1127                         AMD_PG_SUPPORT_VCN |
1128                         AMD_PG_SUPPORT_VCN_DPG |
1129                         AMD_PG_SUPPORT_JPEG;
1130                 break;
1131         default:
1132                 /* FIXME: not supported yet */
1133                 return -EINVAL;
1134         }
1135
1136         if (amdgpu_sriov_vf(adev)) {
1137                 amdgpu_virt_init_setting(adev);
1138                 xgpu_ai_mailbox_set_irq_funcs(adev);
1139         }
1140
1141         return 0;
1142 }
1143
1144 static int soc15_common_late_init(void *handle)
1145 {
1146         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1147
1148         if (amdgpu_sriov_vf(adev))
1149                 xgpu_ai_mailbox_get_irq(adev);
1150
1151         /* Enable selfring doorbell aperture late because doorbell BAR
1152          * aperture will change if resize BAR successfully in gmc sw_init.
1153          */
1154         adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, true);
1155
1156         return 0;
1157 }
1158
1159 static int soc15_common_sw_init(void *handle)
1160 {
1161         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1162
1163         if (amdgpu_sriov_vf(adev))
1164                 xgpu_ai_mailbox_add_irq_id(adev);
1165
1166         if (adev->df.funcs &&
1167             adev->df.funcs->sw_init)
1168                 adev->df.funcs->sw_init(adev);
1169
1170         return 0;
1171 }
1172
1173 static int soc15_common_sw_fini(void *handle)
1174 {
1175         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1176
1177         if (adev->df.funcs &&
1178             adev->df.funcs->sw_fini)
1179                 adev->df.funcs->sw_fini(adev);
1180         return 0;
1181 }
1182
1183 static void soc15_sdma_doorbell_range_init(struct amdgpu_device *adev)
1184 {
1185         int i;
1186
1187         /* sdma doorbell range is programed by hypervisor */
1188         if (!amdgpu_sriov_vf(adev)) {
1189                 for (i = 0; i < adev->sdma.num_instances; i++) {
1190                         adev->nbio.funcs->sdma_doorbell_range(adev, i,
1191                                 true, adev->doorbell_index.sdma_engine[i] << 1,
1192                                 adev->doorbell_index.sdma_doorbell_range);
1193                 }
1194         }
1195 }
1196
1197 static int soc15_common_hw_init(void *handle)
1198 {
1199         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1200
1201         /* enable aspm */
1202         soc15_program_aspm(adev);
1203         /* setup nbio registers */
1204         adev->nbio.funcs->init_registers(adev);
1205         /* remap HDP registers to a hole in mmio space,
1206          * for the purpose of expose those registers
1207          * to process space
1208          */
1209         if (adev->nbio.funcs->remap_hdp_registers && !amdgpu_sriov_vf(adev))
1210                 adev->nbio.funcs->remap_hdp_registers(adev);
1211
1212         /* enable the doorbell aperture */
1213         adev->nbio.funcs->enable_doorbell_aperture(adev, true);
1214
1215         /* HW doorbell routing policy: doorbell writing not
1216          * in SDMA/IH/MM/ACV range will be routed to CP. So
1217          * we need to init SDMA doorbell range prior
1218          * to CP ip block init and ring test.  IH already
1219          * happens before CP.
1220          */
1221         soc15_sdma_doorbell_range_init(adev);
1222
1223         return 0;
1224 }
1225
1226 static int soc15_common_hw_fini(void *handle)
1227 {
1228         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1229
1230         /* Disable the doorbell aperture and selfring doorbell aperture
1231          * separately in hw_fini because soc15_enable_doorbell_aperture
1232          * has been removed and there is no need to delay disabling
1233          * selfring doorbell.
1234          */
1235         adev->nbio.funcs->enable_doorbell_aperture(adev, false);
1236         adev->nbio.funcs->enable_doorbell_selfring_aperture(adev, false);
1237
1238         if (amdgpu_sriov_vf(adev))
1239                 xgpu_ai_mailbox_put_irq(adev);
1240
1241         if (adev->nbio.ras_if &&
1242             amdgpu_ras_is_supported(adev, adev->nbio.ras_if->block)) {
1243                 if (adev->nbio.ras &&
1244                     adev->nbio.ras->init_ras_controller_interrupt)
1245                         amdgpu_irq_put(adev, &adev->nbio.ras_controller_irq, 0);
1246                 if (adev->nbio.ras &&
1247                     adev->nbio.ras->init_ras_err_event_athub_interrupt)
1248                         amdgpu_irq_put(adev, &adev->nbio.ras_err_event_athub_irq, 0);
1249         }
1250
1251         return 0;
1252 }
1253
1254 static int soc15_common_suspend(void *handle)
1255 {
1256         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1257
1258         return soc15_common_hw_fini(adev);
1259 }
1260
1261 static int soc15_common_resume(void *handle)
1262 {
1263         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1264
1265         return soc15_common_hw_init(adev);
1266 }
1267
1268 static bool soc15_common_is_idle(void *handle)
1269 {
1270         return true;
1271 }
1272
1273 static int soc15_common_wait_for_idle(void *handle)
1274 {
1275         return 0;
1276 }
1277
1278 static int soc15_common_soft_reset(void *handle)
1279 {
1280         return 0;
1281 }
1282
1283 static void soc15_update_drm_clock_gating(struct amdgpu_device *adev, bool enable)
1284 {
1285         uint32_t def, data;
1286
1287         def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
1288
1289         if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_MGCG))
1290                 data &= ~(0x01000000 |
1291                           0x02000000 |
1292                           0x04000000 |
1293                           0x08000000 |
1294                           0x10000000 |
1295                           0x20000000 |
1296                           0x40000000 |
1297                           0x80000000);
1298         else
1299                 data |= (0x01000000 |
1300                          0x02000000 |
1301                          0x04000000 |
1302                          0x08000000 |
1303                          0x10000000 |
1304                          0x20000000 |
1305                          0x40000000 |
1306                          0x80000000);
1307
1308         if (def != data)
1309                 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0), data);
1310 }
1311
1312 static void soc15_update_drm_light_sleep(struct amdgpu_device *adev, bool enable)
1313 {
1314         uint32_t def, data;
1315
1316         def = data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
1317
1318         if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
1319                 data |= 1;
1320         else
1321                 data &= ~1;
1322
1323         if (def != data)
1324                 WREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL), data);
1325 }
1326
1327 static int soc15_common_set_clockgating_state(void *handle,
1328                                             enum amd_clockgating_state state)
1329 {
1330         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1331
1332         if (amdgpu_sriov_vf(adev))
1333                 return 0;
1334
1335         switch (adev->ip_versions[NBIO_HWIP][0]) {
1336         case IP_VERSION(6, 1, 0):
1337         case IP_VERSION(6, 2, 0):
1338         case IP_VERSION(7, 4, 0):
1339                 adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1340                                 state == AMD_CG_STATE_GATE);
1341                 adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1342                                 state == AMD_CG_STATE_GATE);
1343                 adev->hdp.funcs->update_clock_gating(adev,
1344                                 state == AMD_CG_STATE_GATE);
1345                 soc15_update_drm_clock_gating(adev,
1346                                 state == AMD_CG_STATE_GATE);
1347                 soc15_update_drm_light_sleep(adev,
1348                                 state == AMD_CG_STATE_GATE);
1349                 adev->smuio.funcs->update_rom_clock_gating(adev,
1350                                 state == AMD_CG_STATE_GATE);
1351                 adev->df.funcs->update_medium_grain_clock_gating(adev,
1352                                 state == AMD_CG_STATE_GATE);
1353                 break;
1354         case IP_VERSION(7, 0, 0):
1355         case IP_VERSION(7, 0, 1):
1356         case IP_VERSION(2, 5, 0):
1357                 adev->nbio.funcs->update_medium_grain_clock_gating(adev,
1358                                 state == AMD_CG_STATE_GATE);
1359                 adev->nbio.funcs->update_medium_grain_light_sleep(adev,
1360                                 state == AMD_CG_STATE_GATE);
1361                 adev->hdp.funcs->update_clock_gating(adev,
1362                                 state == AMD_CG_STATE_GATE);
1363                 soc15_update_drm_clock_gating(adev,
1364                                 state == AMD_CG_STATE_GATE);
1365                 soc15_update_drm_light_sleep(adev,
1366                                 state == AMD_CG_STATE_GATE);
1367                 break;
1368         case IP_VERSION(7, 4, 1):
1369         case IP_VERSION(7, 4, 4):
1370                 adev->hdp.funcs->update_clock_gating(adev,
1371                                 state == AMD_CG_STATE_GATE);
1372                 break;
1373         default:
1374                 break;
1375         }
1376         return 0;
1377 }
1378
1379 static void soc15_common_get_clockgating_state(void *handle, u64 *flags)
1380 {
1381         struct amdgpu_device *adev = (struct amdgpu_device *)handle;
1382         int data;
1383
1384         if (amdgpu_sriov_vf(adev))
1385                 *flags = 0;
1386
1387         adev->nbio.funcs->get_clockgating_state(adev, flags);
1388
1389         adev->hdp.funcs->get_clock_gating_state(adev, flags);
1390
1391         if (adev->ip_versions[MP0_HWIP][0] != IP_VERSION(13, 0, 2)) {
1392
1393                 /* AMD_CG_SUPPORT_DRM_MGCG */
1394                 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_CGTT_CTRL0));
1395                 if (!(data & 0x01000000))
1396                         *flags |= AMD_CG_SUPPORT_DRM_MGCG;
1397
1398                 /* AMD_CG_SUPPORT_DRM_LS */
1399                 data = RREG32(SOC15_REG_OFFSET(MP0, 0, mmMP0_MISC_LIGHT_SLEEP_CTRL));
1400                 if (data & 0x1)
1401                         *flags |= AMD_CG_SUPPORT_DRM_LS;
1402         }
1403
1404         /* AMD_CG_SUPPORT_ROM_MGCG */
1405         adev->smuio.funcs->get_clock_gating_state(adev, flags);
1406
1407         adev->df.funcs->get_clockgating_state(adev, flags);
1408 }
1409
1410 static int soc15_common_set_powergating_state(void *handle,
1411                                             enum amd_powergating_state state)
1412 {
1413         /* todo */
1414         return 0;
1415 }
1416
1417 static const struct amd_ip_funcs soc15_common_ip_funcs = {
1418         .name = "soc15_common",
1419         .early_init = soc15_common_early_init,
1420         .late_init = soc15_common_late_init,
1421         .sw_init = soc15_common_sw_init,
1422         .sw_fini = soc15_common_sw_fini,
1423         .hw_init = soc15_common_hw_init,
1424         .hw_fini = soc15_common_hw_fini,
1425         .suspend = soc15_common_suspend,
1426         .resume = soc15_common_resume,
1427         .is_idle = soc15_common_is_idle,
1428         .wait_for_idle = soc15_common_wait_for_idle,
1429         .soft_reset = soc15_common_soft_reset,
1430         .set_clockgating_state = soc15_common_set_clockgating_state,
1431         .set_powergating_state = soc15_common_set_powergating_state,
1432         .get_clockgating_state= soc15_common_get_clockgating_state,
1433 };
This page took 0.120734 seconds and 4 git commands to generate.