1 /* QLogic qedr NIC Driver
2 * Copyright (c) 2015-2016 QLogic Corporation
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and /or other materials
21 * provided with the distribution.
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 #include <linux/module.h>
33 #include <rdma/ib_verbs.h>
34 #include <rdma/ib_addr.h>
35 #include <rdma/ib_user_verbs.h>
36 #include <linux/netdevice.h>
37 #include <linux/iommu.h>
38 #include <linux/pci.h>
39 #include <net/addrconf.h>
41 #include <linux/qed/qed_chain.h>
42 #include <linux/qed/qed_if.h>
45 #include <rdma/qedr-abi.h>
47 MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
48 MODULE_AUTHOR("QLogic Corporation");
49 MODULE_LICENSE("Dual BSD/GPL");
51 #define QEDR_WQ_MULTIPLIER_DFT (3)
53 void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
54 enum ib_event_type type)
58 ibev.device = &dev->ibdev;
59 ibev.element.port_num = port_num;
62 ib_dispatch_event(&ibev);
65 static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
68 return IB_LINK_LAYER_ETHERNET;
71 static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str)
73 struct qedr_dev *qedr = get_qedr_dev(ibdev);
74 u32 fw_ver = (u32)qedr->attr.fw_ver;
76 snprintf(str, IB_FW_VERSION_NAME_MAX, "%d. %d. %d. %d",
77 (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
78 (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
81 static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
83 struct qedr_dev *qdev;
85 qdev = get_qedr_dev(dev);
88 /* The HW vendor's device driver must guarantee
89 * that this function returns NULL before the net device reaches
90 * NETDEV_UNREGISTER_FINAL state.
95 static int qedr_register_device(struct qedr_dev *dev)
97 strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
99 dev->ibdev.node_guid = dev->attr.node_guid;
100 memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
101 dev->ibdev.owner = THIS_MODULE;
102 dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
104 dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
105 QEDR_UVERBS(QUERY_DEVICE) |
106 QEDR_UVERBS(QUERY_PORT) |
107 QEDR_UVERBS(ALLOC_PD) |
108 QEDR_UVERBS(DEALLOC_PD) |
109 QEDR_UVERBS(CREATE_COMP_CHANNEL) |
110 QEDR_UVERBS(CREATE_CQ) |
111 QEDR_UVERBS(RESIZE_CQ) |
112 QEDR_UVERBS(DESTROY_CQ) |
113 QEDR_UVERBS(REQ_NOTIFY_CQ) |
114 QEDR_UVERBS(CREATE_QP) |
115 QEDR_UVERBS(MODIFY_QP) |
116 QEDR_UVERBS(QUERY_QP) |
117 QEDR_UVERBS(DESTROY_QP) |
118 QEDR_UVERBS(REG_MR) |
119 QEDR_UVERBS(DEREG_MR) |
120 QEDR_UVERBS(POLL_CQ) |
121 QEDR_UVERBS(POST_SEND) |
122 QEDR_UVERBS(POST_RECV);
124 dev->ibdev.phys_port_cnt = 1;
125 dev->ibdev.num_comp_vectors = dev->num_cnq;
126 dev->ibdev.node_type = RDMA_NODE_IB_CA;
128 dev->ibdev.query_device = qedr_query_device;
129 dev->ibdev.query_port = qedr_query_port;
130 dev->ibdev.modify_port = qedr_modify_port;
132 dev->ibdev.query_gid = qedr_query_gid;
133 dev->ibdev.add_gid = qedr_add_gid;
134 dev->ibdev.del_gid = qedr_del_gid;
136 dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
137 dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
138 dev->ibdev.mmap = qedr_mmap;
140 dev->ibdev.alloc_pd = qedr_alloc_pd;
141 dev->ibdev.dealloc_pd = qedr_dealloc_pd;
143 dev->ibdev.create_cq = qedr_create_cq;
144 dev->ibdev.destroy_cq = qedr_destroy_cq;
145 dev->ibdev.resize_cq = qedr_resize_cq;
146 dev->ibdev.req_notify_cq = qedr_arm_cq;
148 dev->ibdev.create_qp = qedr_create_qp;
149 dev->ibdev.modify_qp = qedr_modify_qp;
150 dev->ibdev.query_qp = qedr_query_qp;
151 dev->ibdev.destroy_qp = qedr_destroy_qp;
153 dev->ibdev.query_pkey = qedr_query_pkey;
155 dev->ibdev.create_ah = qedr_create_ah;
156 dev->ibdev.destroy_ah = qedr_destroy_ah;
158 dev->ibdev.get_dma_mr = qedr_get_dma_mr;
159 dev->ibdev.dereg_mr = qedr_dereg_mr;
160 dev->ibdev.reg_user_mr = qedr_reg_user_mr;
161 dev->ibdev.alloc_mr = qedr_alloc_mr;
162 dev->ibdev.map_mr_sg = qedr_map_mr_sg;
164 dev->ibdev.poll_cq = qedr_poll_cq;
165 dev->ibdev.post_send = qedr_post_send;
166 dev->ibdev.post_recv = qedr_post_recv;
168 dev->ibdev.process_mad = qedr_process_mad;
169 dev->ibdev.get_port_immutable = qedr_port_immutable;
170 dev->ibdev.get_netdev = qedr_get_netdev;
172 dev->ibdev.dev.parent = &dev->pdev->dev;
174 dev->ibdev.get_link_layer = qedr_link_layer;
175 dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
177 return ib_register_device(&dev->ibdev, NULL);
180 /* This function allocates fast-path status block memory */
181 static int qedr_alloc_mem_sb(struct qedr_dev *dev,
182 struct qed_sb_info *sb_info, u16 sb_id)
184 struct status_block *sb_virt;
188 sb_virt = dma_alloc_coherent(&dev->pdev->dev,
189 sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
193 rc = dev->ops->common->sb_init(dev->cdev, sb_info,
194 sb_virt, sb_phys, sb_id,
197 pr_err("Status block initialization failed\n");
198 dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
206 static void qedr_free_mem_sb(struct qedr_dev *dev,
207 struct qed_sb_info *sb_info, int sb_id)
209 if (sb_info->sb_virt) {
210 dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
211 dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
212 (void *)sb_info->sb_virt, sb_info->sb_phys);
216 static void qedr_free_resources(struct qedr_dev *dev)
220 for (i = 0; i < dev->num_cnq; i++) {
221 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
222 dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
225 kfree(dev->cnq_array);
226 kfree(dev->sb_array);
227 kfree(dev->sgid_tbl);
230 static int qedr_alloc_resources(struct qedr_dev *dev)
232 struct qedr_cnq *cnq;
237 dev->sgid_tbl = kzalloc(sizeof(union ib_gid) *
238 QEDR_MAX_SGID, GFP_KERNEL);
242 spin_lock_init(&dev->sgid_lock);
244 /* Allocate Status blocks for CNQ */
245 dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
247 if (!dev->sb_array) {
252 dev->cnq_array = kcalloc(dev->num_cnq,
253 sizeof(*dev->cnq_array), GFP_KERNEL);
254 if (!dev->cnq_array) {
259 dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
261 /* Allocate CNQ PBLs */
262 n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
263 for (i = 0; i < dev->num_cnq; i++) {
264 cnq = &dev->cnq_array[i];
266 rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
271 rc = dev->ops->common->chain_alloc(dev->cdev,
272 QED_CHAIN_USE_TO_CONSUME,
274 QED_CHAIN_CNT_TYPE_U16,
276 sizeof(struct regpair *),
282 cnq->sb = &dev->sb_array[i];
283 cons_pi = dev->sb_array[i].sb_virt->pi_array;
284 cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
286 sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
288 DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
289 i, qed_chain_get_cons_idx(&cnq->pbl));
294 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
296 for (--i; i >= 0; i--) {
297 dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
298 qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
300 kfree(dev->cnq_array);
302 kfree(dev->sb_array);
304 kfree(dev->sgid_tbl);
308 /* QEDR sysfs interface */
309 static ssize_t show_rev(struct device *device, struct device_attribute *attr,
312 struct qedr_dev *dev = dev_get_drvdata(device);
314 return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
317 static ssize_t show_hca_type(struct device *device,
318 struct device_attribute *attr, char *buf)
320 return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
323 static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
324 static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
326 static struct device_attribute *qedr_attributes[] = {
331 static void qedr_remove_sysfiles(struct qedr_dev *dev)
335 for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
336 device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
339 static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
341 struct pci_dev *bridge;
346 bridge = pdev->bus->self;
350 /* Check atomic routing support all the way to root complex */
351 while (bridge->bus->parent) {
352 rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
353 if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
356 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
360 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2, &ctl2);
364 if (!(cap2 & PCI_EXP_DEVCAP2_ATOMIC_ROUTE) ||
365 (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK))
367 bridge = bridge->bus->parent->self;
370 rc = pcie_capability_read_word(bridge, PCI_EXP_FLAGS, &flags);
371 if (rc || ((flags & PCI_EXP_FLAGS_VERS) < 2))
374 rc = pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap2);
375 if (rc || !(cap2 & PCI_EXP_DEVCAP2_ATOMIC_COMP64))
378 /* Set atomic operations */
379 pcie_capability_set_word(pdev, PCI_EXP_DEVCTL2,
380 PCI_EXP_DEVCTL2_ATOMIC_REQ);
381 dev->atomic_cap = IB_ATOMIC_GLOB;
383 DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
388 pcie_capability_clear_word(pdev, PCI_EXP_DEVCTL2,
389 PCI_EXP_DEVCTL2_ATOMIC_REQ);
390 dev->atomic_cap = IB_ATOMIC_NONE;
392 DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
396 static const struct qed_rdma_ops *qed_ops;
398 #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
400 static irqreturn_t qedr_irq_handler(int irq, void *handle)
402 u16 hw_comp_cons, sw_comp_cons;
403 struct qedr_cnq *cnq = handle;
404 struct regpair *cq_handle;
407 qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
409 qed_sb_update_sb_idx(cnq->sb);
411 hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
412 sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
414 /* Align protocol-index and chain reads */
417 while (sw_comp_cons != hw_comp_cons) {
418 cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
419 cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
424 "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
425 cq_handle->hi, cq_handle->lo, sw_comp_cons,
431 if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
433 "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
434 cq_handle->hi, cq_handle->lo, cq);
440 if (!cq->destroyed && cq->ibcq.comp_handler)
441 (*cq->ibcq.comp_handler)
442 (&cq->ibcq, cq->ibcq.cq_context);
444 /* The CQ's CNQ notification counter is checked before
445 * destroying the CQ in a busy-wait loop that waits for all of
446 * the CQ's CNQ interrupts to be processed. It is increased
447 * here, only after the completion handler, to ensure that the
448 * the handler is not running when the CQ is destroyed.
452 sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
457 qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
460 qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
465 static void qedr_sync_free_irqs(struct qedr_dev *dev)
470 for (i = 0; i < dev->int_info.used_cnt; i++) {
471 if (dev->int_info.msix_cnt) {
472 vector = dev->int_info.msix[i * dev->num_hwfns].vector;
473 synchronize_irq(vector);
474 free_irq(vector, &dev->cnq_array[i]);
478 dev->int_info.used_cnt = 0;
481 static int qedr_req_msix_irqs(struct qedr_dev *dev)
485 if (dev->num_cnq > dev->int_info.msix_cnt) {
487 "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
488 dev->num_cnq, dev->int_info.msix_cnt);
492 for (i = 0; i < dev->num_cnq; i++) {
493 rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
494 qedr_irq_handler, 0, dev->cnq_array[i].name,
497 DP_ERR(dev, "Request cnq %d irq failed\n", i);
498 qedr_sync_free_irqs(dev);
500 DP_DEBUG(dev, QEDR_MSG_INIT,
501 "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
502 dev->cnq_array[i].name, i,
504 dev->int_info.used_cnt++;
511 static int qedr_setup_irqs(struct qedr_dev *dev)
515 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
517 /* Learn Interrupt configuration */
518 rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
522 rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
524 DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
528 if (dev->int_info.msix_cnt) {
529 DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
530 dev->int_info.msix_cnt);
531 rc = qedr_req_msix_irqs(dev);
536 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
541 static int qedr_set_device_attr(struct qedr_dev *dev)
543 struct qed_rdma_device *qed_attr;
544 struct qedr_device_attr *attr;
547 /* Part 1 - query core capabilities */
548 qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
550 /* Part 2 - check capabilities */
551 page_size = ~dev->attr.page_size_caps + 1;
552 if (page_size > PAGE_SIZE) {
554 "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
555 PAGE_SIZE, page_size);
559 /* Part 3 - copy and update capabilities */
561 attr->vendor_id = qed_attr->vendor_id;
562 attr->vendor_part_id = qed_attr->vendor_part_id;
563 attr->hw_ver = qed_attr->hw_ver;
564 attr->fw_ver = qed_attr->fw_ver;
565 attr->node_guid = qed_attr->node_guid;
566 attr->sys_image_guid = qed_attr->sys_image_guid;
567 attr->max_cnq = qed_attr->max_cnq;
568 attr->max_sge = qed_attr->max_sge;
569 attr->max_inline = qed_attr->max_inline;
570 attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
571 attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
572 attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
573 attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
574 attr->max_dev_resp_rd_atomic_resc =
575 qed_attr->max_dev_resp_rd_atomic_resc;
576 attr->max_cq = qed_attr->max_cq;
577 attr->max_qp = qed_attr->max_qp;
578 attr->max_mr = qed_attr->max_mr;
579 attr->max_mr_size = qed_attr->max_mr_size;
580 attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
581 attr->max_mw = qed_attr->max_mw;
582 attr->max_fmr = qed_attr->max_fmr;
583 attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
584 attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
585 attr->max_pd = qed_attr->max_pd;
586 attr->max_ah = qed_attr->max_ah;
587 attr->max_pkey = qed_attr->max_pkey;
588 attr->max_srq = qed_attr->max_srq;
589 attr->max_srq_wr = qed_attr->max_srq_wr;
590 attr->dev_caps = qed_attr->dev_caps;
591 attr->page_size_caps = qed_attr->page_size_caps;
592 attr->dev_ack_delay = qed_attr->dev_ack_delay;
593 attr->reserved_lkey = qed_attr->reserved_lkey;
594 attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
595 attr->max_stats_queues = qed_attr->max_stats_queues;
600 void qedr_unaffiliated_event(void *context, u8 event_code)
602 pr_err("unaffiliated event not implemented yet\n");
605 void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
607 #define EVENT_TYPE_NOT_DEFINED 0
608 #define EVENT_TYPE_CQ 1
609 #define EVENT_TYPE_QP 2
610 struct qedr_dev *dev = (struct qedr_dev *)context;
611 struct regpair *async_handle = (struct regpair *)fw_handle;
612 u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
613 u8 event_type = EVENT_TYPE_NOT_DEFINED;
614 struct ib_event event;
621 case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
622 event.event = IB_EVENT_CQ_ERR;
623 event_type = EVENT_TYPE_CQ;
625 case ROCE_ASYNC_EVENT_SQ_DRAINED:
626 event.event = IB_EVENT_SQ_DRAINED;
627 event_type = EVENT_TYPE_QP;
629 case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
630 event.event = IB_EVENT_QP_FATAL;
631 event_type = EVENT_TYPE_QP;
633 case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
634 event.event = IB_EVENT_QP_REQ_ERR;
635 event_type = EVENT_TYPE_QP;
637 case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
638 event.event = IB_EVENT_QP_ACCESS_ERR;
639 event_type = EVENT_TYPE_QP;
642 DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
646 switch (event_type) {
648 cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
651 if (ibcq->event_handler) {
652 event.device = ibcq->device;
653 event.element.cq = ibcq;
654 ibcq->event_handler(&event, ibcq->cq_context);
658 "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
661 DP_ERR(dev, "CQ event %d on hanlde %p\n", e_code, cq);
664 qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
667 if (ibqp->event_handler) {
668 event.device = ibqp->device;
669 event.element.qp = ibqp;
670 ibqp->event_handler(&event, ibqp->qp_context);
674 "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
677 DP_ERR(dev, "QP event %d on hanlde %p\n", e_code, qp);
684 static int qedr_init_hw(struct qedr_dev *dev)
686 struct qed_rdma_add_user_out_params out_params;
687 struct qed_rdma_start_in_params *in_params;
688 struct qed_rdma_cnq_params *cur_pbl;
689 struct qed_rdma_events events;
690 dma_addr_t p_phys_table;
695 in_params = kzalloc(sizeof(*in_params), GFP_KERNEL);
701 in_params->desired_cnq = dev->num_cnq;
702 for (i = 0; i < dev->num_cnq; i++) {
703 cur_pbl = &in_params->cnq_pbl_list[i];
705 page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
706 cur_pbl->num_pbl_pages = page_cnt;
708 p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
709 cur_pbl->pbl_ptr = (u64)p_phys_table;
712 events.affiliated_event = qedr_affiliated_event;
713 events.unaffiliated_event = qedr_unaffiliated_event;
714 events.context = dev;
716 in_params->events = &events;
717 in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
718 in_params->max_mtu = dev->ndev->mtu;
719 ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
721 rc = dev->ops->rdma_init(dev->cdev, in_params);
725 rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
729 dev->db_addr = (void *)(uintptr_t)out_params.dpi_addr;
730 dev->db_phys_addr = out_params.dpi_phys_addr;
731 dev->db_size = out_params.dpi_size;
732 dev->dpi = out_params.dpi;
734 rc = qedr_set_device_attr(dev);
738 DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
743 void qedr_stop_hw(struct qedr_dev *dev)
745 dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
746 dev->ops->rdma_stop(dev->rdma_ctx);
749 static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
750 struct net_device *ndev)
752 struct qed_dev_rdma_info dev_info;
753 struct qedr_dev *dev;
756 dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
758 pr_err("Unable to allocate ib device\n");
762 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
768 qed_ops = qed_get_rdma_ops();
770 DP_ERR(dev, "Failed to get qed roce operations\n");
775 rc = qed_ops->fill_dev_info(cdev, &dev_info);
779 dev->user_dpm_enabled = dev_info.user_dpm_enabled;
780 dev->num_hwfns = dev_info.common.num_hwfns;
781 dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
783 dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
785 DP_ERR(dev, "not enough CNQ resources.\n");
789 dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
791 qedr_pci_set_atomic(dev, pdev);
793 rc = qedr_alloc_resources(dev);
797 rc = qedr_init_hw(dev);
801 rc = qedr_setup_irqs(dev);
805 rc = qedr_register_device(dev);
807 DP_ERR(dev, "Unable to allocate register device\n");
811 for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
812 if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
815 if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
816 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
818 DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
822 ib_unregister_device(&dev->ibdev);
824 qedr_sync_free_irqs(dev);
828 qedr_free_resources(dev);
830 ib_dealloc_device(&dev->ibdev);
831 DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
836 static void qedr_remove(struct qedr_dev *dev)
838 /* First unregister with stack to stop all the active traffic
839 * of the registered clients.
841 qedr_remove_sysfiles(dev);
842 ib_unregister_device(&dev->ibdev);
845 qedr_sync_free_irqs(dev);
846 qedr_free_resources(dev);
847 ib_dealloc_device(&dev->ibdev);
850 static void qedr_close(struct qedr_dev *dev)
852 if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
853 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
856 static void qedr_shutdown(struct qedr_dev *dev)
862 static void qedr_open(struct qedr_dev *dev)
864 if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
865 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
868 static void qedr_mac_address_change(struct qedr_dev *dev)
870 union ib_gid *sgid = &dev->sgid_tbl[0];
871 u8 guid[8], mac_addr[6];
875 ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
876 guid[0] = mac_addr[0] ^ 2;
877 guid[1] = mac_addr[1];
878 guid[2] = mac_addr[2];
881 guid[5] = mac_addr[3];
882 guid[6] = mac_addr[4];
883 guid[7] = mac_addr[5];
884 sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
885 memcpy(&sgid->raw[8], guid, sizeof(guid));
888 rc = dev->ops->ll2_set_mac_filter(dev->cdev,
889 dev->gsi_ll2_mac_address,
890 dev->ndev->dev_addr);
892 ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
894 qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
897 DP_ERR(dev, "Error updating mac filter\n");
900 /* event handling via NIC driver ensures that all the NIC specific
901 * initialization done before RoCE driver notifies
904 static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
916 case QEDE_CHANGE_ADDR:
917 qedr_mac_address_change(dev);
920 pr_err("Event not supported\n");
924 static struct qedr_driver qedr_drv = {
925 .name = "qedr_driver",
927 .remove = qedr_remove,
928 .notify = qedr_notify,
931 static int __init qedr_init_module(void)
933 return qede_rdma_register_driver(&qedr_drv);
936 static void __exit qedr_exit_module(void)
938 qede_rdma_unregister_driver(&qedr_drv);
941 module_init(qedr_init_module);
942 module_exit(qedr_exit_module);