1 // SPDX-License-Identifier: GPL-2.0-or-later
3 * TC358767/TC358867/TC9595 DSI/DPI-to-DPI/(e)DP bridge driver
5 * The TC358767/TC358867/TC9595 can operate in multiple modes.
6 * All modes are supported -- DPI->(e)DP / DSI->DPI / DSI->(e)DP .
8 * Copyright (C) 2016 CogentEmbedded Inc
13 * Copyright (C) 2016 Zodiac Inflight Innovations
15 * Initially based on: drivers/gpu/drm/i2c/tda998x_drv.c
17 * Copyright (C) 2012 Texas Instruments
21 #include <linux/bitfield.h>
22 #include <linux/clk.h>
23 #include <linux/device.h>
24 #include <linux/gpio/consumer.h>
25 #include <linux/i2c.h>
26 #include <linux/kernel.h>
27 #include <linux/media-bus-format.h>
28 #include <linux/module.h>
29 #include <linux/regmap.h>
30 #include <linux/slab.h>
32 #include <drm/display/drm_dp_helper.h>
33 #include <drm/drm_atomic_helper.h>
34 #include <drm/drm_bridge.h>
35 #include <drm/drm_edid.h>
36 #include <drm/drm_mipi_dsi.h>
37 #include <drm/drm_of.h>
38 #include <drm/drm_panel.h>
39 #include <drm/drm_print.h>
40 #include <drm/drm_probe_helper.h>
44 /* DSI D-PHY Layer registers */
45 #define D0W_DPHYCONTTX 0x0004
46 #define CLW_DPHYCONTTX 0x0020
47 #define D0W_DPHYCONTRX 0x0024
48 #define D1W_DPHYCONTRX 0x0028
49 #define D2W_DPHYCONTRX 0x002c
50 #define D3W_DPHYCONTRX 0x0030
51 #define COM_DPHYCONTRX 0x0038
52 #define CLW_CNTRL 0x0040
53 #define D0W_CNTRL 0x0044
54 #define D1W_CNTRL 0x0048
55 #define D2W_CNTRL 0x004c
56 #define D3W_CNTRL 0x0050
57 #define TESTMODE_CNTRL 0x0054
59 /* PPI layer registers */
60 #define PPI_STARTPPI 0x0104 /* START control bit */
61 #define PPI_BUSYPPI 0x0108 /* PPI busy status */
62 #define PPI_LPTXTIMECNT 0x0114 /* LPTX timing signal */
64 #define PPI_LANEENABLE 0x0134
65 #define PPI_TX_RX_TA 0x013c
66 #define TTA_GET 0x40000
68 #define PPI_D0S_ATMR 0x0144
69 #define PPI_D1S_ATMR 0x0148
70 #define PPI_D0S_CLRSIPOCOUNT 0x0164 /* Assertion timer for Lane 0 */
71 #define PPI_D1S_CLRSIPOCOUNT 0x0168 /* Assertion timer for Lane 1 */
72 #define PPI_D2S_CLRSIPOCOUNT 0x016c /* Assertion timer for Lane 2 */
73 #define PPI_D3S_CLRSIPOCOUNT 0x0170 /* Assertion timer for Lane 3 */
74 #define PPI_START_FUNCTION BIT(0)
76 /* DSI layer registers */
77 #define DSI_STARTDSI 0x0204 /* START control bit of DSI-TX */
78 #define DSI_BUSYDSI 0x0208 /* DSI busy status */
79 #define DSI_LANEENABLE 0x0210 /* Enables each lane */
80 #define DSI_RX_START BIT(0)
82 /* Lane enable PPI and DSI register bits */
83 #define LANEENABLE_CLEN BIT(0)
84 #define LANEENABLE_L0EN BIT(1)
85 #define LANEENABLE_L1EN BIT(2)
86 #define LANEENABLE_L2EN BIT(1)
87 #define LANEENABLE_L3EN BIT(2)
89 #define DSI_LANESTATUS0 0x0214 /* DSI lane status 0 */
90 #define DSI_LANESTATUS1 0x0218 /* DSI lane status 1 */
91 #define DSI_INTSTATUS 0x0220 /* Interrupt Status */
92 #define DSI_INTMASK 0x0224 /* Interrupt Mask */
93 #define DSI_INTCLR 0x0228 /* Interrupt Clear */
94 #define DSI_LPTXTO 0x0230 /* LPTX Time Out Counter */
96 /* DSI General Registers */
97 #define DSIERRCNT 0x0300 /* DSI Error Count Register */
99 /* DSI Application Layer Registers */
100 #define APLCTRL 0x0400 /* Application layer Control Register */
101 #define RDPKTLN 0x0404 /* DSI Read packet Length Register */
103 /* Display Parallel Input Interface */
104 #define DPIPXLFMT 0x0440
105 #define VS_POL_ACTIVE_LOW (1 << 10)
106 #define HS_POL_ACTIVE_LOW (1 << 9)
107 #define DE_POL_ACTIVE_HIGH (0 << 8)
108 #define SUB_CFG_TYPE_CONFIG1 (0 << 2) /* LSB aligned */
109 #define SUB_CFG_TYPE_CONFIG2 (1 << 2) /* Loosely Packed */
110 #define SUB_CFG_TYPE_CONFIG3 (2 << 2) /* LSB aligned 8-bit */
111 #define DPI_BPP_RGB888 (0 << 0)
112 #define DPI_BPP_RGB666 (1 << 0)
113 #define DPI_BPP_RGB565 (2 << 0)
115 /* Display Parallel Output Interface */
116 #define POCTRL 0x0448
117 #define POCTRL_S2P BIT(7)
118 #define POCTRL_PCLK_POL BIT(3)
119 #define POCTRL_VS_POL BIT(2)
120 #define POCTRL_HS_POL BIT(1)
121 #define POCTRL_DE_POL BIT(0)
124 #define VPCTRL0 0x0450
125 #define VSDELAY GENMASK(31, 20)
126 #define OPXLFMT_RGB666 (0 << 8)
127 #define OPXLFMT_RGB888 (1 << 8)
128 #define FRMSYNC_DISABLED (0 << 4) /* Video Timing Gen Disabled */
129 #define FRMSYNC_ENABLED (1 << 4) /* Video Timing Gen Enabled */
130 #define MSF_DISABLED (0 << 0) /* Magic Square FRC disabled */
131 #define MSF_ENABLED (1 << 0) /* Magic Square FRC enabled */
132 #define HTIM01 0x0454
133 #define HPW GENMASK(8, 0)
134 #define HBPR GENMASK(24, 16)
135 #define HTIM02 0x0458
136 #define HDISPR GENMASK(10, 0)
137 #define HFPR GENMASK(24, 16)
138 #define VTIM01 0x045c
139 #define VSPR GENMASK(7, 0)
140 #define VBPR GENMASK(23, 16)
141 #define VTIM02 0x0460
142 #define VFPR GENMASK(23, 16)
143 #define VDISPR GENMASK(10, 0)
144 #define VFUEN0 0x0464
145 #define VFUEN BIT(0) /* Video Frame Timing Upload */
148 #define TC_IDREG 0x0500 /* Chip ID and Revision ID */
149 #define SYSBOOT 0x0504 /* System BootStrap Status Register */
150 #define SYSSTAT 0x0508 /* System Status Register */
151 #define SYSRSTENB 0x050c /* System Reset/Enable Register */
152 #define ENBI2C (1 << 0)
153 #define ENBLCD0 (1 << 2)
154 #define ENBBM (1 << 3)
155 #define ENBDSIRX (1 << 4)
156 #define ENBREG (1 << 5)
157 #define ENBHDCP (1 << 8)
158 #define SYSCTRL 0x0510 /* System Control Register */
159 #define DP0_AUDSRC_NO_INPUT (0 << 3)
160 #define DP0_AUDSRC_I2S_RX (1 << 3)
161 #define DP0_VIDSRC_NO_INPUT (0 << 0)
162 #define DP0_VIDSRC_DSI_RX (1 << 0)
163 #define DP0_VIDSRC_DPI_RX (2 << 0)
164 #define DP0_VIDSRC_COLOR_BAR (3 << 0)
165 #define GPIOM 0x0540 /* GPIO Mode Control Register */
166 #define GPIOC 0x0544 /* GPIO Direction Control Register */
167 #define GPIOO 0x0548 /* GPIO Output Register */
168 #define GPIOI 0x054c /* GPIO Input Register */
169 #define INTCTL_G 0x0560 /* General Interrupts Control Register */
170 #define INTSTS_G 0x0564 /* General Interrupts Status Register */
172 #define INT_SYSERR BIT(16)
173 #define INT_GPIO_H(x) (1 << (x == 0 ? 2 : 10))
174 #define INT_GPIO_LC(x) (1 << (x == 0 ? 3 : 11))
176 #define TEST_INT_C 0x0570 /* Test Interrupts Control Register */
177 #define TEST_INT_S 0x0574 /* Test Interrupts Status Register */
179 #define INT_GP0_LCNT 0x0584 /* Interrupt GPIO0 Low Count Value Register */
180 #define INT_GP1_LCNT 0x0588 /* Interrupt GPIO1 Low Count Value Register */
183 #define DP0CTL 0x0600
184 #define VID_MN_GEN BIT(6) /* Auto-generate M/N values */
185 #define EF_EN BIT(5) /* Enable Enhanced Framing */
186 #define VID_EN BIT(1) /* Video transmission enable */
187 #define DP_EN BIT(0) /* Enable DPTX function */
190 #define DP0_VIDMNGEN0 0x0610 /* DP0 Video Force M Value Register */
191 #define DP0_VIDMNGEN1 0x0614 /* DP0 Video Force N Value Register */
192 #define DP0_VMNGENSTATUS 0x0618 /* DP0 Video Current M Value Register */
193 #define DP0_AUDMNGEN0 0x0628 /* DP0 Audio Force M Value Register */
194 #define DP0_AUDMNGEN1 0x062c /* DP0 Audio Force N Value Register */
195 #define DP0_AMNGENSTATUS 0x0630 /* DP0 Audio Current M Value Register */
198 #define DP0_SECSAMPLE 0x0640
199 #define DP0_VIDSYNCDELAY 0x0644
200 #define VID_SYNC_DLY GENMASK(15, 0)
201 #define THRESH_DLY GENMASK(31, 16)
203 #define DP0_TOTALVAL 0x0648
204 #define H_TOTAL GENMASK(15, 0)
205 #define V_TOTAL GENMASK(31, 16)
206 #define DP0_STARTVAL 0x064c
207 #define H_START GENMASK(15, 0)
208 #define V_START GENMASK(31, 16)
209 #define DP0_ACTIVEVAL 0x0650
210 #define H_ACT GENMASK(15, 0)
211 #define V_ACT GENMASK(31, 16)
213 #define DP0_SYNCVAL 0x0654
214 #define VS_WIDTH GENMASK(30, 16)
215 #define HS_WIDTH GENMASK(14, 0)
216 #define SYNCVAL_HS_POL_ACTIVE_LOW (1 << 15)
217 #define SYNCVAL_VS_POL_ACTIVE_LOW (1 << 31)
218 #define DP0_MISC 0x0658
219 #define TU_SIZE_RECOMMENDED (63) /* LSCLK cycles per TU */
220 #define MAX_TU_SYMBOL GENMASK(28, 23)
221 #define TU_SIZE GENMASK(21, 16)
222 #define BPC_6 (0 << 5)
223 #define BPC_8 (1 << 5)
226 #define DP0_AUXCFG0 0x0660
227 #define DP0_AUXCFG0_BSIZE GENMASK(11, 8)
228 #define DP0_AUXCFG0_ADDR_ONLY BIT(4)
229 #define DP0_AUXCFG1 0x0664
230 #define AUX_RX_FILTER_EN BIT(16)
232 #define DP0_AUXADDR 0x0668
233 #define DP0_AUXWDATA(i) (0x066c + (i) * 4)
234 #define DP0_AUXRDATA(i) (0x067c + (i) * 4)
235 #define DP0_AUXSTATUS 0x068c
236 #define AUX_BYTES GENMASK(15, 8)
237 #define AUX_STATUS GENMASK(7, 4)
238 #define AUX_TIMEOUT BIT(1)
239 #define AUX_BUSY BIT(0)
240 #define DP0_AUXI2CADR 0x0698
243 #define DP0_SRCCTRL 0x06a0
244 #define DP0_SRCCTRL_SCRMBLDIS BIT(13)
245 #define DP0_SRCCTRL_EN810B BIT(12)
246 #define DP0_SRCCTRL_NOTP (0 << 8)
247 #define DP0_SRCCTRL_TP1 (1 << 8)
248 #define DP0_SRCCTRL_TP2 (2 << 8)
249 #define DP0_SRCCTRL_LANESKEW BIT(7)
250 #define DP0_SRCCTRL_SSCG BIT(3)
251 #define DP0_SRCCTRL_LANES_1 (0 << 2)
252 #define DP0_SRCCTRL_LANES_2 (1 << 2)
253 #define DP0_SRCCTRL_BW27 (1 << 1)
254 #define DP0_SRCCTRL_BW162 (0 << 1)
255 #define DP0_SRCCTRL_AUTOCORRECT BIT(0)
256 #define DP0_LTSTAT 0x06d0
257 #define LT_LOOPDONE BIT(13)
258 #define LT_STATUS_MASK (0x1f << 8)
259 #define LT_CHANNEL1_EQ_BITS (DP_CHANNEL_EQ_BITS << 4)
260 #define LT_INTERLANE_ALIGN_DONE BIT(3)
261 #define LT_CHANNEL0_EQ_BITS (DP_CHANNEL_EQ_BITS)
262 #define DP0_SNKLTCHGREQ 0x06d4
263 #define DP0_LTLOOPCTRL 0x06d8
264 #define DP0_SNKLTCTRL 0x06e4
265 #define DP0_TPATDAT0 0x06e8 /* DP0 Test Pattern bits 29 to 0 */
266 #define DP0_TPATDAT1 0x06ec /* DP0 Test Pattern bits 59 to 30 */
267 #define DP0_TPATDAT2 0x06f0 /* DP0 Test Pattern bits 89 to 60 */
268 #define DP0_TPATDAT3 0x06f4 /* DP0 Test Pattern bits 119 to 90 */
270 #define AUDCFG0 0x0700 /* DP0 Audio Config0 Register */
271 #define AUDCFG1 0x0704 /* DP0 Audio Config1 Register */
272 #define AUDIFDATA0 0x0708 /* DP0 Audio Info Frame Bytes 3 to 0 */
273 #define AUDIFDATA1 0x070c /* DP0 Audio Info Frame Bytes 7 to 4 */
274 #define AUDIFDATA2 0x0710 /* DP0 Audio Info Frame Bytes 11 to 8 */
275 #define AUDIFDATA3 0x0714 /* DP0 Audio Info Frame Bytes 15 to 12 */
276 #define AUDIFDATA4 0x0718 /* DP0 Audio Info Frame Bytes 19 to 16 */
277 #define AUDIFDATA5 0x071c /* DP0 Audio Info Frame Bytes 23 to 20 */
278 #define AUDIFDATA6 0x0720 /* DP0 Audio Info Frame Bytes 27 to 24 */
280 #define DP1_SRCCTRL 0x07a0 /* DP1 Control Register */
283 #define DP_PHY_CTRL 0x0800
284 #define DP_PHY_RST BIT(28) /* DP PHY Global Soft Reset */
285 #define BGREN BIT(25) /* AUX PHY BGR Enable */
286 #define PWR_SW_EN BIT(24) /* PHY Power Switch Enable */
287 #define PHY_M1_RST BIT(12) /* Reset PHY1 Main Channel */
288 #define PHY_RDY BIT(16) /* PHY Main Channels Ready */
289 #define PHY_M0_RST BIT(8) /* Reset PHY0 Main Channel */
290 #define PHY_2LANE BIT(2) /* PHY Enable 2 lanes */
291 #define PHY_A0_EN BIT(1) /* PHY Aux Channel0 Enable */
292 #define PHY_M0_EN BIT(0) /* PHY Main Channel0 Enable */
293 #define DP_PHY_CFG_WR 0x0810 /* DP PHY Configuration Test Write Register */
294 #define DP_PHY_CFG_RD 0x0814 /* DP PHY Configuration Test Read Register */
295 #define DP0_AUX_PHY_CTRL 0x0820 /* DP0 AUX PHY Control Register */
296 #define DP0_MAIN_PHY_DBG 0x0840 /* DP0 Main PHY Test Debug Register */
299 #define I2SCFG 0x0880 /* I2S Audio Config 0 Register */
300 #define I2SCH0STAT0 0x0888 /* I2S Audio Channel 0 Status Bytes 3 to 0 */
301 #define I2SCH0STAT1 0x088c /* I2S Audio Channel 0 Status Bytes 7 to 4 */
302 #define I2SCH0STAT2 0x0890 /* I2S Audio Channel 0 Status Bytes 11 to 8 */
303 #define I2SCH0STAT3 0x0894 /* I2S Audio Channel 0 Status Bytes 15 to 12 */
304 #define I2SCH0STAT4 0x0898 /* I2S Audio Channel 0 Status Bytes 19 to 16 */
305 #define I2SCH0STAT5 0x089c /* I2S Audio Channel 0 Status Bytes 23 to 20 */
306 #define I2SCH1STAT0 0x08a0 /* I2S Audio Channel 1 Status Bytes 3 to 0 */
307 #define I2SCH1STAT1 0x08a4 /* I2S Audio Channel 1 Status Bytes 7 to 4 */
308 #define I2SCH1STAT2 0x08a8 /* I2S Audio Channel 1 Status Bytes 11 to 8 */
309 #define I2SCH1STAT3 0x08ac /* I2S Audio Channel 1 Status Bytes 15 to 12 */
310 #define I2SCH1STAT4 0x08b0 /* I2S Audio Channel 1 Status Bytes 19 to 16 */
311 #define I2SCH1STAT5 0x08b4 /* I2S Audio Channel 1 Status Bytes 23 to 20 */
314 #define DP0_PLLCTRL 0x0900
315 #define DP1_PLLCTRL 0x0904 /* not defined in DS */
316 #define PXL_PLLCTRL 0x0908
317 #define PLLUPDATE BIT(2)
318 #define PLLBYP BIT(1)
320 #define PXL_PLLPARAM 0x0914
321 #define IN_SEL_REFCLK (0 << 14)
322 #define SYS_PLLPARAM 0x0918
323 #define REF_FREQ_38M4 (0 << 8) /* 38.4 MHz */
324 #define REF_FREQ_19M2 (1 << 8) /* 19.2 MHz */
325 #define REF_FREQ_26M (2 << 8) /* 26 MHz */
326 #define REF_FREQ_13M (3 << 8) /* 13 MHz */
327 #define SYSCLK_SEL_LSCLK (0 << 4)
328 #define LSCLK_DIV_1 (0 << 0)
329 #define LSCLK_DIV_2 (1 << 0)
332 #define TSTCTL 0x0a00
333 #define COLOR_R GENMASK(31, 24)
334 #define COLOR_G GENMASK(23, 16)
335 #define COLOR_B GENMASK(15, 8)
336 #define ENI2CFILTER BIT(4)
337 #define COLOR_BAR_MODE GENMASK(1, 0)
338 #define COLOR_BAR_MODE_BARS 2
339 #define PLL_DBG 0x0a04
341 static bool tc_test_pattern;
342 module_param_named(test, tc_test_pattern, bool, 0644);
345 u8 dpcd[DP_RECEIVER_CAP_SIZE];
355 struct regmap *regmap;
356 struct drm_dp_aux aux;
358 struct drm_bridge bridge;
359 struct drm_bridge *panel_bridge;
360 struct drm_connector connector;
362 struct mipi_dsi_device *dsi;
365 struct tc_edp_link link;
368 struct drm_display_mode mode;
373 struct gpio_desc *sd_gpio;
374 struct gpio_desc *reset_gpio;
380 /* Input connector type, DSI and not DPI. */
381 bool input_connector_dsi;
383 /* HPD pin number (0 or 1) or -ENODEV */
387 static inline struct tc_data *aux_to_tc(struct drm_dp_aux *a)
389 return container_of(a, struct tc_data, aux);
392 static inline struct tc_data *bridge_to_tc(struct drm_bridge *b)
394 return container_of(b, struct tc_data, bridge);
397 static inline struct tc_data *connector_to_tc(struct drm_connector *c)
399 return container_of(c, struct tc_data, connector);
402 static inline int tc_poll_timeout(struct tc_data *tc, unsigned int addr,
403 unsigned int cond_mask,
404 unsigned int cond_value,
405 unsigned long sleep_us, u64 timeout_us)
409 return regmap_read_poll_timeout(tc->regmap, addr, val,
410 (val & cond_mask) == cond_value,
411 sleep_us, timeout_us);
414 static int tc_aux_wait_busy(struct tc_data *tc)
416 return tc_poll_timeout(tc, DP0_AUXSTATUS, AUX_BUSY, 0, 100, 100000);
419 static int tc_aux_write_data(struct tc_data *tc, const void *data,
422 u32 auxwdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)] = { 0 };
423 int ret, count = ALIGN(size, sizeof(u32));
425 memcpy(auxwdata, data, size);
427 ret = regmap_raw_write(tc->regmap, DP0_AUXWDATA(0), auxwdata, count);
434 static int tc_aux_read_data(struct tc_data *tc, void *data, size_t size)
436 u32 auxrdata[DP_AUX_MAX_PAYLOAD_BYTES / sizeof(u32)];
437 int ret, count = ALIGN(size, sizeof(u32));
439 ret = regmap_raw_read(tc->regmap, DP0_AUXRDATA(0), auxrdata, count);
443 memcpy(data, auxrdata, size);
448 static u32 tc_auxcfg0(struct drm_dp_aux_msg *msg, size_t size)
450 u32 auxcfg0 = msg->request;
453 auxcfg0 |= FIELD_PREP(DP0_AUXCFG0_BSIZE, size - 1);
455 auxcfg0 |= DP0_AUXCFG0_ADDR_ONLY;
460 static ssize_t tc_aux_transfer(struct drm_dp_aux *aux,
461 struct drm_dp_aux_msg *msg)
463 struct tc_data *tc = aux_to_tc(aux);
464 size_t size = min_t(size_t, DP_AUX_MAX_PAYLOAD_BYTES - 1, msg->size);
465 u8 request = msg->request & ~DP_AUX_I2C_MOT;
469 ret = tc_aux_wait_busy(tc);
474 case DP_AUX_NATIVE_READ:
475 case DP_AUX_I2C_READ:
477 case DP_AUX_NATIVE_WRITE:
478 case DP_AUX_I2C_WRITE:
480 ret = tc_aux_write_data(tc, msg->buffer, size);
490 ret = regmap_write(tc->regmap, DP0_AUXADDR, msg->address);
494 ret = regmap_write(tc->regmap, DP0_AUXCFG0, tc_auxcfg0(msg, size));
498 ret = tc_aux_wait_busy(tc);
502 ret = regmap_read(tc->regmap, DP0_AUXSTATUS, &auxstatus);
506 if (auxstatus & AUX_TIMEOUT)
509 * For some reason address-only DP_AUX_I2C_WRITE (MOT), still
510 * reports 1 byte transferred in its status. To deal we that
511 * we ignore aux_bytes field if we know that this was an
512 * address-only transfer
515 size = FIELD_GET(AUX_BYTES, auxstatus);
516 msg->reply = FIELD_GET(AUX_STATUS, auxstatus);
519 case DP_AUX_NATIVE_READ:
520 case DP_AUX_I2C_READ:
522 return tc_aux_read_data(tc, msg->buffer, size);
529 static const char * const training_pattern1_errors[] = {
533 "Max voltage reached error",
534 "Loop counter expired error",
538 static const char * const training_pattern2_errors[] = {
542 "Clock recovery failed error",
543 "Loop counter expired error",
547 static u32 tc_srcctrl(struct tc_data *tc)
550 * No training pattern, skew lane 1 data by two LSCLK cycles with
551 * respect to lane 0 data, AutoCorrect Mode = 0
553 u32 reg = DP0_SRCCTRL_NOTP | DP0_SRCCTRL_LANESKEW | DP0_SRCCTRL_EN810B;
555 if (tc->link.scrambler_dis)
556 reg |= DP0_SRCCTRL_SCRMBLDIS; /* Scrambler Disabled */
558 reg |= DP0_SRCCTRL_SSCG; /* Spread Spectrum Enable */
559 if (tc->link.num_lanes == 2)
560 reg |= DP0_SRCCTRL_LANES_2; /* Two Main Channel Lanes */
561 if (tc->link.rate != 162000)
562 reg |= DP0_SRCCTRL_BW27; /* 2.7 Gbps link */
566 static int tc_pllupdate(struct tc_data *tc, unsigned int pllctrl)
570 ret = regmap_write(tc->regmap, pllctrl, PLLUPDATE | PLLEN);
574 /* Wait for PLL to lock: up to 7.5 ms, depending on refclk */
575 usleep_range(15000, 20000);
580 static int tc_pxl_pll_en(struct tc_data *tc, u32 refclk, u32 pixelclock)
583 int i_pre, best_pre = 1;
584 int i_post, best_post = 1;
585 int div, best_div = 1;
586 int mul, best_mul = 1;
587 int delta, best_delta;
588 int ext_div[] = {1, 2, 3, 5, 7};
589 int clk_min, clk_max;
590 int best_pixelclock = 0;
595 * refclk * mul / (ext_pre_div * pre_div) should be in range:
596 * - DPI ..... 0 to 100 MHz
597 * - (e)DP ... 150 to 650 MHz
599 if (tc->bridge.type == DRM_MODE_CONNECTOR_DPI) {
607 dev_dbg(tc->dev, "PLL: requested %d pixelclock, ref %d\n", pixelclock,
609 best_delta = pixelclock;
610 /* Loop over all possible ext_divs, skipping invalid configurations */
611 for (i_pre = 0; i_pre < ARRAY_SIZE(ext_div); i_pre++) {
613 * refclk / ext_pre_div should be in the 1 to 200 MHz range.
614 * We don't allow any refclk > 200 MHz, only check lower bounds.
616 if (refclk / ext_div[i_pre] < 1000000)
618 for (i_post = 0; i_post < ARRAY_SIZE(ext_div); i_post++) {
619 for (div = 1; div <= 16; div++) {
623 /* PCLK PLL input unit clock ... 6..40 MHz */
624 iclk = refclk / (div * ext_div[i_pre]);
625 if (iclk < 6000000 || iclk > 40000000)
628 tmp = pixelclock * ext_div[i_pre] *
629 ext_div[i_post] * div;
634 if ((mul < 1) || (mul > 128))
637 clk = (refclk / ext_div[i_pre] / div) * mul;
638 if ((clk > clk_max) || (clk < clk_min))
641 clk = clk / ext_div[i_post];
642 delta = clk - pixelclock;
644 if (abs(delta) < abs(best_delta)) {
650 best_pixelclock = clk;
655 if (best_pixelclock == 0) {
656 dev_err(tc->dev, "Failed to calc clock for %d pixelclock\n",
661 dev_dbg(tc->dev, "PLL: got %d, delta %d\n", best_pixelclock,
663 dev_dbg(tc->dev, "PLL: %d / %d / %d * %d / %d\n", refclk,
664 ext_div[best_pre], best_div, best_mul, ext_div[best_post]);
666 /* if VCO >= 300 MHz */
667 if (refclk / ext_div[best_pre] / best_div * best_mul >= 300000000)
675 /* Power up PLL and switch to bypass */
676 ret = regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP | PLLEN);
680 pxl_pllparam = vco_hi << 24; /* For PLL VCO >= 300 MHz = 1 */
681 pxl_pllparam |= ext_div[best_pre] << 20; /* External Pre-divider */
682 pxl_pllparam |= ext_div[best_post] << 16; /* External Post-divider */
683 pxl_pllparam |= IN_SEL_REFCLK; /* Use RefClk as PLL input */
684 pxl_pllparam |= best_div << 8; /* Divider for PLL RefClk */
685 pxl_pllparam |= best_mul; /* Multiplier for PLL */
687 ret = regmap_write(tc->regmap, PXL_PLLPARAM, pxl_pllparam);
691 /* Force PLL parameter update and disable bypass */
692 return tc_pllupdate(tc, PXL_PLLCTRL);
695 static int tc_pxl_pll_dis(struct tc_data *tc)
697 /* Enable PLL bypass, power down PLL */
698 return regmap_write(tc->regmap, PXL_PLLCTRL, PLLBYP);
701 static int tc_stream_clock_calc(struct tc_data *tc)
704 * If the Stream clock and Link Symbol clock are
705 * asynchronous with each other, the value of M changes over
706 * time. This way of generating link clock and stream
707 * clock is called Asynchronous Clock mode. The value M
708 * must change while the value N stays constant. The
709 * value of N in this Asynchronous Clock mode must be set
712 * LSCLK = 1/10 of high speed link clock
714 * f_STRMCLK = M/N * f_LSCLK
715 * M/N = f_STRMCLK / f_LSCLK
718 return regmap_write(tc->regmap, DP0_VIDMNGEN1, 32768);
721 static int tc_set_syspllparam(struct tc_data *tc)
724 u32 pllparam = SYSCLK_SEL_LSCLK | LSCLK_DIV_2;
726 rate = clk_get_rate(tc->refclk);
729 pllparam |= REF_FREQ_38M4;
732 pllparam |= REF_FREQ_26M;
735 pllparam |= REF_FREQ_19M2;
738 pllparam |= REF_FREQ_13M;
741 dev_err(tc->dev, "Invalid refclk rate: %lu Hz\n", rate);
745 return regmap_write(tc->regmap, SYS_PLLPARAM, pllparam);
748 static int tc_aux_link_setup(struct tc_data *tc)
753 /* Setup DP-PHY / PLL */
754 ret = tc_set_syspllparam(tc);
758 ret = regmap_write(tc->regmap, DP_PHY_CTRL,
759 BGREN | PWR_SW_EN | PHY_A0_EN);
763 * Initially PLLs are in bypass. Force PLL parameter update,
764 * disable PLL bypass, enable PLL
766 ret = tc_pllupdate(tc, DP0_PLLCTRL);
770 ret = tc_pllupdate(tc, DP1_PLLCTRL);
774 ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 100, 100000);
775 if (ret == -ETIMEDOUT) {
776 dev_err(tc->dev, "Timeout waiting for PHY to become ready");
783 dp0_auxcfg1 = AUX_RX_FILTER_EN;
784 dp0_auxcfg1 |= 0x06 << 8; /* Aux Bit Period Calculator Threshold */
785 dp0_auxcfg1 |= 0x3f << 0; /* Aux Response Timeout Timer */
787 ret = regmap_write(tc->regmap, DP0_AUXCFG1, dp0_auxcfg1);
791 /* Register DP AUX channel */
792 tc->aux.name = "TC358767 AUX i2c adapter";
793 tc->aux.dev = tc->dev;
794 tc->aux.transfer = tc_aux_transfer;
795 drm_dp_aux_init(&tc->aux);
799 dev_err(tc->dev, "tc_aux_link_setup failed: %d\n", ret);
803 static int tc_get_display_props(struct tc_data *tc)
805 u8 revision, num_lanes;
810 /* Read DP Rx Link Capability */
811 ret = drm_dp_dpcd_read(&tc->aux, DP_DPCD_REV, tc->link.dpcd,
812 DP_RECEIVER_CAP_SIZE);
816 revision = tc->link.dpcd[DP_DPCD_REV];
817 rate = drm_dp_max_link_rate(tc->link.dpcd);
818 num_lanes = drm_dp_max_lane_count(tc->link.dpcd);
820 if (rate != 162000 && rate != 270000) {
821 dev_dbg(tc->dev, "Falling to 2.7 Gbps rate\n");
825 tc->link.rate = rate;
828 dev_dbg(tc->dev, "Falling to 2 lanes\n");
832 tc->link.num_lanes = num_lanes;
834 ret = drm_dp_dpcd_readb(&tc->aux, DP_MAX_DOWNSPREAD, ®);
837 tc->link.spread = reg & DP_MAX_DOWNSPREAD_0_5;
839 ret = drm_dp_dpcd_readb(&tc->aux, DP_MAIN_LINK_CHANNEL_CODING, ®);
843 tc->link.scrambler_dis = false;
845 ret = drm_dp_dpcd_readb(&tc->aux, DP_EDP_CONFIGURATION_SET, ®);
848 tc->link.assr = reg & DP_ALTERNATE_SCRAMBLER_RESET_ENABLE;
850 dev_dbg(tc->dev, "DPCD rev: %d.%d, rate: %s, lanes: %d, framing: %s\n",
851 revision >> 4, revision & 0x0f,
852 (tc->link.rate == 162000) ? "1.62Gbps" : "2.7Gbps",
854 drm_dp_enhanced_frame_cap(tc->link.dpcd) ?
855 "enhanced" : "default");
856 dev_dbg(tc->dev, "Downspread: %s, scrambler: %s\n",
857 tc->link.spread ? "0.5%" : "0.0%",
858 tc->link.scrambler_dis ? "disabled" : "enabled");
859 dev_dbg(tc->dev, "Display ASSR: %d, TC358767 ASSR: %d\n",
860 tc->link.assr, tc->assr);
865 dev_err(tc->dev, "failed to read DPCD: %d\n", ret);
869 static int tc_set_common_video_mode(struct tc_data *tc,
870 const struct drm_display_mode *mode)
872 int left_margin = mode->htotal - mode->hsync_end;
873 int right_margin = mode->hsync_start - mode->hdisplay;
874 int hsync_len = mode->hsync_end - mode->hsync_start;
875 int upper_margin = mode->vtotal - mode->vsync_end;
876 int lower_margin = mode->vsync_start - mode->vdisplay;
877 int vsync_len = mode->vsync_end - mode->vsync_start;
880 dev_dbg(tc->dev, "set mode %dx%d\n",
881 mode->hdisplay, mode->vdisplay);
882 dev_dbg(tc->dev, "H margin %d,%d sync %d\n",
883 left_margin, right_margin, hsync_len);
884 dev_dbg(tc->dev, "V margin %d,%d sync %d\n",
885 upper_margin, lower_margin, vsync_len);
886 dev_dbg(tc->dev, "total: %dx%d\n", mode->htotal, mode->vtotal);
891 * datasheet is not clear of vsdelay in case of DPI
892 * assume we do not need any delay when DPI is a source of
895 ret = regmap_write(tc->regmap, VPCTRL0,
896 FIELD_PREP(VSDELAY, right_margin + 10) |
897 OPXLFMT_RGB888 | FRMSYNC_DISABLED | MSF_DISABLED);
901 ret = regmap_write(tc->regmap, HTIM01,
902 FIELD_PREP(HBPR, ALIGN(left_margin, 2)) |
903 FIELD_PREP(HPW, ALIGN(hsync_len, 2)));
907 ret = regmap_write(tc->regmap, HTIM02,
908 FIELD_PREP(HDISPR, ALIGN(mode->hdisplay, 2)) |
909 FIELD_PREP(HFPR, ALIGN(right_margin, 2)));
913 ret = regmap_write(tc->regmap, VTIM01,
914 FIELD_PREP(VBPR, upper_margin) |
915 FIELD_PREP(VSPR, vsync_len));
919 ret = regmap_write(tc->regmap, VTIM02,
920 FIELD_PREP(VFPR, lower_margin) |
921 FIELD_PREP(VDISPR, mode->vdisplay));
925 ret = regmap_write(tc->regmap, VFUEN0, VFUEN); /* update settings */
929 /* Test pattern settings */
930 ret = regmap_write(tc->regmap, TSTCTL,
931 FIELD_PREP(COLOR_R, 120) |
932 FIELD_PREP(COLOR_G, 20) |
933 FIELD_PREP(COLOR_B, 99) |
935 FIELD_PREP(COLOR_BAR_MODE, COLOR_BAR_MODE_BARS));
940 static int tc_set_dpi_video_mode(struct tc_data *tc,
941 const struct drm_display_mode *mode)
943 u32 value = POCTRL_S2P;
945 if (tc->mode.flags & DRM_MODE_FLAG_NHSYNC)
946 value |= POCTRL_HS_POL;
948 if (tc->mode.flags & DRM_MODE_FLAG_NVSYNC)
949 value |= POCTRL_VS_POL;
951 return regmap_write(tc->regmap, POCTRL, value);
954 static int tc_set_edp_video_mode(struct tc_data *tc,
955 const struct drm_display_mode *mode)
961 int left_margin = mode->htotal - mode->hsync_end;
962 int hsync_len = mode->hsync_end - mode->hsync_start;
963 int upper_margin = mode->vtotal - mode->vsync_end;
964 int vsync_len = mode->vsync_end - mode->vsync_start;
966 u32 bits_per_pixel = 24;
971 * Recommended maximum number of symbols transferred in a transfer unit:
972 * DIV_ROUND_UP((input active video bandwidth in bytes) * tu_size,
973 * (output active video bandwidth in bytes))
974 * Must be less than tu_size.
977 in_bw = mode->clock * bits_per_pixel / 8;
978 out_bw = tc->link.num_lanes * tc->link.rate;
979 max_tu_symbol = DIV_ROUND_UP(in_bw * TU_SIZE_RECOMMENDED, out_bw);
981 /* DP Main Stream Attributes */
982 vid_sync_dly = hsync_len + left_margin + mode->hdisplay;
983 ret = regmap_write(tc->regmap, DP0_VIDSYNCDELAY,
984 FIELD_PREP(THRESH_DLY, max_tu_symbol) |
985 FIELD_PREP(VID_SYNC_DLY, vid_sync_dly));
987 ret = regmap_write(tc->regmap, DP0_TOTALVAL,
988 FIELD_PREP(H_TOTAL, mode->htotal) |
989 FIELD_PREP(V_TOTAL, mode->vtotal));
993 ret = regmap_write(tc->regmap, DP0_STARTVAL,
994 FIELD_PREP(H_START, left_margin + hsync_len) |
995 FIELD_PREP(V_START, upper_margin + vsync_len));
999 ret = regmap_write(tc->regmap, DP0_ACTIVEVAL,
1000 FIELD_PREP(V_ACT, mode->vdisplay) |
1001 FIELD_PREP(H_ACT, mode->hdisplay));
1005 dp0_syncval = FIELD_PREP(VS_WIDTH, vsync_len) |
1006 FIELD_PREP(HS_WIDTH, hsync_len);
1008 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1009 dp0_syncval |= SYNCVAL_VS_POL_ACTIVE_LOW;
1011 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1012 dp0_syncval |= SYNCVAL_HS_POL_ACTIVE_LOW;
1014 ret = regmap_write(tc->regmap, DP0_SYNCVAL, dp0_syncval);
1018 dpipxlfmt = DE_POL_ACTIVE_HIGH | SUB_CFG_TYPE_CONFIG1 | DPI_BPP_RGB888;
1020 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
1021 dpipxlfmt |= VS_POL_ACTIVE_LOW;
1023 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
1024 dpipxlfmt |= HS_POL_ACTIVE_LOW;
1026 ret = regmap_write(tc->regmap, DPIPXLFMT, dpipxlfmt);
1030 ret = regmap_write(tc->regmap, DP0_MISC,
1031 FIELD_PREP(MAX_TU_SYMBOL, max_tu_symbol) |
1032 FIELD_PREP(TU_SIZE, TU_SIZE_RECOMMENDED) |
1037 static int tc_wait_link_training(struct tc_data *tc)
1042 ret = tc_poll_timeout(tc, DP0_LTSTAT, LT_LOOPDONE,
1043 LT_LOOPDONE, 500, 100000);
1045 dev_err(tc->dev, "Link training timeout waiting for LT_LOOPDONE!\n");
1049 ret = regmap_read(tc->regmap, DP0_LTSTAT, &value);
1053 return (value >> 8) & 0x7;
1056 static int tc_main_link_enable(struct tc_data *tc)
1058 struct drm_dp_aux *aux = &tc->aux;
1059 struct device *dev = tc->dev;
1063 u8 tmp[DP_LINK_STATUS_SIZE];
1065 dev_dbg(tc->dev, "link enable\n");
1067 ret = regmap_read(tc->regmap, DP0CTL, &value);
1071 if (WARN_ON(value & DP_EN)) {
1072 ret = regmap_write(tc->regmap, DP0CTL, 0);
1077 ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc));
1080 /* SSCG and BW27 on DP1 must be set to the same as on DP0 */
1081 ret = regmap_write(tc->regmap, DP1_SRCCTRL,
1082 (tc->link.spread ? DP0_SRCCTRL_SSCG : 0) |
1083 ((tc->link.rate != 162000) ? DP0_SRCCTRL_BW27 : 0));
1087 ret = tc_set_syspllparam(tc);
1091 /* Setup Main Link */
1092 dp_phy_ctrl = BGREN | PWR_SW_EN | PHY_A0_EN | PHY_M0_EN;
1093 if (tc->link.num_lanes == 2)
1094 dp_phy_ctrl |= PHY_2LANE;
1096 ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
1101 ret = tc_pllupdate(tc, DP0_PLLCTRL);
1105 ret = tc_pllupdate(tc, DP1_PLLCTRL);
1109 /* Reset/Enable Main Links */
1110 dp_phy_ctrl |= DP_PHY_RST | PHY_M1_RST | PHY_M0_RST;
1111 ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
1112 usleep_range(100, 200);
1113 dp_phy_ctrl &= ~(DP_PHY_RST | PHY_M1_RST | PHY_M0_RST);
1114 ret = regmap_write(tc->regmap, DP_PHY_CTRL, dp_phy_ctrl);
1116 ret = tc_poll_timeout(tc, DP_PHY_CTRL, PHY_RDY, PHY_RDY, 500, 100000);
1118 dev_err(dev, "timeout waiting for phy become ready");
1122 /* Set misc: 8 bits per color */
1123 ret = regmap_update_bits(tc->regmap, DP0_MISC, BPC_8, BPC_8);
1129 * on TC358767 side ASSR configured through strap pin
1130 * seems there is no way to change this setting from SW
1132 * check is tc configured for same mode
1134 if (tc->assr != tc->link.assr) {
1135 dev_dbg(dev, "Trying to set display to ASSR: %d\n",
1137 /* try to set ASSR on display side */
1139 ret = drm_dp_dpcd_writeb(aux, DP_EDP_CONFIGURATION_SET, tmp[0]);
1143 ret = drm_dp_dpcd_readb(aux, DP_EDP_CONFIGURATION_SET, tmp);
1147 if (tmp[0] != tc->assr) {
1148 dev_dbg(dev, "Failed to switch display ASSR to %d, falling back to unscrambled mode\n",
1150 /* trying with disabled scrambler */
1151 tc->link.scrambler_dis = true;
1155 /* Setup Link & DPRx Config for Training */
1156 tmp[0] = drm_dp_link_rate_to_bw_code(tc->link.rate);
1157 tmp[1] = tc->link.num_lanes;
1159 if (drm_dp_enhanced_frame_cap(tc->link.dpcd))
1160 tmp[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
1162 ret = drm_dp_dpcd_write(aux, DP_LINK_BW_SET, tmp, 2);
1164 goto err_dpcd_write;
1166 /* DOWNSPREAD_CTRL */
1167 tmp[0] = tc->link.spread ? DP_SPREAD_AMP_0_5 : 0x00;
1168 /* MAIN_LINK_CHANNEL_CODING_SET */
1169 tmp[1] = DP_SET_ANSI_8B10B;
1170 ret = drm_dp_dpcd_write(aux, DP_DOWNSPREAD_CTRL, tmp, 2);
1172 goto err_dpcd_write;
1174 /* Reset voltage-swing & pre-emphasis */
1175 tmp[0] = tmp[1] = DP_TRAIN_VOLTAGE_SWING_LEVEL_0 |
1176 DP_TRAIN_PRE_EMPH_LEVEL_0;
1177 ret = drm_dp_dpcd_write(aux, DP_TRAINING_LANE0_SET, tmp, 2);
1179 goto err_dpcd_write;
1181 /* Clock-Recovery */
1183 /* Set DPCD 0x102 for Training Pattern 1 */
1184 ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
1185 DP_LINK_SCRAMBLING_DISABLE |
1186 DP_TRAINING_PATTERN_1);
1190 ret = regmap_write(tc->regmap, DP0_LTLOOPCTRL,
1191 (15 << 28) | /* Defer Iteration Count */
1192 (15 << 24) | /* Loop Iteration Count */
1193 (0xd << 0)); /* Loop Timer Delay */
1197 ret = regmap_write(tc->regmap, DP0_SRCCTRL,
1198 tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
1199 DP0_SRCCTRL_AUTOCORRECT |
1204 /* Enable DP0 to start Link Training */
1205 ret = regmap_write(tc->regmap, DP0CTL,
1206 (drm_dp_enhanced_frame_cap(tc->link.dpcd) ?
1207 EF_EN : 0) | DP_EN);
1213 ret = tc_wait_link_training(tc);
1218 dev_err(tc->dev, "Link training phase 1 failed: %s\n",
1219 training_pattern1_errors[ret]);
1223 /* Channel Equalization */
1225 /* Set DPCD 0x102 for Training Pattern 2 */
1226 ret = regmap_write(tc->regmap, DP0_SNKLTCTRL,
1227 DP_LINK_SCRAMBLING_DISABLE |
1228 DP_TRAINING_PATTERN_2);
1232 ret = regmap_write(tc->regmap, DP0_SRCCTRL,
1233 tc_srcctrl(tc) | DP0_SRCCTRL_SCRMBLDIS |
1234 DP0_SRCCTRL_AUTOCORRECT |
1240 ret = tc_wait_link_training(tc);
1245 dev_err(tc->dev, "Link training phase 2 failed: %s\n",
1246 training_pattern2_errors[ret]);
1251 * Toshiba's documentation suggests to first clear DPCD 0x102, then
1252 * clear the training pattern bit in DP0_SRCCTRL. Testing shows
1253 * that the link sometimes drops if those steps are done in that order,
1254 * but if the steps are done in reverse order, the link stays up.
1256 * So we do the steps differently than documented here.
1259 /* Clear Training Pattern, set AutoCorrect Mode = 1 */
1260 ret = regmap_write(tc->regmap, DP0_SRCCTRL, tc_srcctrl(tc) |
1261 DP0_SRCCTRL_AUTOCORRECT);
1265 /* Clear DPCD 0x102 */
1266 /* Note: Can Not use DP0_SNKLTCTRL (0x06E4) short cut */
1267 tmp[0] = tc->link.scrambler_dis ? DP_LINK_SCRAMBLING_DISABLE : 0x00;
1268 ret = drm_dp_dpcd_writeb(aux, DP_TRAINING_PATTERN_SET, tmp[0]);
1270 goto err_dpcd_write;
1272 /* Check link status */
1273 ret = drm_dp_dpcd_read_link_status(aux, tmp);
1279 value = tmp[0] & DP_CHANNEL_EQ_BITS;
1281 if (value != DP_CHANNEL_EQ_BITS) {
1282 dev_err(tc->dev, "Lane 0 failed: %x\n", value);
1286 if (tc->link.num_lanes == 2) {
1287 value = (tmp[0] >> 4) & DP_CHANNEL_EQ_BITS;
1289 if (value != DP_CHANNEL_EQ_BITS) {
1290 dev_err(tc->dev, "Lane 1 failed: %x\n", value);
1294 if (!(tmp[2] & DP_INTERLANE_ALIGN_DONE)) {
1295 dev_err(tc->dev, "Interlane align failed\n");
1301 dev_err(dev, "0x0202 LANE0_1_STATUS: 0x%02x\n", tmp[0]);
1302 dev_err(dev, "0x0203 LANE2_3_STATUS 0x%02x\n", tmp[1]);
1303 dev_err(dev, "0x0204 LANE_ALIGN_STATUS_UPDATED: 0x%02x\n", tmp[2]);
1304 dev_err(dev, "0x0205 SINK_STATUS: 0x%02x\n", tmp[3]);
1305 dev_err(dev, "0x0206 ADJUST_REQUEST_LANE0_1: 0x%02x\n", tmp[4]);
1306 dev_err(dev, "0x0207 ADJUST_REQUEST_LANE2_3: 0x%02x\n", tmp[5]);
1312 dev_err(tc->dev, "Failed to read DPCD: %d\n", ret);
1315 dev_err(tc->dev, "Failed to write DPCD: %d\n", ret);
1319 static int tc_main_link_disable(struct tc_data *tc)
1323 dev_dbg(tc->dev, "link disable\n");
1325 ret = regmap_write(tc->regmap, DP0_SRCCTRL, 0);
1329 ret = regmap_write(tc->regmap, DP0CTL, 0);
1333 return regmap_update_bits(tc->regmap, DP_PHY_CTRL,
1334 PHY_M0_RST | PHY_M1_RST | PHY_M0_EN,
1335 PHY_M0_RST | PHY_M1_RST);
1338 static int tc_dsi_rx_enable(struct tc_data *tc)
1343 regmap_write(tc->regmap, PPI_D0S_CLRSIPOCOUNT, 25);
1344 regmap_write(tc->regmap, PPI_D1S_CLRSIPOCOUNT, 25);
1345 regmap_write(tc->regmap, PPI_D2S_CLRSIPOCOUNT, 25);
1346 regmap_write(tc->regmap, PPI_D3S_CLRSIPOCOUNT, 25);
1347 regmap_write(tc->regmap, PPI_D0S_ATMR, 0);
1348 regmap_write(tc->regmap, PPI_D1S_ATMR, 0);
1349 regmap_write(tc->regmap, PPI_TX_RX_TA, TTA_GET | TTA_SURE);
1350 regmap_write(tc->regmap, PPI_LPTXTIMECNT, LPX_PERIOD);
1352 value = ((LANEENABLE_L0EN << tc->dsi->lanes) - LANEENABLE_L0EN) |
1354 regmap_write(tc->regmap, PPI_LANEENABLE, value);
1355 regmap_write(tc->regmap, DSI_LANEENABLE, value);
1357 /* Set input interface */
1358 value = DP0_AUDSRC_NO_INPUT;
1359 if (tc_test_pattern)
1360 value |= DP0_VIDSRC_COLOR_BAR;
1362 value |= DP0_VIDSRC_DSI_RX;
1363 ret = regmap_write(tc->regmap, SYSCTRL, value);
1367 usleep_range(120, 150);
1369 regmap_write(tc->regmap, PPI_STARTPPI, PPI_START_FUNCTION);
1370 regmap_write(tc->regmap, DSI_STARTDSI, DSI_RX_START);
1375 static int tc_dpi_rx_enable(struct tc_data *tc)
1379 /* Set input interface */
1380 value = DP0_AUDSRC_NO_INPUT;
1381 if (tc_test_pattern)
1382 value |= DP0_VIDSRC_COLOR_BAR;
1384 value |= DP0_VIDSRC_DPI_RX;
1385 return regmap_write(tc->regmap, SYSCTRL, value);
1388 static int tc_dpi_stream_enable(struct tc_data *tc)
1392 dev_dbg(tc->dev, "enable video stream\n");
1395 ret = tc_set_syspllparam(tc);
1400 * Initially PLLs are in bypass. Force PLL parameter update,
1401 * disable PLL bypass, enable PLL
1403 ret = tc_pllupdate(tc, DP0_PLLCTRL);
1407 ret = tc_pllupdate(tc, DP1_PLLCTRL);
1411 /* Pixel PLL must always be enabled for DPI mode */
1412 ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
1413 1000 * tc->mode.clock);
1417 ret = tc_set_common_video_mode(tc, &tc->mode);
1421 ret = tc_set_dpi_video_mode(tc, &tc->mode);
1425 return tc_dsi_rx_enable(tc);
1428 static int tc_dpi_stream_disable(struct tc_data *tc)
1430 dev_dbg(tc->dev, "disable video stream\n");
1437 static int tc_edp_stream_enable(struct tc_data *tc)
1442 dev_dbg(tc->dev, "enable video stream\n");
1445 * Pixel PLL must be enabled for DSI input mode and test pattern.
1447 * Per TC9595XBG datasheet Revision 0.1 2018-12-27 Figure 4.18
1448 * "Clock Mode Selection and Clock Sources", either Pixel PLL
1449 * or DPI_PCLK supplies StrmClk. DPI_PCLK is only available in
1450 * case valid Pixel Clock are supplied to the chip DPI input.
1451 * In case built-in test pattern is desired OR DSI input mode
1452 * is used, DPI_PCLK is not available and thus Pixel PLL must
1455 if (tc->input_connector_dsi || tc_test_pattern) {
1456 ret = tc_pxl_pll_en(tc, clk_get_rate(tc->refclk),
1457 1000 * tc->mode.clock);
1462 ret = tc_set_common_video_mode(tc, &tc->mode);
1466 ret = tc_set_edp_video_mode(tc, &tc->mode);
1471 ret = tc_stream_clock_calc(tc);
1475 value = VID_MN_GEN | DP_EN;
1476 if (drm_dp_enhanced_frame_cap(tc->link.dpcd))
1478 ret = regmap_write(tc->regmap, DP0CTL, value);
1482 * VID_EN assertion should be delayed by at least N * LSCLK
1483 * cycles from the time VID_MN_GEN is enabled in order to
1484 * generate stable values for VID_M. LSCLK is 270 MHz or
1485 * 162 MHz, VID_N is set to 32768 in tc_stream_clock_calc(),
1486 * so a delay of at least 203 us should suffice.
1488 usleep_range(500, 1000);
1490 ret = regmap_write(tc->regmap, DP0CTL, value);
1494 /* Set input interface */
1495 if (tc->input_connector_dsi)
1496 return tc_dsi_rx_enable(tc);
1498 return tc_dpi_rx_enable(tc);
1501 static int tc_edp_stream_disable(struct tc_data *tc)
1505 dev_dbg(tc->dev, "disable video stream\n");
1507 ret = regmap_update_bits(tc->regmap, DP0CTL, VID_EN, 0);
1517 tc_dpi_bridge_atomic_enable(struct drm_bridge *bridge,
1518 struct drm_bridge_state *old_bridge_state)
1521 struct tc_data *tc = bridge_to_tc(bridge);
1524 ret = tc_dpi_stream_enable(tc);
1526 dev_err(tc->dev, "main link stream start error: %d\n", ret);
1527 tc_main_link_disable(tc);
1533 tc_dpi_bridge_atomic_disable(struct drm_bridge *bridge,
1534 struct drm_bridge_state *old_bridge_state)
1536 struct tc_data *tc = bridge_to_tc(bridge);
1539 ret = tc_dpi_stream_disable(tc);
1541 dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1545 tc_edp_bridge_atomic_enable(struct drm_bridge *bridge,
1546 struct drm_bridge_state *old_bridge_state)
1548 struct tc_data *tc = bridge_to_tc(bridge);
1551 ret = tc_get_display_props(tc);
1553 dev_err(tc->dev, "failed to read display props: %d\n", ret);
1557 ret = tc_main_link_enable(tc);
1559 dev_err(tc->dev, "main link enable error: %d\n", ret);
1563 ret = tc_edp_stream_enable(tc);
1565 dev_err(tc->dev, "main link stream start error: %d\n", ret);
1566 tc_main_link_disable(tc);
1572 tc_edp_bridge_atomic_disable(struct drm_bridge *bridge,
1573 struct drm_bridge_state *old_bridge_state)
1575 struct tc_data *tc = bridge_to_tc(bridge);
1578 ret = tc_edp_stream_disable(tc);
1580 dev_err(tc->dev, "main link stream stop error: %d\n", ret);
1582 ret = tc_main_link_disable(tc);
1584 dev_err(tc->dev, "main link disable error: %d\n", ret);
1587 static int tc_dpi_atomic_check(struct drm_bridge *bridge,
1588 struct drm_bridge_state *bridge_state,
1589 struct drm_crtc_state *crtc_state,
1590 struct drm_connector_state *conn_state)
1592 /* DSI->DPI interface clock limitation: upto 100 MHz */
1593 if (crtc_state->adjusted_mode.clock > 100000)
1599 static int tc_edp_atomic_check(struct drm_bridge *bridge,
1600 struct drm_bridge_state *bridge_state,
1601 struct drm_crtc_state *crtc_state,
1602 struct drm_connector_state *conn_state)
1604 /* DPI->(e)DP interface clock limitation: upto 154 MHz */
1605 if (crtc_state->adjusted_mode.clock > 154000)
1611 static enum drm_mode_status
1612 tc_dpi_mode_valid(struct drm_bridge *bridge,
1613 const struct drm_display_info *info,
1614 const struct drm_display_mode *mode)
1616 /* DPI interface clock limitation: upto 100 MHz */
1617 if (mode->clock > 100000)
1618 return MODE_CLOCK_HIGH;
1623 static enum drm_mode_status
1624 tc_edp_mode_valid(struct drm_bridge *bridge,
1625 const struct drm_display_info *info,
1626 const struct drm_display_mode *mode)
1628 struct tc_data *tc = bridge_to_tc(bridge);
1630 u32 bits_per_pixel = 24;
1632 /* DPI interface clock limitation: upto 154 MHz */
1633 if (mode->clock > 154000)
1634 return MODE_CLOCK_HIGH;
1636 req = mode->clock * bits_per_pixel / 8;
1637 avail = tc->link.num_lanes * tc->link.rate;
1645 static void tc_bridge_mode_set(struct drm_bridge *bridge,
1646 const struct drm_display_mode *mode,
1647 const struct drm_display_mode *adj)
1649 struct tc_data *tc = bridge_to_tc(bridge);
1651 drm_mode_copy(&tc->mode, mode);
1654 static const struct drm_edid *tc_edid_read(struct drm_bridge *bridge,
1655 struct drm_connector *connector)
1657 struct tc_data *tc = bridge_to_tc(bridge);
1659 return drm_edid_read_ddc(connector, &tc->aux.ddc);
1662 static int tc_connector_get_modes(struct drm_connector *connector)
1664 struct tc_data *tc = connector_to_tc(connector);
1666 const struct drm_edid *drm_edid;
1669 ret = tc_get_display_props(tc);
1671 dev_err(tc->dev, "failed to read display props: %d\n", ret);
1675 if (tc->panel_bridge) {
1676 num_modes = drm_bridge_get_modes(tc->panel_bridge, connector);
1681 drm_edid = tc_edid_read(&tc->bridge, connector);
1682 drm_edid_connector_update(connector, drm_edid);
1683 num_modes = drm_edid_connector_add_modes(connector);
1684 drm_edid_free(drm_edid);
1689 static const struct drm_connector_helper_funcs tc_connector_helper_funcs = {
1690 .get_modes = tc_connector_get_modes,
1693 static enum drm_connector_status tc_bridge_detect(struct drm_bridge *bridge)
1695 struct tc_data *tc = bridge_to_tc(bridge);
1700 ret = regmap_read(tc->regmap, GPIOI, &val);
1702 return connector_status_unknown;
1704 conn = val & BIT(tc->hpd_pin);
1707 return connector_status_connected;
1709 return connector_status_disconnected;
1712 static enum drm_connector_status
1713 tc_connector_detect(struct drm_connector *connector, bool force)
1715 struct tc_data *tc = connector_to_tc(connector);
1717 if (tc->hpd_pin >= 0)
1718 return tc_bridge_detect(&tc->bridge);
1720 if (tc->panel_bridge)
1721 return connector_status_connected;
1723 return connector_status_unknown;
1726 static const struct drm_connector_funcs tc_connector_funcs = {
1727 .detect = tc_connector_detect,
1728 .fill_modes = drm_helper_probe_single_connector_modes,
1729 .destroy = drm_connector_cleanup,
1730 .reset = drm_atomic_helper_connector_reset,
1731 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
1732 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
1735 static int tc_dpi_bridge_attach(struct drm_bridge *bridge,
1736 enum drm_bridge_attach_flags flags)
1738 struct tc_data *tc = bridge_to_tc(bridge);
1740 if (!tc->panel_bridge)
1743 return drm_bridge_attach(tc->bridge.encoder, tc->panel_bridge,
1744 &tc->bridge, flags);
1747 static int tc_edp_bridge_attach(struct drm_bridge *bridge,
1748 enum drm_bridge_attach_flags flags)
1750 u32 bus_format = MEDIA_BUS_FMT_RGB888_1X24;
1751 struct tc_data *tc = bridge_to_tc(bridge);
1752 struct drm_device *drm = bridge->dev;
1755 if (tc->panel_bridge) {
1756 /* If a connector is required then this driver shall create it */
1757 ret = drm_bridge_attach(tc->bridge.encoder, tc->panel_bridge,
1758 &tc->bridge, flags | DRM_BRIDGE_ATTACH_NO_CONNECTOR);
1763 if (flags & DRM_BRIDGE_ATTACH_NO_CONNECTOR)
1766 tc->aux.drm_dev = drm;
1767 ret = drm_dp_aux_register(&tc->aux);
1771 /* Create DP/eDP connector */
1772 drm_connector_helper_add(&tc->connector, &tc_connector_helper_funcs);
1773 ret = drm_connector_init(drm, &tc->connector, &tc_connector_funcs, tc->bridge.type);
1775 goto aux_unregister;
1777 /* Don't poll if don't have HPD connected */
1778 if (tc->hpd_pin >= 0) {
1780 tc->connector.polled = DRM_CONNECTOR_POLL_HPD;
1782 tc->connector.polled = DRM_CONNECTOR_POLL_CONNECT |
1783 DRM_CONNECTOR_POLL_DISCONNECT;
1786 drm_display_info_set_bus_formats(&tc->connector.display_info,
1788 tc->connector.display_info.bus_flags =
1789 DRM_BUS_FLAG_DE_HIGH |
1790 DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE |
1791 DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE;
1792 drm_connector_attach_encoder(&tc->connector, tc->bridge.encoder);
1796 drm_dp_aux_unregister(&tc->aux);
1800 static void tc_edp_bridge_detach(struct drm_bridge *bridge)
1802 drm_dp_aux_unregister(&bridge_to_tc(bridge)->aux);
1805 #define MAX_INPUT_SEL_FORMATS 1
1808 tc_dpi_atomic_get_input_bus_fmts(struct drm_bridge *bridge,
1809 struct drm_bridge_state *bridge_state,
1810 struct drm_crtc_state *crtc_state,
1811 struct drm_connector_state *conn_state,
1813 unsigned int *num_input_fmts)
1817 *num_input_fmts = 0;
1819 input_fmts = kcalloc(MAX_INPUT_SEL_FORMATS, sizeof(*input_fmts),
1824 /* This is the DSI-end bus format */
1825 input_fmts[0] = MEDIA_BUS_FMT_RGB888_1X24;
1826 *num_input_fmts = 1;
1831 static const struct drm_bridge_funcs tc_dpi_bridge_funcs = {
1832 .attach = tc_dpi_bridge_attach,
1833 .mode_valid = tc_dpi_mode_valid,
1834 .mode_set = tc_bridge_mode_set,
1835 .atomic_check = tc_dpi_atomic_check,
1836 .atomic_enable = tc_dpi_bridge_atomic_enable,
1837 .atomic_disable = tc_dpi_bridge_atomic_disable,
1838 .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
1839 .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
1840 .atomic_reset = drm_atomic_helper_bridge_reset,
1841 .atomic_get_input_bus_fmts = tc_dpi_atomic_get_input_bus_fmts,
1844 static const struct drm_bridge_funcs tc_edp_bridge_funcs = {
1845 .attach = tc_edp_bridge_attach,
1846 .detach = tc_edp_bridge_detach,
1847 .mode_valid = tc_edp_mode_valid,
1848 .mode_set = tc_bridge_mode_set,
1849 .atomic_check = tc_edp_atomic_check,
1850 .atomic_enable = tc_edp_bridge_atomic_enable,
1851 .atomic_disable = tc_edp_bridge_atomic_disable,
1852 .detect = tc_bridge_detect,
1853 .edid_read = tc_edid_read,
1854 .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
1855 .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
1856 .atomic_reset = drm_atomic_helper_bridge_reset,
1859 static bool tc_readable_reg(struct device *dev, unsigned int reg)
1862 /* DSI D-PHY Layer */
1880 case PPI_LPTXTIMECNT:
1881 case PPI_LANEENABLE:
1888 case PPI_D0S_CLRSIPOCOUNT:
1889 case PPI_D1S_CLRSIPOCOUNT:
1890 case PPI_D2S_CLRSIPOCOUNT:
1891 case PPI_D3S_CLRSIPOCOUNT:
1911 /* DSI Protocol Layer */
1914 case DSI_LANEENABLE:
1915 case DSI_LANESTATUS0:
1916 case DSI_LANESTATUS1:
1923 /* DSI Application Layer */
1928 /* Parallel Output */
1930 /* Video Path0 Configuration */
1957 /* DisplayPort Control */
1959 /* DisplayPort Clock */
1962 case DP0_VMNGENSTATUS:
1966 /* DisplayPort Main Channel */
1968 case DP0_VIDSYNCDELAY:
1974 /* DisplayPort Aux Channel */
1988 /* DisplayPort Link Training */
1991 case DP0_SNKLTCHGREQ:
1992 case DP0_LTLOOPCTRL:
1998 /* DisplayPort Audio */
2008 /* DisplayPort Source Control */
2010 /* DisplayPort PHY */
2057 static const struct regmap_range tc_volatile_ranges[] = {
2058 regmap_reg_range(PPI_BUSYPPI, PPI_BUSYPPI),
2059 regmap_reg_range(DSI_BUSYDSI, DSI_BUSYDSI),
2060 regmap_reg_range(DSI_LANESTATUS0, DSI_INTSTATUS),
2061 regmap_reg_range(DSIERRCNT, DSIERRCNT),
2062 regmap_reg_range(VFUEN0, VFUEN0),
2063 regmap_reg_range(SYSSTAT, SYSSTAT),
2064 regmap_reg_range(GPIOI, GPIOI),
2065 regmap_reg_range(INTSTS_G, INTSTS_G),
2066 regmap_reg_range(DP0_VMNGENSTATUS, DP0_VMNGENSTATUS),
2067 regmap_reg_range(DP0_AMNGENSTATUS, DP0_AMNGENSTATUS),
2068 regmap_reg_range(DP0_AUXWDATA(0), DP0_AUXSTATUS),
2069 regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ),
2070 regmap_reg_range(DP_PHY_CTRL, DP_PHY_CTRL),
2071 regmap_reg_range(DP0_PLLCTRL, PXL_PLLCTRL),
2074 static const struct regmap_access_table tc_volatile_table = {
2075 .yes_ranges = tc_volatile_ranges,
2076 .n_yes_ranges = ARRAY_SIZE(tc_volatile_ranges),
2079 static const struct regmap_range tc_precious_ranges[] = {
2080 regmap_reg_range(SYSSTAT, SYSSTAT),
2083 static const struct regmap_access_table tc_precious_table = {
2084 .yes_ranges = tc_precious_ranges,
2085 .n_yes_ranges = ARRAY_SIZE(tc_precious_ranges),
2088 static const struct regmap_range tc_non_writeable_ranges[] = {
2089 regmap_reg_range(PPI_BUSYPPI, PPI_BUSYPPI),
2090 regmap_reg_range(DSI_BUSYDSI, DSI_BUSYDSI),
2091 regmap_reg_range(DSI_LANESTATUS0, DSI_INTSTATUS),
2092 regmap_reg_range(TC_IDREG, SYSSTAT),
2093 regmap_reg_range(GPIOI, GPIOI),
2094 regmap_reg_range(DP0_LTSTAT, DP0_SNKLTCHGREQ),
2097 static const struct regmap_access_table tc_writeable_table = {
2098 .no_ranges = tc_non_writeable_ranges,
2099 .n_no_ranges = ARRAY_SIZE(tc_non_writeable_ranges),
2102 static const struct regmap_config tc_regmap_config = {
2107 .max_register = PLL_DBG,
2108 .cache_type = REGCACHE_MAPLE,
2109 .readable_reg = tc_readable_reg,
2110 .volatile_table = &tc_volatile_table,
2111 .precious_table = &tc_precious_table,
2112 .wr_table = &tc_writeable_table,
2113 .reg_format_endian = REGMAP_ENDIAN_BIG,
2114 .val_format_endian = REGMAP_ENDIAN_LITTLE,
2117 static irqreturn_t tc_irq_handler(int irq, void *arg)
2119 struct tc_data *tc = arg;
2123 r = regmap_read(tc->regmap, INTSTS_G, &val);
2130 if (val & INT_SYSERR) {
2133 regmap_read(tc->regmap, SYSSTAT, &stat);
2135 dev_err(tc->dev, "syserr %x\n", stat);
2138 if (tc->hpd_pin >= 0 && tc->bridge.dev) {
2140 * H is triggered when the GPIO goes high.
2142 * LC is triggered when the GPIO goes low and stays low for
2143 * the duration of LCNT
2145 bool h = val & INT_GPIO_H(tc->hpd_pin);
2146 bool lc = val & INT_GPIO_LC(tc->hpd_pin);
2148 dev_dbg(tc->dev, "GPIO%d: %s %s\n", tc->hpd_pin,
2149 h ? "H" : "", lc ? "LC" : "");
2152 drm_kms_helper_hotplug_event(tc->bridge.dev);
2155 regmap_write(tc->regmap, INTSTS_G, val);
2160 static int tc_mipi_dsi_host_attach(struct tc_data *tc)
2162 struct device *dev = tc->dev;
2163 struct device_node *host_node;
2164 struct device_node *endpoint;
2165 struct mipi_dsi_device *dsi;
2166 struct mipi_dsi_host *host;
2167 const struct mipi_dsi_device_info info = {
2174 endpoint = of_graph_get_endpoint_by_regs(dev->of_node, 0, -1);
2175 dsi_lanes = drm_of_get_data_lanes_count(endpoint, 1, 4);
2176 host_node = of_graph_get_remote_port_parent(endpoint);
2177 host = of_find_mipi_dsi_host_by_node(host_node);
2178 of_node_put(host_node);
2179 of_node_put(endpoint);
2182 return -EPROBE_DEFER;
2187 dsi = devm_mipi_dsi_device_register_full(dev, host, &info);
2189 return dev_err_probe(dev, PTR_ERR(dsi),
2190 "failed to create dsi device\n");
2193 dsi->lanes = dsi_lanes;
2194 dsi->format = MIPI_DSI_FMT_RGB888;
2195 dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
2196 MIPI_DSI_MODE_LPM | MIPI_DSI_CLOCK_NON_CONTINUOUS;
2198 ret = devm_mipi_dsi_attach(dev, dsi);
2200 dev_err(dev, "failed to attach dsi to host: %d\n", ret);
2207 static int tc_probe_dpi_bridge_endpoint(struct tc_data *tc)
2209 struct device *dev = tc->dev;
2210 struct drm_bridge *bridge;
2211 struct drm_panel *panel;
2214 /* port@1 is the DPI input/output port */
2215 ret = drm_of_find_panel_or_bridge(dev->of_node, 1, 0, &panel, &bridge);
2216 if (ret && ret != -ENODEV)
2220 bridge = devm_drm_panel_bridge_add(dev, panel);
2222 return PTR_ERR(bridge);
2226 tc->panel_bridge = bridge;
2227 tc->bridge.type = DRM_MODE_CONNECTOR_DPI;
2228 tc->bridge.funcs = &tc_dpi_bridge_funcs;
2236 static int tc_probe_edp_bridge_endpoint(struct tc_data *tc)
2238 struct device *dev = tc->dev;
2239 struct drm_panel *panel;
2242 /* port@2 is the output port */
2243 ret = drm_of_find_panel_or_bridge(dev->of_node, 2, 0, &panel, NULL);
2244 if (ret && ret != -ENODEV)
2248 struct drm_bridge *panel_bridge;
2250 panel_bridge = devm_drm_panel_bridge_add(dev, panel);
2251 if (IS_ERR(panel_bridge))
2252 return PTR_ERR(panel_bridge);
2254 tc->panel_bridge = panel_bridge;
2255 tc->bridge.type = DRM_MODE_CONNECTOR_eDP;
2257 tc->bridge.type = DRM_MODE_CONNECTOR_DisplayPort;
2260 tc->bridge.funcs = &tc_edp_bridge_funcs;
2261 if (tc->hpd_pin >= 0)
2262 tc->bridge.ops |= DRM_BRIDGE_OP_DETECT;
2263 tc->bridge.ops |= DRM_BRIDGE_OP_EDID;
2268 static int tc_probe_bridge_endpoint(struct tc_data *tc)
2270 struct device *dev = tc->dev;
2271 struct of_endpoint endpoint;
2272 struct device_node *node = NULL;
2273 const u8 mode_dpi_to_edp = BIT(1) | BIT(2);
2274 const u8 mode_dpi_to_dp = BIT(1);
2275 const u8 mode_dsi_to_edp = BIT(0) | BIT(2);
2276 const u8 mode_dsi_to_dp = BIT(0);
2277 const u8 mode_dsi_to_dpi = BIT(0) | BIT(1);
2281 * Determine bridge configuration.
2284 * port@0 - DSI input
2285 * port@1 - DPI input/output
2286 * port@2 - eDP output
2288 * Possible connections:
2289 * DPI -> port@1 -> port@2 -> eDP :: [port@0 is not connected]
2290 * DSI -> port@0 -> port@2 -> eDP :: [port@1 is not connected]
2291 * DSI -> port@0 -> port@1 -> DPI :: [port@2 is not connected]
2294 for_each_endpoint_of_node(dev->of_node, node) {
2295 of_graph_parse_endpoint(node, &endpoint);
2296 if (endpoint.port > 2) {
2300 mode |= BIT(endpoint.port);
2303 if (mode == mode_dpi_to_edp || mode == mode_dpi_to_dp) {
2304 tc->input_connector_dsi = false;
2305 return tc_probe_edp_bridge_endpoint(tc);
2306 } else if (mode == mode_dsi_to_dpi) {
2307 tc->input_connector_dsi = true;
2308 return tc_probe_dpi_bridge_endpoint(tc);
2309 } else if (mode == mode_dsi_to_edp || mode == mode_dsi_to_dp) {
2310 tc->input_connector_dsi = true;
2311 return tc_probe_edp_bridge_endpoint(tc);
2314 dev_warn(dev, "Invalid mode (0x%x) is not supported!\n", mode);
2319 static int tc_probe(struct i2c_client *client)
2321 struct device *dev = &client->dev;
2325 tc = devm_kzalloc(dev, sizeof(*tc), GFP_KERNEL);
2331 ret = tc_probe_bridge_endpoint(tc);
2335 tc->refclk = devm_clk_get_enabled(dev, "ref");
2336 if (IS_ERR(tc->refclk))
2337 return dev_err_probe(dev, PTR_ERR(tc->refclk),
2338 "Failed to get and enable the ref clk\n");
2340 /* tRSTW = 100 cycles , at 13 MHz that is ~7.69 us */
2341 usleep_range(10, 15);
2343 /* Shut down GPIO is optional */
2344 tc->sd_gpio = devm_gpiod_get_optional(dev, "shutdown", GPIOD_OUT_HIGH);
2345 if (IS_ERR(tc->sd_gpio))
2346 return PTR_ERR(tc->sd_gpio);
2349 gpiod_set_value_cansleep(tc->sd_gpio, 0);
2350 usleep_range(5000, 10000);
2353 /* Reset GPIO is optional */
2354 tc->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
2355 if (IS_ERR(tc->reset_gpio))
2356 return PTR_ERR(tc->reset_gpio);
2358 if (tc->reset_gpio) {
2359 gpiod_set_value_cansleep(tc->reset_gpio, 1);
2360 usleep_range(5000, 10000);
2363 tc->regmap = devm_regmap_init_i2c(client, &tc_regmap_config);
2364 if (IS_ERR(tc->regmap)) {
2365 ret = PTR_ERR(tc->regmap);
2366 dev_err(dev, "Failed to initialize regmap: %d\n", ret);
2370 ret = of_property_read_u32(dev->of_node, "toshiba,hpd-pin",
2373 tc->hpd_pin = -ENODEV;
2375 if (tc->hpd_pin < 0 || tc->hpd_pin > 1) {
2376 dev_err(dev, "failed to parse HPD number\n");
2381 if (client->irq > 0) {
2383 regmap_write(tc->regmap, INTCTL_G, INT_SYSERR);
2385 ret = devm_request_threaded_irq(dev, client->irq,
2386 NULL, tc_irq_handler,
2388 "tc358767-irq", tc);
2390 dev_err(dev, "failed to register dp interrupt\n");
2394 tc->have_irq = true;
2397 ret = regmap_read(tc->regmap, TC_IDREG, &tc->rev);
2399 dev_err(tc->dev, "can not read device ID: %d\n", ret);
2403 if ((tc->rev != 0x6601) && (tc->rev != 0x6603)) {
2404 dev_err(tc->dev, "invalid device ID: 0x%08x\n", tc->rev);
2408 tc->assr = (tc->rev == 0x6601); /* Enable ASSR for eDP panels */
2410 if (!tc->reset_gpio) {
2412 * If the reset pin isn't present, do a software reset. It isn't
2413 * as thorough as the hardware reset, as we can't reset the I2C
2414 * communication block for obvious reasons, but it's getting the
2415 * chip into a defined state.
2417 regmap_update_bits(tc->regmap, SYSRSTENB,
2418 ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
2420 regmap_update_bits(tc->regmap, SYSRSTENB,
2421 ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP,
2422 ENBLCD0 | ENBBM | ENBDSIRX | ENBREG | ENBHDCP);
2423 usleep_range(5000, 10000);
2426 if (tc->hpd_pin >= 0) {
2427 u32 lcnt_reg = tc->hpd_pin == 0 ? INT_GP0_LCNT : INT_GP1_LCNT;
2428 u32 h_lc = INT_GPIO_H(tc->hpd_pin) | INT_GPIO_LC(tc->hpd_pin);
2430 /* Set LCNT to 2ms */
2431 regmap_write(tc->regmap, lcnt_reg,
2432 clk_get_rate(tc->refclk) * 2 / 1000);
2433 /* We need the "alternate" mode for HPD */
2434 regmap_write(tc->regmap, GPIOM, BIT(tc->hpd_pin));
2438 regmap_update_bits(tc->regmap, INTCTL_G, h_lc, h_lc);
2442 if (tc->bridge.type != DRM_MODE_CONNECTOR_DPI) { /* (e)DP output */
2443 ret = tc_aux_link_setup(tc);
2448 tc->bridge.of_node = dev->of_node;
2449 drm_bridge_add(&tc->bridge);
2451 i2c_set_clientdata(client, tc);
2453 if (tc->input_connector_dsi) { /* DSI input */
2454 ret = tc_mipi_dsi_host_attach(tc);
2456 drm_bridge_remove(&tc->bridge);
2464 static void tc_remove(struct i2c_client *client)
2466 struct tc_data *tc = i2c_get_clientdata(client);
2468 drm_bridge_remove(&tc->bridge);
2471 static const struct i2c_device_id tc358767_i2c_ids[] = {
2475 MODULE_DEVICE_TABLE(i2c, tc358767_i2c_ids);
2477 static const struct of_device_id tc358767_of_ids[] = {
2478 { .compatible = "toshiba,tc358767", },
2481 MODULE_DEVICE_TABLE(of, tc358767_of_ids);
2483 static struct i2c_driver tc358767_driver = {
2486 .of_match_table = tc358767_of_ids,
2488 .id_table = tc358767_i2c_ids,
2490 .remove = tc_remove,
2492 module_i2c_driver(tc358767_driver);
2495 MODULE_DESCRIPTION("tc358767 eDP encoder driver");
2496 MODULE_LICENSE("GPL");