1 // SPDX-License-Identifier: GPL-2.0
5 * Based on tc358764.c by
9 * Based on rpi_touchscreen.c by
13 #include <linux/delay.h>
14 #include <linux/gpio/consumer.h>
15 #include <linux/mod_devicetable.h>
16 #include <linux/module.h>
17 #include <linux/of_graph.h>
18 #include <linux/regulator/consumer.h>
20 #include <video/mipi_display.h>
22 #include <drm/drm_atomic_helper.h>
23 #include <drm/drm_crtc.h>
24 #include <drm/drm_mipi_dsi.h>
25 #include <drm/drm_of.h>
26 #include <drm/drm_panel.h>
27 #include <drm/drm_print.h>
28 #include <drm/drm_probe_helper.h>
30 /* PPI layer registers */
31 #define PPI_STARTPPI 0x0104 /* START control bit */
32 #define PPI_LPTXTIMECNT 0x0114 /* LPTX timing signal */
33 #define PPI_D0S_ATMR 0x0144
34 #define PPI_D1S_ATMR 0x0148
35 #define PPI_D0S_CLRSIPOCOUNT 0x0164 /* Assertion timer for Lane 0 */
36 #define PPI_D1S_CLRSIPOCOUNT 0x0168 /* Assertion timer for Lane 1 */
37 #define PPI_START_FUNCTION 1
39 /* DSI layer registers */
40 #define DSI_STARTDSI 0x0204 /* START control bit of DSI-TX */
41 #define DSI_LANEENABLE 0x0210 /* Enables each lane */
42 #define DSI_RX_START 1
44 /* LCDC/DPI Host Registers, based on guesswork that this matches TC358764 */
45 #define LCDCTRL 0x0420 /* Video Path Control */
46 #define LCDCTRL_MSF BIT(0) /* Magic square in RGB666 */
47 #define LCDCTRL_VTGEN BIT(4)/* Use chip clock for timing */
48 #define LCDCTRL_UNK6 BIT(6) /* Unknown */
49 #define LCDCTRL_EVTMODE BIT(5) /* Event mode */
50 #define LCDCTRL_RGB888 BIT(8) /* RGB888 mode */
51 #define LCDCTRL_HSPOL BIT(17) /* Polarity of HSYNC signal */
52 #define LCDCTRL_DEPOL BIT(18) /* Polarity of DE signal */
53 #define LCDCTRL_VSPOL BIT(19) /* Polarity of VSYNC signal */
54 #define LCDCTRL_VSDELAY(v) (((v) & 0xfff) << 20) /* VSYNC delay */
56 /* SPI Master Registers */
60 /* System Controller Registers */
61 #define SYSCTRL 0x0464
63 /* System registers */
66 /* Lane enable PPI and DSI register bits */
67 #define LANEENABLE_CLEN BIT(0)
68 #define LANEENABLE_L0EN BIT(1)
69 #define LANEENABLE_L1EN BIT(2)
73 struct drm_bridge bridge;
74 struct regulator *regulator;
75 struct drm_bridge *panel_bridge;
76 struct gpio_desc *reset_gpio;
77 struct drm_display_mode mode;
82 static int tc358762_clear_error(struct tc358762 *ctx)
90 static void tc358762_write(struct tc358762 *ctx, u16 addr, u32 val)
92 struct mipi_dsi_device *dsi = to_mipi_dsi_device(ctx->dev);
106 ret = mipi_dsi_generic_write(dsi, data, sizeof(data));
111 static inline struct tc358762 *bridge_to_tc358762(struct drm_bridge *bridge)
113 return container_of(bridge, struct tc358762, bridge);
116 static int tc358762_init(struct tc358762 *ctx)
120 tc358762_write(ctx, DSI_LANEENABLE,
121 LANEENABLE_L0EN | LANEENABLE_CLEN);
122 tc358762_write(ctx, PPI_D0S_CLRSIPOCOUNT, 5);
123 tc358762_write(ctx, PPI_D1S_CLRSIPOCOUNT, 5);
124 tc358762_write(ctx, PPI_D0S_ATMR, 0);
125 tc358762_write(ctx, PPI_D1S_ATMR, 0);
126 tc358762_write(ctx, PPI_LPTXTIMECNT, LPX_PERIOD);
128 tc358762_write(ctx, SPICMR, 0x00);
130 lcdctrl = LCDCTRL_VSDELAY(1) | LCDCTRL_RGB888 |
131 LCDCTRL_UNK6 | LCDCTRL_VTGEN;
133 if (ctx->mode.flags & DRM_MODE_FLAG_NHSYNC)
134 lcdctrl |= LCDCTRL_HSPOL;
136 if (ctx->mode.flags & DRM_MODE_FLAG_NVSYNC)
137 lcdctrl |= LCDCTRL_VSPOL;
139 tc358762_write(ctx, LCDCTRL, lcdctrl);
141 tc358762_write(ctx, SYSCTRL, 0x040f);
144 tc358762_write(ctx, PPI_STARTPPI, PPI_START_FUNCTION);
145 tc358762_write(ctx, DSI_STARTDSI, DSI_RX_START);
149 return tc358762_clear_error(ctx);
152 static void tc358762_post_disable(struct drm_bridge *bridge, struct drm_bridge_state *state)
154 struct tc358762 *ctx = bridge_to_tc358762(bridge);
158 * The post_disable hook might be called multiple times.
159 * We want to avoid regulator imbalance below.
161 if (!ctx->pre_enabled)
164 ctx->pre_enabled = false;
167 gpiod_set_value_cansleep(ctx->reset_gpio, 0);
169 ret = regulator_disable(ctx->regulator);
171 dev_err(ctx->dev, "error disabling regulators (%d)\n", ret);
174 static void tc358762_pre_enable(struct drm_bridge *bridge, struct drm_bridge_state *state)
176 struct tc358762 *ctx = bridge_to_tc358762(bridge);
179 ret = regulator_enable(ctx->regulator);
181 dev_err(ctx->dev, "error enabling regulators (%d)\n", ret);
183 if (ctx->reset_gpio) {
184 gpiod_set_value_cansleep(ctx->reset_gpio, 1);
185 usleep_range(5000, 10000);
188 ctx->pre_enabled = true;
191 static void tc358762_enable(struct drm_bridge *bridge, struct drm_bridge_state *state)
193 struct tc358762 *ctx = bridge_to_tc358762(bridge);
196 ret = tc358762_init(ctx);
198 dev_err(ctx->dev, "error initializing bridge (%d)\n", ret);
201 static int tc358762_attach(struct drm_bridge *bridge,
202 enum drm_bridge_attach_flags flags)
204 struct tc358762 *ctx = bridge_to_tc358762(bridge);
206 return drm_bridge_attach(bridge->encoder, ctx->panel_bridge,
210 static void tc358762_bridge_mode_set(struct drm_bridge *bridge,
211 const struct drm_display_mode *mode,
212 const struct drm_display_mode *adj)
214 struct tc358762 *ctx = bridge_to_tc358762(bridge);
216 drm_mode_copy(&ctx->mode, mode);
219 static const struct drm_bridge_funcs tc358762_bridge_funcs = {
220 .atomic_post_disable = tc358762_post_disable,
221 .atomic_pre_enable = tc358762_pre_enable,
222 .atomic_enable = tc358762_enable,
223 .atomic_duplicate_state = drm_atomic_helper_bridge_duplicate_state,
224 .atomic_destroy_state = drm_atomic_helper_bridge_destroy_state,
225 .atomic_reset = drm_atomic_helper_bridge_reset,
226 .attach = tc358762_attach,
227 .mode_set = tc358762_bridge_mode_set,
230 static int tc358762_parse_dt(struct tc358762 *ctx)
232 struct drm_bridge *panel_bridge;
233 struct device *dev = ctx->dev;
235 panel_bridge = devm_drm_of_get_bridge(dev, dev->of_node, 1, 0);
236 if (IS_ERR(panel_bridge))
237 return PTR_ERR(panel_bridge);
239 ctx->panel_bridge = panel_bridge;
241 /* Reset GPIO is optional */
242 ctx->reset_gpio = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
243 if (IS_ERR(ctx->reset_gpio))
244 return PTR_ERR(ctx->reset_gpio);
249 static int tc358762_configure_regulators(struct tc358762 *ctx)
251 ctx->regulator = devm_regulator_get(ctx->dev, "vddc");
252 if (IS_ERR(ctx->regulator))
253 return PTR_ERR(ctx->regulator);
258 static int tc358762_probe(struct mipi_dsi_device *dsi)
260 struct device *dev = &dsi->dev;
261 struct tc358762 *ctx;
264 ctx = devm_kzalloc(dev, sizeof(struct tc358762), GFP_KERNEL);
268 mipi_dsi_set_drvdata(dsi, ctx);
271 ctx->pre_enabled = false;
273 /* TODO: Find out how to get dual-lane mode working */
275 dsi->format = MIPI_DSI_FMT_RGB888;
276 dsi->mode_flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
277 MIPI_DSI_MODE_LPM | MIPI_DSI_MODE_VIDEO_HSE;
279 ret = tc358762_parse_dt(ctx);
283 ret = tc358762_configure_regulators(ctx);
287 ctx->bridge.funcs = &tc358762_bridge_funcs;
288 ctx->bridge.type = DRM_MODE_CONNECTOR_DPI;
289 ctx->bridge.of_node = dev->of_node;
290 ctx->bridge.pre_enable_prev_first = true;
292 drm_bridge_add(&ctx->bridge);
294 ret = mipi_dsi_attach(dsi);
296 drm_bridge_remove(&ctx->bridge);
297 dev_err(dev, "failed to attach dsi\n");
303 static void tc358762_remove(struct mipi_dsi_device *dsi)
305 struct tc358762 *ctx = mipi_dsi_get_drvdata(dsi);
307 mipi_dsi_detach(dsi);
308 drm_bridge_remove(&ctx->bridge);
311 static const struct of_device_id tc358762_of_match[] = {
312 { .compatible = "toshiba,tc358762" },
315 MODULE_DEVICE_TABLE(of, tc358762_of_match);
317 static struct mipi_dsi_driver tc358762_driver = {
318 .probe = tc358762_probe,
319 .remove = tc358762_remove,
322 .of_match_table = tc358762_of_match,
325 module_mipi_dsi_driver(tc358762_driver);
328 MODULE_DESCRIPTION("MIPI-DSI based Driver for TC358762 DSI/DPI Bridge");
329 MODULE_LICENSE("GPL v2");