2 * Copyright (C) 2000 Deep Blue Solutions Ltd
4 * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
16 #include <linux/gpio.h>
17 #include <linux/platform_device.h>
18 #include <linux/mtd/mtd.h>
19 #include <linux/mtd/map.h>
20 #include <linux/mtd/partitions.h>
21 #include <linux/mtd/physmap.h>
22 #include <linux/i2c.h>
23 #include <linux/irq.h>
25 #include <linux/regulator/fixed.h>
26 #include <linux/regulator/machine.h>
28 #include <asm/mach-types.h>
29 #include <asm/mach/arch.h>
30 #include <asm/mach/time.h>
31 #include <asm/mach/map.h>
34 #include "devices-imx27.h"
36 #include "iomux-mx27.h"
39 * Base address of PBC controller, CS4
41 #define PBC_BASE_ADDRESS 0xf4300000
42 #define PBC_REG_ADDR(offset) (void __force __iomem *) \
43 (PBC_BASE_ADDRESS + (offset))
45 /* When the PBC address connection is fixed in h/w, defined as 1 */
48 /* Offsets for the PBC Controller register */
50 * PBC Board version register offset
52 #define PBC_VERSION_REG PBC_REG_ADDR(0x00000 >> PBC_ADDR_SH)
54 * PBC Board control register 1 set address.
56 #define PBC_BCTRL1_SET_REG PBC_REG_ADDR(0x00008 >> PBC_ADDR_SH)
58 * PBC Board control register 1 clear address.
60 #define PBC_BCTRL1_CLEAR_REG PBC_REG_ADDR(0x0000C >> PBC_ADDR_SH)
62 /* PBC Board Control Register 1 bit definitions */
63 #define PBC_BCTRL1_LCDON 0x0800 /* Enable the LCD */
65 /* to determine the correct external crystal reference */
66 #define CKIH_27MHZ_BIT_SET (1 << 3)
68 static const int mx27ads_pins[] __initconst = {
111 PD11_AOUT_FEC_TX_CLK,
114 PD14_AOUT_FEC_RX_CLK,
167 static const struct mxc_nand_platform_data
168 mx27ads_nand_board_info __initconst = {
173 /* ADS's NOR flash */
174 static struct physmap_flash_data mx27ads_flash_data = {
178 static struct resource mx27ads_flash_resource = {
180 .end = 0xc0000000 + 0x02000000 - 1,
181 .flags = IORESOURCE_MEM,
185 static struct platform_device mx27ads_nor_mtd_device = {
186 .name = "physmap-flash",
189 .platform_data = &mx27ads_flash_data,
192 .resource = &mx27ads_flash_resource,
195 static const struct imxi2c_platform_data mx27ads_i2c1_data __initconst = {
199 static struct i2c_board_info mx27ads_i2c_devices[] = {
202 static void vgpio_set(struct gpio_chip *chip, unsigned offset, int value)
205 __raw_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_SET_REG);
207 __raw_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_CLEAR_REG);
210 static int vgpio_dir_out(struct gpio_chip *chip, unsigned offset, int value)
215 #define MX27ADS_LCD_GPIO (6 * 32)
217 static struct regulator_consumer_supply mx27ads_lcd_regulator_consumer =
218 REGULATOR_SUPPLY("lcd", "imx-fb.0");
220 static struct regulator_init_data mx27ads_lcd_regulator_init_data = {
222 .valid_ops_mask = REGULATOR_CHANGE_STATUS,
224 .consumer_supplies = &mx27ads_lcd_regulator_consumer,
225 .num_consumer_supplies = 1,
228 static struct fixed_voltage_config mx27ads_lcd_regulator_pdata = {
229 .supply_name = "LCD",
230 .microvolts = 3300000,
231 .gpio = MX27ADS_LCD_GPIO,
232 .init_data = &mx27ads_lcd_regulator_init_data,
235 static void __init mx27ads_regulator_init(void)
237 struct gpio_chip *vchip;
239 vchip = kzalloc(sizeof(*vchip), GFP_KERNEL);
240 vchip->owner = THIS_MODULE;
241 vchip->label = "LCD";
242 vchip->base = MX27ADS_LCD_GPIO;
244 vchip->direction_output = vgpio_dir_out;
245 vchip->set = vgpio_set;
248 platform_device_register_data(NULL, "reg-fixed-voltage",
250 &mx27ads_lcd_regulator_pdata,
251 sizeof(mx27ads_lcd_regulator_pdata));
254 static struct imx_fb_videomode mx27ads_modes[] = {
257 .name = "Sharp-LQ035Q7",
261 .pixclock = 188679, /* in ps (5.3MHz) */
274 static const struct imx_fb_platform_data mx27ads_fb_data __initconst = {
275 .mode = mx27ads_modes,
276 .num_modes = ARRAY_SIZE(mx27ads_modes),
279 * - HSYNC active high
280 * - VSYNC active high
281 * - clk notenabled while idle
283 * - data not inverted
284 * - data enable low active
285 * - enable sharp mode
292 static int mx27ads_sdhc1_init(struct device *dev, irq_handler_t detect_irq,
295 return request_irq(gpio_to_irq(IMX_GPIO_NR(5, 21)), detect_irq,
296 IRQF_TRIGGER_RISING, "sdhc1-card-detect", data);
299 static int mx27ads_sdhc2_init(struct device *dev, irq_handler_t detect_irq,
302 return request_irq(gpio_to_irq(IMX_GPIO_NR(2, 7)), detect_irq,
303 IRQF_TRIGGER_RISING, "sdhc2-card-detect", data);
306 static void mx27ads_sdhc1_exit(struct device *dev, void *data)
308 free_irq(gpio_to_irq(IMX_GPIO_NR(5, 21)), data);
311 static void mx27ads_sdhc2_exit(struct device *dev, void *data)
313 free_irq(gpio_to_irq(IMX_GPIO_NR(2, 7)), data);
316 static const struct imxmmc_platform_data sdhc1_pdata __initconst = {
317 .init = mx27ads_sdhc1_init,
318 .exit = mx27ads_sdhc1_exit,
321 static const struct imxmmc_platform_data sdhc2_pdata __initconst = {
322 .init = mx27ads_sdhc2_init,
323 .exit = mx27ads_sdhc2_exit,
326 static struct platform_device *platform_devices[] __initdata = {
327 &mx27ads_nor_mtd_device,
330 static const struct imxuart_platform_data uart_pdata __initconst = {
331 .flags = IMXUART_HAVE_RTSCTS,
334 static void __init mx27ads_board_init(void)
338 mxc_gpio_setup_multiple_pins(mx27ads_pins, ARRAY_SIZE(mx27ads_pins),
341 imx27_add_imx_uart0(&uart_pdata);
342 imx27_add_imx_uart1(&uart_pdata);
343 imx27_add_imx_uart2(&uart_pdata);
344 imx27_add_imx_uart3(&uart_pdata);
345 imx27_add_imx_uart4(&uart_pdata);
346 imx27_add_imx_uart5(&uart_pdata);
347 imx27_add_mxc_nand(&mx27ads_nand_board_info);
349 /* only the i2c master 1 is used on this CPU card */
350 i2c_register_board_info(1, mx27ads_i2c_devices,
351 ARRAY_SIZE(mx27ads_i2c_devices));
352 imx27_add_imx_i2c(1, &mx27ads_i2c1_data);
353 mx27ads_regulator_init();
354 imx27_add_imx_fb(&mx27ads_fb_data);
355 imx27_add_mxc_mmc(0, &sdhc1_pdata);
356 imx27_add_mxc_mmc(1, &sdhc2_pdata);
359 platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
363 static void __init mx27ads_timer_init(void)
365 unsigned long fref = 26000000;
367 if ((__raw_readw(PBC_VERSION_REG) & CKIH_27MHZ_BIT_SET) == 0)
370 mx27_clocks_init(fref);
373 static struct map_desc mx27ads_io_desc[] __initdata = {
375 .virtual = PBC_BASE_ADDRESS,
376 .pfn = __phys_to_pfn(MX27_CS4_BASE_ADDR),
382 static void __init mx27ads_map_io(void)
385 iotable_init(mx27ads_io_desc, ARRAY_SIZE(mx27ads_io_desc));
388 MACHINE_START(MX27ADS, "Freescale i.MX27ADS")
389 /* maintainer: Freescale Semiconductor, Inc. */
390 .atag_offset = 0x100,
391 .map_io = mx27ads_map_io,
392 .init_early = imx27_init_early,
393 .init_irq = mx27_init_irq,
394 .init_time = mx27ads_timer_init,
395 .init_machine = mx27ads_board_init,
396 .restart = mxc_restart,