2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include "kfd_device_queue_manager.h"
26 #include "oss/oss_2_4_sh_mask.h"
27 #include "gca/gfx_7_2_sh_mask.h"
29 static bool set_cache_memory_policy_cik(struct device_queue_manager *dqm,
30 struct qcm_process_device *qpd,
31 enum cache_policy default_policy,
32 enum cache_policy alternate_policy,
33 void __user *alternate_aperture_base,
34 uint64_t alternate_aperture_size);
35 static int update_qpd_cik(struct device_queue_manager *dqm,
36 struct qcm_process_device *qpd);
37 static void init_sdma_vm(struct device_queue_manager *dqm, struct queue *q,
38 struct qcm_process_device *qpd);
40 void device_queue_manager_init_cik(
41 struct device_queue_manager_asic_ops *asic_ops)
43 asic_ops->set_cache_memory_policy = set_cache_memory_policy_cik;
44 asic_ops->update_qpd = update_qpd_cik;
45 asic_ops->init_sdma_vm = init_sdma_vm;
48 static uint32_t compute_sh_mem_bases_64bit(unsigned int top_address_nybble)
50 /* In 64-bit mode, we can only control the top 3 bits of the LDS,
51 * scratch and GPUVM apertures.
52 * The hardware fills in the remaining 59 bits according to the
54 * LDS: X0000000'00000000 - X0000001'00000000 (4GB)
55 * Scratch: X0000001'00000000 - X0000002'00000000 (4GB)
56 * GPUVM: Y0010000'00000000 - Y0020000'00000000 (1TB)
58 * (where X/Y is the configurable nybble with the low-bit 0)
60 * LDS and scratch will have the same top nybble programmed in the
61 * top 3 bits of SH_MEM_BASES.PRIVATE_BASE.
62 * GPUVM can have a different top nybble programmed in the
63 * top 3 bits of SH_MEM_BASES.SHARED_BASE.
64 * We don't bother to support different top nybbles
65 * for LDS/Scratch and GPUVM.
68 WARN_ON((top_address_nybble & 1) || top_address_nybble > 0xE ||
69 top_address_nybble == 0);
71 return PRIVATE_BASE(top_address_nybble << 12) |
72 SHARED_BASE(top_address_nybble << 12);
75 static bool set_cache_memory_policy_cik(struct device_queue_manager *dqm,
76 struct qcm_process_device *qpd,
77 enum cache_policy default_policy,
78 enum cache_policy alternate_policy,
79 void __user *alternate_aperture_base,
80 uint64_t alternate_aperture_size)
82 uint32_t default_mtype;
85 default_mtype = (default_policy == cache_policy_coherent) ?
89 ape1_mtype = (alternate_policy == cache_policy_coherent) ?
93 qpd->sh_mem_config = (qpd->sh_mem_config & PTR32)
94 | ALIGNMENT_MODE(SH_MEM_ALIGNMENT_MODE_UNALIGNED)
95 | DEFAULT_MTYPE(default_mtype)
96 | APE1_MTYPE(ape1_mtype);
101 static int update_qpd_cik(struct device_queue_manager *dqm,
102 struct qcm_process_device *qpd)
104 struct kfd_process_device *pdd;
107 pdd = qpd_to_pdd(qpd);
109 /* check if sh_mem_config register already configured */
110 if (qpd->sh_mem_config == 0) {
112 ALIGNMENT_MODE(SH_MEM_ALIGNMENT_MODE_UNALIGNED) |
113 DEFAULT_MTYPE(MTYPE_NONCACHED) |
114 APE1_MTYPE(MTYPE_NONCACHED);
115 qpd->sh_mem_ape1_limit = 0;
116 qpd->sh_mem_ape1_base = 0;
119 if (qpd->pqm->process->is_32bit_user_mode) {
120 temp = get_sh_mem_bases_32(pdd);
121 qpd->sh_mem_bases = SHARED_BASE(temp);
122 qpd->sh_mem_config |= PTR32;
124 temp = get_sh_mem_bases_nybble_64(pdd);
125 qpd->sh_mem_bases = compute_sh_mem_bases_64bit(temp);
126 qpd->sh_mem_config |= 1 << SH_MEM_CONFIG__PRIVATE_ATC__SHIFT;
129 pr_debug("is32bit process: %d sh_mem_bases nybble: 0x%X and register 0x%X\n",
130 qpd->pqm->process->is_32bit_user_mode, temp, qpd->sh_mem_bases);
135 static void init_sdma_vm(struct device_queue_manager *dqm, struct queue *q,
136 struct qcm_process_device *qpd)
138 uint32_t value = (1 << SDMA0_RLC0_VIRTUAL_ADDR__ATC__SHIFT);
140 if (q->process->is_32bit_user_mode)
141 value |= (1 << SDMA0_RLC0_VIRTUAL_ADDR__PTR32__SHIFT) |
142 get_sh_mem_bases_32(qpd_to_pdd(qpd));
144 value |= ((get_sh_mem_bases_nybble_64(qpd_to_pdd(qpd))) <<
145 SDMA0_RLC0_VIRTUAL_ADDR__SHARED_BASE__SHIFT) &
146 SDMA0_RLC0_VIRTUAL_ADDR__SHARED_BASE_MASK;
148 q->properties.sdma_vm_addr = value;