2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/kthread.h>
29 #include <linux/console.h>
30 #include <linux/slab.h>
32 #include <drm/drm_crtc_helper.h>
33 #include <drm/drm_atomic_helper.h>
34 #include <drm/amdgpu_drm.h>
35 #include <linux/vgaarb.h>
36 #include <linux/vga_switcheroo.h>
37 #include <linux/efi.h>
39 #include "amdgpu_trace.h"
40 #include "amdgpu_i2c.h"
42 #include "amdgpu_atombios.h"
43 #include "amdgpu_atomfirmware.h"
45 #ifdef CONFIG_DRM_AMDGPU_SI
48 #ifdef CONFIG_DRM_AMDGPU_CIK
53 #include "bif/bif_4_1_d.h"
54 #include <linux/pci.h>
55 #include <linux/firmware.h>
56 #include "amdgpu_vf_error.h"
58 #include "amdgpu_amdkfd.h"
59 #include "amdgpu_pm.h"
61 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
62 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
63 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
65 #define AMDGPU_RESUME_MS 2000
67 static const char *amdgpu_asic_name[] = {
94 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
97 * amdgpu_device_is_px - Is the device is a dGPU with HG/PX power control
99 * @dev: drm_device pointer
101 * Returns true if the device is a dGPU with HG/PX power control,
102 * otherwise return false.
104 bool amdgpu_device_is_px(struct drm_device *dev)
106 struct amdgpu_device *adev = dev->dev_private;
108 if (adev->flags & AMD_IS_PX)
114 * MMIO register access helper functions.
117 * amdgpu_mm_rreg - read a memory mapped IO register
119 * @adev: amdgpu_device pointer
120 * @reg: dword aligned register offset
121 * @acc_flags: access flags which require special behavior
123 * Returns the 32 bit value from the offset specified.
125 uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
130 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
131 return amdgpu_virt_kiq_rreg(adev, reg);
133 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
134 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
138 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
139 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
140 ret = readl(((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
141 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
143 trace_amdgpu_mm_rreg(adev->pdev->device, reg, ret);
148 * MMIO register read with bytes helper functions
149 * @offset:bytes offset from MMIO start
154 * amdgpu_mm_rreg8 - read a memory mapped IO register
156 * @adev: amdgpu_device pointer
157 * @offset: byte aligned register offset
159 * Returns the 8 bit value from the offset specified.
161 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset) {
162 if (offset < adev->rmmio_size)
163 return (readb(adev->rmmio + offset));
168 * MMIO register write with bytes helper functions
169 * @offset:bytes offset from MMIO start
170 * @value: the value want to be written to the register
174 * amdgpu_mm_wreg8 - read a memory mapped IO register
176 * @adev: amdgpu_device pointer
177 * @offset: byte aligned register offset
178 * @value: 8 bit value to write
180 * Writes the value specified to the offset specified.
182 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value) {
183 if (offset < adev->rmmio_size)
184 writeb(value, adev->rmmio + offset);
190 * amdgpu_mm_wreg - write to a memory mapped IO register
192 * @adev: amdgpu_device pointer
193 * @reg: dword aligned register offset
194 * @v: 32 bit value to write to the register
195 * @acc_flags: access flags which require special behavior
197 * Writes the value specified to the offset specified.
199 void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
202 trace_amdgpu_mm_wreg(adev->pdev->device, reg, v);
204 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
205 adev->last_mm_index = v;
208 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) && amdgpu_sriov_runtime(adev))
209 return amdgpu_virt_kiq_wreg(adev, reg, v);
211 if ((reg * 4) < adev->rmmio_size && !(acc_flags & AMDGPU_REGS_IDX))
212 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
216 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
217 writel((reg * 4), ((void __iomem *)adev->rmmio) + (mmMM_INDEX * 4));
218 writel(v, ((void __iomem *)adev->rmmio) + (mmMM_DATA * 4));
219 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
222 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
228 * amdgpu_io_rreg - read an IO register
230 * @adev: amdgpu_device pointer
231 * @reg: dword aligned register offset
233 * Returns the 32 bit value from the offset specified.
235 u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg)
237 if ((reg * 4) < adev->rio_mem_size)
238 return ioread32(adev->rio_mem + (reg * 4));
240 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
241 return ioread32(adev->rio_mem + (mmMM_DATA * 4));
246 * amdgpu_io_wreg - write to an IO register
248 * @adev: amdgpu_device pointer
249 * @reg: dword aligned register offset
250 * @v: 32 bit value to write to the register
252 * Writes the value specified to the offset specified.
254 void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
256 if (adev->asic_type >= CHIP_VEGA10 && reg == 0) {
257 adev->last_mm_index = v;
260 if ((reg * 4) < adev->rio_mem_size)
261 iowrite32(v, adev->rio_mem + (reg * 4));
263 iowrite32((reg * 4), adev->rio_mem + (mmMM_INDEX * 4));
264 iowrite32(v, adev->rio_mem + (mmMM_DATA * 4));
267 if (adev->asic_type >= CHIP_VEGA10 && reg == 1 && adev->last_mm_index == 0x5702C) {
273 * amdgpu_mm_rdoorbell - read a doorbell dword
275 * @adev: amdgpu_device pointer
276 * @index: doorbell index
278 * Returns the value in the doorbell aperture at the
279 * requested doorbell index (CIK).
281 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
283 if (index < adev->doorbell.num_doorbells) {
284 return readl(adev->doorbell.ptr + index);
286 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
292 * amdgpu_mm_wdoorbell - write a doorbell dword
294 * @adev: amdgpu_device pointer
295 * @index: doorbell index
298 * Writes @v to the doorbell aperture at the
299 * requested doorbell index (CIK).
301 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
303 if (index < adev->doorbell.num_doorbells) {
304 writel(v, adev->doorbell.ptr + index);
306 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
311 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
313 * @adev: amdgpu_device pointer
314 * @index: doorbell index
316 * Returns the value in the doorbell aperture at the
317 * requested doorbell index (VEGA10+).
319 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
321 if (index < adev->doorbell.num_doorbells) {
322 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
324 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
330 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
332 * @adev: amdgpu_device pointer
333 * @index: doorbell index
336 * Writes @v to the doorbell aperture at the
337 * requested doorbell index (VEGA10+).
339 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
341 if (index < adev->doorbell.num_doorbells) {
342 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
344 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
349 * amdgpu_invalid_rreg - dummy reg read function
351 * @adev: amdgpu device pointer
352 * @reg: offset of register
354 * Dummy register read function. Used for register blocks
355 * that certain asics don't have (all asics).
356 * Returns the value in the register.
358 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
360 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
366 * amdgpu_invalid_wreg - dummy reg write function
368 * @adev: amdgpu device pointer
369 * @reg: offset of register
370 * @v: value to write to the register
372 * Dummy register read function. Used for register blocks
373 * that certain asics don't have (all asics).
375 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
377 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
383 * amdgpu_block_invalid_rreg - dummy reg read function
385 * @adev: amdgpu device pointer
386 * @block: offset of instance
387 * @reg: offset of register
389 * Dummy register read function. Used for register blocks
390 * that certain asics don't have (all asics).
391 * Returns the value in the register.
393 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
394 uint32_t block, uint32_t reg)
396 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
403 * amdgpu_block_invalid_wreg - dummy reg write function
405 * @adev: amdgpu device pointer
406 * @block: offset of instance
407 * @reg: offset of register
408 * @v: value to write to the register
410 * Dummy register read function. Used for register blocks
411 * that certain asics don't have (all asics).
413 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
415 uint32_t reg, uint32_t v)
417 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
423 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
425 * @adev: amdgpu device pointer
427 * Allocates a scratch page of VRAM for use by various things in the
430 static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
432 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
433 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
434 &adev->vram_scratch.robj,
435 &adev->vram_scratch.gpu_addr,
436 (void **)&adev->vram_scratch.ptr);
440 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
442 * @adev: amdgpu device pointer
444 * Frees the VRAM scratch page.
446 static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
448 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
452 * amdgpu_device_program_register_sequence - program an array of registers.
454 * @adev: amdgpu_device pointer
455 * @registers: pointer to the register array
456 * @array_size: size of the register array
458 * Programs an array or registers with and and or masks.
459 * This is a helper for setting golden registers.
461 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
462 const u32 *registers,
463 const u32 array_size)
465 u32 tmp, reg, and_mask, or_mask;
471 for (i = 0; i < array_size; i +=3) {
472 reg = registers[i + 0];
473 and_mask = registers[i + 1];
474 or_mask = registers[i + 2];
476 if (and_mask == 0xffffffff) {
488 * amdgpu_device_pci_config_reset - reset the GPU
490 * @adev: amdgpu_device pointer
492 * Resets the GPU using the pci config reset sequence.
493 * Only applicable to asics prior to vega10.
495 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
497 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
501 * GPU doorbell aperture helpers function.
504 * amdgpu_device_doorbell_init - Init doorbell driver information.
506 * @adev: amdgpu_device pointer
508 * Init doorbell driver information (CIK)
509 * Returns 0 on success, error on failure.
511 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
513 /* No doorbell on SI hardware generation */
514 if (adev->asic_type < CHIP_BONAIRE) {
515 adev->doorbell.base = 0;
516 adev->doorbell.size = 0;
517 adev->doorbell.num_doorbells = 0;
518 adev->doorbell.ptr = NULL;
522 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
525 /* doorbell bar mapping */
526 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
527 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
529 adev->doorbell.num_doorbells = min_t(u32, adev->doorbell.size / sizeof(u32),
530 AMDGPU_DOORBELL_MAX_ASSIGNMENT+1);
531 if (adev->doorbell.num_doorbells == 0)
534 adev->doorbell.ptr = ioremap(adev->doorbell.base,
535 adev->doorbell.num_doorbells *
537 if (adev->doorbell.ptr == NULL)
544 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
546 * @adev: amdgpu_device pointer
548 * Tear down doorbell driver information (CIK)
550 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
552 iounmap(adev->doorbell.ptr);
553 adev->doorbell.ptr = NULL;
559 * amdgpu_device_wb_*()
560 * Writeback is the method by which the GPU updates special pages in memory
561 * with the status of certain GPU events (fences, ring pointers,etc.).
565 * amdgpu_device_wb_fini - Disable Writeback and free memory
567 * @adev: amdgpu_device pointer
569 * Disables Writeback and frees the Writeback memory (all asics).
570 * Used at driver shutdown.
572 static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
574 if (adev->wb.wb_obj) {
575 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
577 (void **)&adev->wb.wb);
578 adev->wb.wb_obj = NULL;
583 * amdgpu_device_wb_init- Init Writeback driver info and allocate memory
585 * @adev: amdgpu_device pointer
587 * Initializes writeback and allocates writeback memory (all asics).
588 * Used at driver startup.
589 * Returns 0 on success or an -error on failure.
591 static int amdgpu_device_wb_init(struct amdgpu_device *adev)
595 if (adev->wb.wb_obj == NULL) {
596 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
597 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
598 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
599 &adev->wb.wb_obj, &adev->wb.gpu_addr,
600 (void **)&adev->wb.wb);
602 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
606 adev->wb.num_wb = AMDGPU_MAX_WB;
607 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
609 /* clear wb memory */
610 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
617 * amdgpu_device_wb_get - Allocate a wb entry
619 * @adev: amdgpu_device pointer
622 * Allocate a wb slot for use by the driver (all asics).
623 * Returns 0 on success or -EINVAL on failure.
625 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
627 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
629 if (offset < adev->wb.num_wb) {
630 __set_bit(offset, adev->wb.used);
631 *wb = offset << 3; /* convert to dw offset */
639 * amdgpu_device_wb_free - Free a wb entry
641 * @adev: amdgpu_device pointer
644 * Free a wb slot allocated for use by the driver (all asics)
646 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
649 if (wb < adev->wb.num_wb)
650 __clear_bit(wb, adev->wb.used);
654 * amdgpu_device_vram_location - try to find VRAM location
656 * @adev: amdgpu device structure holding all necessary informations
657 * @mc: memory controller structure holding memory informations
658 * @base: base address at which to put VRAM
660 * Function will try to place VRAM at base address provided
663 void amdgpu_device_vram_location(struct amdgpu_device *adev,
664 struct amdgpu_gmc *mc, u64 base)
666 uint64_t limit = (uint64_t)amdgpu_vram_limit << 20;
668 mc->vram_start = base;
669 mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
670 if (limit && limit < mc->real_vram_size)
671 mc->real_vram_size = limit;
672 dev_info(adev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
673 mc->mc_vram_size >> 20, mc->vram_start,
674 mc->vram_end, mc->real_vram_size >> 20);
678 * amdgpu_device_gart_location - try to find GTT location
680 * @adev: amdgpu device structure holding all necessary informations
681 * @mc: memory controller structure holding memory informations
683 * Function will place try to place GTT before or after VRAM.
685 * If GTT size is bigger than space left then we ajust GTT size.
686 * Thus function will never fails.
688 * FIXME: when reducing GTT size align new size on power of 2.
690 void amdgpu_device_gart_location(struct amdgpu_device *adev,
691 struct amdgpu_gmc *mc)
693 u64 size_af, size_bf;
695 mc->gart_size += adev->pm.smu_prv_buffer_size;
697 size_af = adev->gmc.mc_mask - mc->vram_end;
698 size_bf = mc->vram_start;
699 if (size_bf > size_af) {
700 if (mc->gart_size > size_bf) {
701 dev_warn(adev->dev, "limiting GTT\n");
702 mc->gart_size = size_bf;
706 if (mc->gart_size > size_af) {
707 dev_warn(adev->dev, "limiting GTT\n");
708 mc->gart_size = size_af;
710 /* VCE doesn't like it when BOs cross a 4GB segment, so align
711 * the GART base on a 4GB boundary as well.
713 mc->gart_start = ALIGN(mc->vram_end + 1, 0x100000000ULL);
715 mc->gart_end = mc->gart_start + mc->gart_size - 1;
716 dev_info(adev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
717 mc->gart_size >> 20, mc->gart_start, mc->gart_end);
721 * amdgpu_device_resize_fb_bar - try to resize FB BAR
723 * @adev: amdgpu_device pointer
725 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
726 * to fail, but if any of the BARs is not accessible after the size we abort
727 * driver loading by returning -ENODEV.
729 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
731 u64 space_needed = roundup_pow_of_two(adev->gmc.real_vram_size);
732 u32 rbar_size = order_base_2(((space_needed >> 20) | 1)) - 1;
733 struct pci_bus *root;
734 struct resource *res;
740 if (amdgpu_sriov_vf(adev))
743 /* Check if the root BUS has 64bit memory resources */
744 root = adev->pdev->bus;
748 pci_bus_for_each_resource(root, res, i) {
749 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
750 res->start > 0x100000000ull)
754 /* Trying to resize is pointless without a root hub window above 4GB */
758 /* Disable memory decoding while we change the BAR addresses and size */
759 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
760 pci_write_config_word(adev->pdev, PCI_COMMAND,
761 cmd & ~PCI_COMMAND_MEMORY);
763 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
764 amdgpu_device_doorbell_fini(adev);
765 if (adev->asic_type >= CHIP_BONAIRE)
766 pci_release_resource(adev->pdev, 2);
768 pci_release_resource(adev->pdev, 0);
770 r = pci_resize_resource(adev->pdev, 0, rbar_size);
772 DRM_INFO("Not enough PCI address space for a large BAR.");
773 else if (r && r != -ENOTSUPP)
774 DRM_ERROR("Problem resizing BAR0 (%d).", r);
776 pci_assign_unassigned_bus_resources(adev->pdev->bus);
778 /* When the doorbell or fb BAR isn't available we have no chance of
781 r = amdgpu_device_doorbell_init(adev);
782 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
785 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
791 * GPU helpers function.
794 * amdgpu_device_need_post - check if the hw need post or not
796 * @adev: amdgpu_device pointer
798 * Check if the asic has been initialized (all asics) at driver startup
799 * or post is needed if hw reset is performed.
800 * Returns true if need or false if not.
802 bool amdgpu_device_need_post(struct amdgpu_device *adev)
806 if (amdgpu_sriov_vf(adev))
809 if (amdgpu_passthrough(adev)) {
810 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
811 * some old smc fw still need driver do vPost otherwise gpu hang, while
812 * those smc fw version above 22.15 doesn't have this flaw, so we force
813 * vpost executed for smc version below 22.15
815 if (adev->asic_type == CHIP_FIJI) {
818 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
819 /* force vPost if error occured */
823 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
824 if (fw_ver < 0x00160e00)
829 if (adev->has_hw_reset) {
830 adev->has_hw_reset = false;
834 /* bios scratch used on CIK+ */
835 if (adev->asic_type >= CHIP_BONAIRE)
836 return amdgpu_atombios_scratch_need_asic_init(adev);
838 /* check MEM_SIZE for older asics */
839 reg = amdgpu_asic_get_config_memsize(adev);
841 if ((reg != 0) && (reg != 0xffffffff))
847 /* if we get transitioned to only one device, take VGA back */
849 * amdgpu_device_vga_set_decode - enable/disable vga decode
851 * @cookie: amdgpu_device pointer
852 * @state: enable/disable vga decode
854 * Enable/disable vga decode (all asics).
855 * Returns VGA resource flags.
857 static unsigned int amdgpu_device_vga_set_decode(void *cookie, bool state)
859 struct amdgpu_device *adev = cookie;
860 amdgpu_asic_set_vga_state(adev, state);
862 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
863 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
865 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
869 * amdgpu_device_check_block_size - validate the vm block size
871 * @adev: amdgpu_device pointer
873 * Validates the vm block size specified via module parameter.
874 * The vm block size defines number of bits in page table versus page directory,
875 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
876 * page table and the remaining bits are in the page directory.
878 static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
880 /* defines number of bits in page table versus page directory,
881 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
882 * page table and the remaining bits are in the page directory */
883 if (amdgpu_vm_block_size == -1)
886 if (amdgpu_vm_block_size < 9) {
887 dev_warn(adev->dev, "VM page table size (%d) too small\n",
888 amdgpu_vm_block_size);
889 amdgpu_vm_block_size = -1;
894 * amdgpu_device_check_vm_size - validate the vm size
896 * @adev: amdgpu_device pointer
898 * Validates the vm size in GB specified via module parameter.
899 * The VM size is the size of the GPU virtual memory space in GB.
901 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
903 /* no need to check the default value */
904 if (amdgpu_vm_size == -1)
907 if (amdgpu_vm_size < 1) {
908 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
914 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
917 bool is_os_64 = (sizeof(void *) == 8) ? true : false;
918 uint64_t total_memory;
919 uint64_t dram_size_seven_GB = 0x1B8000000;
920 uint64_t dram_size_three_GB = 0xB8000000;
922 if (amdgpu_smu_memory_pool_size == 0)
926 DRM_WARN("Not 64-bit OS, feature not supported\n");
930 total_memory = (uint64_t)si.totalram * si.mem_unit;
932 if ((amdgpu_smu_memory_pool_size == 1) ||
933 (amdgpu_smu_memory_pool_size == 2)) {
934 if (total_memory < dram_size_three_GB)
936 } else if ((amdgpu_smu_memory_pool_size == 4) ||
937 (amdgpu_smu_memory_pool_size == 8)) {
938 if (total_memory < dram_size_seven_GB)
941 DRM_WARN("Smu memory pool size not supported\n");
944 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
949 DRM_WARN("No enough system memory\n");
951 adev->pm.smu_prv_buffer_size = 0;
955 * amdgpu_device_check_arguments - validate module params
957 * @adev: amdgpu_device pointer
959 * Validates certain module parameters and updates
960 * the associated values used by the driver (all asics).
962 static void amdgpu_device_check_arguments(struct amdgpu_device *adev)
964 if (amdgpu_sched_jobs < 4) {
965 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
967 amdgpu_sched_jobs = 4;
968 } else if (!is_power_of_2(amdgpu_sched_jobs)){
969 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
971 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
974 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
975 /* gart size must be greater or equal to 32M */
976 dev_warn(adev->dev, "gart size (%d) too small\n",
978 amdgpu_gart_size = -1;
981 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
982 /* gtt size must be greater or equal to 32M */
983 dev_warn(adev->dev, "gtt size (%d) too small\n",
985 amdgpu_gtt_size = -1;
988 /* valid range is between 4 and 9 inclusive */
989 if (amdgpu_vm_fragment_size != -1 &&
990 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
991 dev_warn(adev->dev, "valid range is between 4 and 9\n");
992 amdgpu_vm_fragment_size = -1;
995 amdgpu_device_check_smu_prv_buffer_size(adev);
997 amdgpu_device_check_vm_size(adev);
999 amdgpu_device_check_block_size(adev);
1001 if (amdgpu_vram_page_split != -1 && (amdgpu_vram_page_split < 16 ||
1002 !is_power_of_2(amdgpu_vram_page_split))) {
1003 dev_warn(adev->dev, "invalid VRAM page split (%d)\n",
1004 amdgpu_vram_page_split);
1005 amdgpu_vram_page_split = 1024;
1008 if (amdgpu_lockup_timeout == 0) {
1009 dev_warn(adev->dev, "lockup_timeout msut be > 0, adjusting to 10000\n");
1010 amdgpu_lockup_timeout = 10000;
1013 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1017 * amdgpu_switcheroo_set_state - set switcheroo state
1019 * @pdev: pci dev pointer
1020 * @state: vga_switcheroo state
1022 * Callback for the switcheroo driver. Suspends or resumes the
1023 * the asics before or after it is powered up using ACPI methods.
1025 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1027 struct drm_device *dev = pci_get_drvdata(pdev);
1029 if (amdgpu_device_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1032 if (state == VGA_SWITCHEROO_ON) {
1033 pr_info("amdgpu: switched on\n");
1034 /* don't suspend or resume card normally */
1035 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1037 amdgpu_device_resume(dev, true, true);
1039 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1040 drm_kms_helper_poll_enable(dev);
1042 pr_info("amdgpu: switched off\n");
1043 drm_kms_helper_poll_disable(dev);
1044 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1045 amdgpu_device_suspend(dev, true, true);
1046 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1051 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1053 * @pdev: pci dev pointer
1055 * Callback for the switcheroo driver. Check of the switcheroo
1056 * state can be changed.
1057 * Returns true if the state can be changed, false if not.
1059 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1061 struct drm_device *dev = pci_get_drvdata(pdev);
1064 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1065 * locking inversion with the driver load path. And the access here is
1066 * completely racy anyway. So don't bother with locking for now.
1068 return dev->open_count == 0;
1071 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1072 .set_gpu_state = amdgpu_switcheroo_set_state,
1074 .can_switch = amdgpu_switcheroo_can_switch,
1078 * amdgpu_device_ip_set_clockgating_state - set the CG state
1080 * @adev: amdgpu_device pointer
1081 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1082 * @state: clockgating state (gate or ungate)
1084 * Sets the requested clockgating state for all instances of
1085 * the hardware IP specified.
1086 * Returns the error code from the last instance.
1088 int amdgpu_device_ip_set_clockgating_state(void *dev,
1089 enum amd_ip_block_type block_type,
1090 enum amd_clockgating_state state)
1092 struct amdgpu_device *adev = dev;
1095 for (i = 0; i < adev->num_ip_blocks; i++) {
1096 if (!adev->ip_blocks[i].status.valid)
1098 if (adev->ip_blocks[i].version->type != block_type)
1100 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1102 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1103 (void *)adev, state);
1105 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1106 adev->ip_blocks[i].version->funcs->name, r);
1112 * amdgpu_device_ip_set_powergating_state - set the PG state
1114 * @adev: amdgpu_device pointer
1115 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1116 * @state: powergating state (gate or ungate)
1118 * Sets the requested powergating state for all instances of
1119 * the hardware IP specified.
1120 * Returns the error code from the last instance.
1122 int amdgpu_device_ip_set_powergating_state(void *dev,
1123 enum amd_ip_block_type block_type,
1124 enum amd_powergating_state state)
1126 struct amdgpu_device *adev = dev;
1129 for (i = 0; i < adev->num_ip_blocks; i++) {
1130 if (!adev->ip_blocks[i].status.valid)
1132 if (adev->ip_blocks[i].version->type != block_type)
1134 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1136 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1137 (void *)adev, state);
1139 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1140 adev->ip_blocks[i].version->funcs->name, r);
1146 * amdgpu_device_ip_get_clockgating_state - get the CG state
1148 * @adev: amdgpu_device pointer
1149 * @flags: clockgating feature flags
1151 * Walks the list of IPs on the device and updates the clockgating
1152 * flags for each IP.
1153 * Updates @flags with the feature flags for each hardware IP where
1154 * clockgating is enabled.
1156 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1161 for (i = 0; i < adev->num_ip_blocks; i++) {
1162 if (!adev->ip_blocks[i].status.valid)
1164 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1165 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1170 * amdgpu_device_ip_wait_for_idle - wait for idle
1172 * @adev: amdgpu_device pointer
1173 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1175 * Waits for the request hardware IP to be idle.
1176 * Returns 0 for success or a negative error code on failure.
1178 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1179 enum amd_ip_block_type block_type)
1183 for (i = 0; i < adev->num_ip_blocks; i++) {
1184 if (!adev->ip_blocks[i].status.valid)
1186 if (adev->ip_blocks[i].version->type == block_type) {
1187 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1198 * amdgpu_device_ip_is_idle - is the hardware IP idle
1200 * @adev: amdgpu_device pointer
1201 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1203 * Check if the hardware IP is idle or not.
1204 * Returns true if it the IP is idle, false if not.
1206 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1207 enum amd_ip_block_type block_type)
1211 for (i = 0; i < adev->num_ip_blocks; i++) {
1212 if (!adev->ip_blocks[i].status.valid)
1214 if (adev->ip_blocks[i].version->type == block_type)
1215 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1222 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1224 * @adev: amdgpu_device pointer
1225 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1227 * Returns a pointer to the hardware IP block structure
1228 * if it exists for the asic, otherwise NULL.
1230 struct amdgpu_ip_block *
1231 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1232 enum amd_ip_block_type type)
1236 for (i = 0; i < adev->num_ip_blocks; i++)
1237 if (adev->ip_blocks[i].version->type == type)
1238 return &adev->ip_blocks[i];
1244 * amdgpu_device_ip_block_version_cmp
1246 * @adev: amdgpu_device pointer
1247 * @type: enum amd_ip_block_type
1248 * @major: major version
1249 * @minor: minor version
1251 * return 0 if equal or greater
1252 * return 1 if smaller or the ip_block doesn't exist
1254 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1255 enum amd_ip_block_type type,
1256 u32 major, u32 minor)
1258 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
1260 if (ip_block && ((ip_block->version->major > major) ||
1261 ((ip_block->version->major == major) &&
1262 (ip_block->version->minor >= minor))))
1269 * amdgpu_device_ip_block_add
1271 * @adev: amdgpu_device pointer
1272 * @ip_block_version: pointer to the IP to add
1274 * Adds the IP block driver information to the collection of IPs
1277 int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1278 const struct amdgpu_ip_block_version *ip_block_version)
1280 if (!ip_block_version)
1283 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1284 ip_block_version->funcs->name);
1286 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1292 * amdgpu_device_enable_virtual_display - enable virtual display feature
1294 * @adev: amdgpu_device pointer
1296 * Enabled the virtual display feature if the user has enabled it via
1297 * the module parameter virtual_display. This feature provides a virtual
1298 * display hardware on headless boards or in virtualized environments.
1299 * This function parses and validates the configuration string specified by
1300 * the user and configues the virtual display configuration (number of
1301 * virtual connectors, crtcs, etc.) specified.
1303 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1305 adev->enable_virtual_display = false;
1307 if (amdgpu_virtual_display) {
1308 struct drm_device *ddev = adev->ddev;
1309 const char *pci_address_name = pci_name(ddev->pdev);
1310 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1312 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1313 pciaddstr_tmp = pciaddstr;
1314 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1315 pciaddname = strsep(&pciaddname_tmp, ",");
1316 if (!strcmp("all", pciaddname)
1317 || !strcmp(pci_address_name, pciaddname)) {
1321 adev->enable_virtual_display = true;
1324 res = kstrtol(pciaddname_tmp, 10,
1332 adev->mode_info.num_crtc = num_crtc;
1334 adev->mode_info.num_crtc = 1;
1340 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1341 amdgpu_virtual_display, pci_address_name,
1342 adev->enable_virtual_display, adev->mode_info.num_crtc);
1349 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1351 * @adev: amdgpu_device pointer
1353 * Parses the asic configuration parameters specified in the gpu info
1354 * firmware and makes them availale to the driver for use in configuring
1356 * Returns 0 on success, -EINVAL on failure.
1358 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1360 const char *chip_name;
1363 const struct gpu_info_firmware_header_v1_0 *hdr;
1365 adev->firmware.gpu_info_fw = NULL;
1367 switch (adev->asic_type) {
1371 case CHIP_POLARIS10:
1372 case CHIP_POLARIS11:
1373 case CHIP_POLARIS12:
1377 #ifdef CONFIG_DRM_AMDGPU_SI
1384 #ifdef CONFIG_DRM_AMDGPU_CIK
1395 chip_name = "vega10";
1398 chip_name = "vega12";
1401 chip_name = "raven";
1405 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1406 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1409 "Failed to load gpu_info firmware \"%s\"\n",
1413 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1416 "Failed to validate gpu_info firmware \"%s\"\n",
1421 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
1422 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
1424 switch (hdr->version_major) {
1427 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
1428 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
1429 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
1431 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
1432 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
1433 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
1434 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
1435 adev->gfx.config.max_texture_channel_caches =
1436 le32_to_cpu(gpu_info_fw->gc_num_tccs);
1437 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
1438 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
1439 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
1440 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
1441 adev->gfx.config.double_offchip_lds_buf =
1442 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
1443 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
1444 adev->gfx.cu_info.max_waves_per_simd =
1445 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
1446 adev->gfx.cu_info.max_scratch_slots_per_cu =
1447 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
1448 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
1453 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
1462 * amdgpu_device_ip_early_init - run early init for hardware IPs
1464 * @adev: amdgpu_device pointer
1466 * Early initialization pass for hardware IPs. The hardware IPs that make
1467 * up each asic are discovered each IP's early_init callback is run. This
1468 * is the first stage in initializing the asic.
1469 * Returns 0 on success, negative error code on failure.
1471 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
1475 amdgpu_device_enable_virtual_display(adev);
1477 switch (adev->asic_type) {
1481 case CHIP_POLARIS10:
1482 case CHIP_POLARIS11:
1483 case CHIP_POLARIS12:
1487 if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY)
1488 adev->family = AMDGPU_FAMILY_CZ;
1490 adev->family = AMDGPU_FAMILY_VI;
1492 r = vi_set_ip_blocks(adev);
1496 #ifdef CONFIG_DRM_AMDGPU_SI
1502 adev->family = AMDGPU_FAMILY_SI;
1503 r = si_set_ip_blocks(adev);
1508 #ifdef CONFIG_DRM_AMDGPU_CIK
1514 if ((adev->asic_type == CHIP_BONAIRE) || (adev->asic_type == CHIP_HAWAII))
1515 adev->family = AMDGPU_FAMILY_CI;
1517 adev->family = AMDGPU_FAMILY_KV;
1519 r = cik_set_ip_blocks(adev);
1528 if (adev->asic_type == CHIP_RAVEN)
1529 adev->family = AMDGPU_FAMILY_RV;
1531 adev->family = AMDGPU_FAMILY_AI;
1533 r = soc15_set_ip_blocks(adev);
1538 /* FIXME: not supported yet */
1542 r = amdgpu_device_parse_gpu_info_fw(adev);
1546 amdgpu_amdkfd_device_probe(adev);
1548 if (amdgpu_sriov_vf(adev)) {
1549 r = amdgpu_virt_request_full_gpu(adev, true);
1554 adev->powerplay.pp_feature = amdgpu_pp_feature_mask;
1556 for (i = 0; i < adev->num_ip_blocks; i++) {
1557 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
1558 DRM_ERROR("disabled ip block: %d <%s>\n",
1559 i, adev->ip_blocks[i].version->funcs->name);
1560 adev->ip_blocks[i].status.valid = false;
1562 if (adev->ip_blocks[i].version->funcs->early_init) {
1563 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
1565 adev->ip_blocks[i].status.valid = false;
1567 DRM_ERROR("early_init of IP block <%s> failed %d\n",
1568 adev->ip_blocks[i].version->funcs->name, r);
1571 adev->ip_blocks[i].status.valid = true;
1574 adev->ip_blocks[i].status.valid = true;
1579 adev->cg_flags &= amdgpu_cg_mask;
1580 adev->pg_flags &= amdgpu_pg_mask;
1586 * amdgpu_device_ip_init - run init for hardware IPs
1588 * @adev: amdgpu_device pointer
1590 * Main initialization pass for hardware IPs. The list of all the hardware
1591 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
1592 * are run. sw_init initializes the software state associated with each IP
1593 * and hw_init initializes the hardware associated with each IP.
1594 * Returns 0 on success, negative error code on failure.
1596 static int amdgpu_device_ip_init(struct amdgpu_device *adev)
1600 for (i = 0; i < adev->num_ip_blocks; i++) {
1601 if (!adev->ip_blocks[i].status.valid)
1603 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
1605 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
1606 adev->ip_blocks[i].version->funcs->name, r);
1609 adev->ip_blocks[i].status.sw = true;
1611 /* need to do gmc hw init early so we can allocate gpu mem */
1612 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1613 r = amdgpu_device_vram_scratch_init(adev);
1615 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
1618 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1620 DRM_ERROR("hw_init %d failed %d\n", i, r);
1623 r = amdgpu_device_wb_init(adev);
1625 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
1628 adev->ip_blocks[i].status.hw = true;
1630 /* right after GMC hw init, we create CSA */
1631 if (amdgpu_sriov_vf(adev)) {
1632 r = amdgpu_allocate_static_csa(adev);
1634 DRM_ERROR("allocate CSA failed %d\n", r);
1641 for (i = 0; i < adev->num_ip_blocks; i++) {
1642 if (!adev->ip_blocks[i].status.sw)
1644 if (adev->ip_blocks[i].status.hw)
1646 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
1648 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
1649 adev->ip_blocks[i].version->funcs->name, r);
1652 adev->ip_blocks[i].status.hw = true;
1655 amdgpu_amdkfd_device_init(adev);
1657 if (amdgpu_sriov_vf(adev))
1658 amdgpu_virt_release_full_gpu(adev, true);
1664 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
1666 * @adev: amdgpu_device pointer
1668 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
1669 * this function before a GPU reset. If the value is retained after a
1670 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
1672 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
1674 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
1678 * amdgpu_device_check_vram_lost - check if vram is valid
1680 * @adev: amdgpu_device pointer
1682 * Checks the reset magic value written to the gart pointer in VRAM.
1683 * The driver calls this after a GPU reset to see if the contents of
1684 * VRAM is lost or now.
1685 * returns true if vram is lost, false if not.
1687 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
1689 return !!memcmp(adev->gart.ptr, adev->reset_magic,
1690 AMDGPU_RESET_MAGIC_NUM);
1694 * amdgpu_device_ip_late_set_cg_state - late init for clockgating
1696 * @adev: amdgpu_device pointer
1698 * Late initialization pass enabling clockgating for hardware IPs.
1699 * The list of all the hardware IPs that make up the asic is walked and the
1700 * set_clockgating_state callbacks are run. This stage is run late
1701 * in the init process.
1702 * Returns 0 on success, negative error code on failure.
1704 static int amdgpu_device_ip_late_set_cg_state(struct amdgpu_device *adev)
1708 if (amdgpu_emu_mode == 1)
1711 r = amdgpu_ib_ring_tests(adev);
1713 DRM_ERROR("ib ring test failed (%d).\n", r);
1715 for (i = 0; i < adev->num_ip_blocks; i++) {
1716 if (!adev->ip_blocks[i].status.valid)
1718 /* skip CG for VCE/UVD, it's handled specially */
1719 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1720 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
1721 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
1722 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1723 /* enable clockgating to save power */
1724 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1727 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
1728 adev->ip_blocks[i].version->funcs->name, r);
1737 * amdgpu_device_ip_late_init - run late init for hardware IPs
1739 * @adev: amdgpu_device pointer
1741 * Late initialization pass for hardware IPs. The list of all the hardware
1742 * IPs that make up the asic is walked and the late_init callbacks are run.
1743 * late_init covers any special initialization that an IP requires
1744 * after all of the have been initialized or something that needs to happen
1745 * late in the init process.
1746 * Returns 0 on success, negative error code on failure.
1748 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
1752 for (i = 0; i < adev->num_ip_blocks; i++) {
1753 if (!adev->ip_blocks[i].status.valid)
1755 if (adev->ip_blocks[i].version->funcs->late_init) {
1756 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
1758 DRM_ERROR("late_init of IP block <%s> failed %d\n",
1759 adev->ip_blocks[i].version->funcs->name, r);
1762 adev->ip_blocks[i].status.late_initialized = true;
1766 queue_delayed_work(system_wq, &adev->late_init_work,
1767 msecs_to_jiffies(AMDGPU_RESUME_MS));
1769 amdgpu_device_fill_reset_magic(adev);
1775 * amdgpu_device_ip_fini - run fini for hardware IPs
1777 * @adev: amdgpu_device pointer
1779 * Main teardown pass for hardware IPs. The list of all the hardware
1780 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
1781 * are run. hw_fini tears down the hardware associated with each IP
1782 * and sw_fini tears down any software state associated with each IP.
1783 * Returns 0 on success, negative error code on failure.
1785 static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
1789 amdgpu_amdkfd_device_fini(adev);
1790 /* need to disable SMC first */
1791 for (i = 0; i < adev->num_ip_blocks; i++) {
1792 if (!adev->ip_blocks[i].status.hw)
1794 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC &&
1795 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1796 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1797 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1798 AMD_CG_STATE_UNGATE);
1800 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1801 adev->ip_blocks[i].version->funcs->name, r);
1804 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1805 /* XXX handle errors */
1807 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1808 adev->ip_blocks[i].version->funcs->name, r);
1810 adev->ip_blocks[i].status.hw = false;
1815 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1816 if (!adev->ip_blocks[i].status.hw)
1819 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
1820 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
1821 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
1822 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1823 /* ungate blocks before hw fini so that we can shutdown the blocks safely */
1824 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1825 AMD_CG_STATE_UNGATE);
1827 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1828 adev->ip_blocks[i].version->funcs->name, r);
1833 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
1834 /* XXX handle errors */
1836 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
1837 adev->ip_blocks[i].version->funcs->name, r);
1840 adev->ip_blocks[i].status.hw = false;
1844 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1845 if (!adev->ip_blocks[i].status.sw)
1848 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
1849 amdgpu_free_static_csa(adev);
1850 amdgpu_device_wb_fini(adev);
1851 amdgpu_device_vram_scratch_fini(adev);
1854 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
1855 /* XXX handle errors */
1857 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
1858 adev->ip_blocks[i].version->funcs->name, r);
1860 adev->ip_blocks[i].status.sw = false;
1861 adev->ip_blocks[i].status.valid = false;
1864 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1865 if (!adev->ip_blocks[i].status.late_initialized)
1867 if (adev->ip_blocks[i].version->funcs->late_fini)
1868 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
1869 adev->ip_blocks[i].status.late_initialized = false;
1872 if (amdgpu_sriov_vf(adev))
1873 if (amdgpu_virt_release_full_gpu(adev, false))
1874 DRM_ERROR("failed to release exclusive mode on fini\n");
1880 * amdgpu_device_ip_late_init_func_handler - work handler for clockgating
1882 * @work: work_struct
1884 * Work handler for amdgpu_device_ip_late_set_cg_state. We put the
1885 * clockgating setup into a worker thread to speed up driver init and
1886 * resume from suspend.
1888 static void amdgpu_device_ip_late_init_func_handler(struct work_struct *work)
1890 struct amdgpu_device *adev =
1891 container_of(work, struct amdgpu_device, late_init_work.work);
1892 amdgpu_device_ip_late_set_cg_state(adev);
1896 * amdgpu_device_ip_suspend - run suspend for hardware IPs
1898 * @adev: amdgpu_device pointer
1900 * Main suspend function for hardware IPs. The list of all the hardware
1901 * IPs that make up the asic is walked, clockgating is disabled and the
1902 * suspend callbacks are run. suspend puts the hardware and software state
1903 * in each IP into a state suitable for suspend.
1904 * Returns 0 on success, negative error code on failure.
1906 int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
1910 if (amdgpu_sriov_vf(adev))
1911 amdgpu_virt_request_full_gpu(adev, false);
1913 /* ungate SMC block powergating */
1914 if (adev->powerplay.pp_feature & PP_GFXOFF_MASK)
1915 amdgpu_device_ip_set_powergating_state(adev,
1916 AMD_IP_BLOCK_TYPE_SMC,
1917 AMD_CG_STATE_UNGATE);
1919 /* ungate SMC block first */
1920 r = amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_SMC,
1921 AMD_CG_STATE_UNGATE);
1923 DRM_ERROR("set_clockgating_state(ungate) SMC failed %d\n", r);
1926 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
1927 if (!adev->ip_blocks[i].status.valid)
1929 /* ungate blocks so that suspend can properly shut them down */
1930 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_SMC &&
1931 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
1932 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
1933 AMD_CG_STATE_UNGATE);
1935 DRM_ERROR("set_clockgating_state(ungate) of IP block <%s> failed %d\n",
1936 adev->ip_blocks[i].version->funcs->name, r);
1939 /* XXX handle errors */
1940 r = adev->ip_blocks[i].version->funcs->suspend(adev);
1941 /* XXX handle errors */
1943 DRM_ERROR("suspend of IP block <%s> failed %d\n",
1944 adev->ip_blocks[i].version->funcs->name, r);
1948 if (amdgpu_sriov_vf(adev))
1949 amdgpu_virt_release_full_gpu(adev, false);
1954 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
1958 static enum amd_ip_block_type ip_order[] = {
1959 AMD_IP_BLOCK_TYPE_GMC,
1960 AMD_IP_BLOCK_TYPE_COMMON,
1961 AMD_IP_BLOCK_TYPE_IH,
1964 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
1966 struct amdgpu_ip_block *block;
1968 for (j = 0; j < adev->num_ip_blocks; j++) {
1969 block = &adev->ip_blocks[j];
1971 if (block->version->type != ip_order[i] ||
1972 !block->status.valid)
1975 r = block->version->funcs->hw_init(adev);
1976 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
1985 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
1989 static enum amd_ip_block_type ip_order[] = {
1990 AMD_IP_BLOCK_TYPE_SMC,
1991 AMD_IP_BLOCK_TYPE_PSP,
1992 AMD_IP_BLOCK_TYPE_DCE,
1993 AMD_IP_BLOCK_TYPE_GFX,
1994 AMD_IP_BLOCK_TYPE_SDMA,
1995 AMD_IP_BLOCK_TYPE_UVD,
1996 AMD_IP_BLOCK_TYPE_VCE
1999 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
2001 struct amdgpu_ip_block *block;
2003 for (j = 0; j < adev->num_ip_blocks; j++) {
2004 block = &adev->ip_blocks[j];
2006 if (block->version->type != ip_order[i] ||
2007 !block->status.valid)
2010 r = block->version->funcs->hw_init(adev);
2011 DRM_INFO("RE-INIT: %s %s\n", block->version->funcs->name, r?"failed":"successed");
2021 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
2023 * @adev: amdgpu_device pointer
2025 * First resume function for hardware IPs. The list of all the hardware
2026 * IPs that make up the asic is walked and the resume callbacks are run for
2027 * COMMON, GMC, and IH. resume puts the hardware into a functional state
2028 * after a suspend and updates the software state as necessary. This
2029 * function is also used for restoring the GPU after a GPU reset.
2030 * Returns 0 on success, negative error code on failure.
2032 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
2036 for (i = 0; i < adev->num_ip_blocks; i++) {
2037 if (!adev->ip_blocks[i].status.valid)
2039 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2040 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2041 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2042 r = adev->ip_blocks[i].version->funcs->resume(adev);
2044 DRM_ERROR("resume of IP block <%s> failed %d\n",
2045 adev->ip_blocks[i].version->funcs->name, r);
2055 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
2057 * @adev: amdgpu_device pointer
2059 * First resume function for hardware IPs. The list of all the hardware
2060 * IPs that make up the asic is walked and the resume callbacks are run for
2061 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
2062 * functional state after a suspend and updates the software state as
2063 * necessary. This function is also used for restoring the GPU after a GPU
2065 * Returns 0 on success, negative error code on failure.
2067 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
2071 for (i = 0; i < adev->num_ip_blocks; i++) {
2072 if (!adev->ip_blocks[i].status.valid)
2074 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2075 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
2076 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)
2078 r = adev->ip_blocks[i].version->funcs->resume(adev);
2080 DRM_ERROR("resume of IP block <%s> failed %d\n",
2081 adev->ip_blocks[i].version->funcs->name, r);
2090 * amdgpu_device_ip_resume - run resume for hardware IPs
2092 * @adev: amdgpu_device pointer
2094 * Main resume function for hardware IPs. The hardware IPs
2095 * are split into two resume functions because they are
2096 * are also used in in recovering from a GPU reset and some additional
2097 * steps need to be take between them. In this case (S3/S4) they are
2099 * Returns 0 on success, negative error code on failure.
2101 static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
2105 r = amdgpu_device_ip_resume_phase1(adev);
2108 r = amdgpu_device_ip_resume_phase2(adev);
2114 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
2116 * @adev: amdgpu_device pointer
2118 * Query the VBIOS data tables to determine if the board supports SR-IOV.
2120 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
2122 if (amdgpu_sriov_vf(adev)) {
2123 if (adev->is_atom_fw) {
2124 if (amdgpu_atomfirmware_gpu_supports_virtualization(adev))
2125 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
2127 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
2128 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
2131 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
2132 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
2137 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
2139 * @asic_type: AMD asic type
2141 * Check if there is DC (new modesetting infrastructre) support for an asic.
2142 * returns true if DC has support, false if not.
2144 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
2146 switch (asic_type) {
2147 #if defined(CONFIG_DRM_AMD_DC)
2155 case CHIP_POLARIS10:
2156 case CHIP_POLARIS11:
2157 case CHIP_POLARIS12:
2164 #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
2167 return amdgpu_dc != 0;
2175 * amdgpu_device_has_dc_support - check if dc is supported
2177 * @adev: amdgpu_device_pointer
2179 * Returns true for supported, false for not supported
2181 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
2183 if (amdgpu_sriov_vf(adev))
2186 return amdgpu_device_asic_has_dc_support(adev->asic_type);
2190 * amdgpu_device_init - initialize the driver
2192 * @adev: amdgpu_device pointer
2193 * @pdev: drm dev pointer
2194 * @pdev: pci dev pointer
2195 * @flags: driver flags
2197 * Initializes the driver info and hw (all asics).
2198 * Returns 0 for success or an error on failure.
2199 * Called at driver startup.
2201 int amdgpu_device_init(struct amdgpu_device *adev,
2202 struct drm_device *ddev,
2203 struct pci_dev *pdev,
2207 bool runtime = false;
2210 adev->shutdown = false;
2211 adev->dev = &pdev->dev;
2214 adev->flags = flags;
2215 adev->asic_type = flags & AMD_ASIC_MASK;
2216 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
2217 if (amdgpu_emu_mode == 1)
2218 adev->usec_timeout *= 2;
2219 adev->gmc.gart_size = 512 * 1024 * 1024;
2220 adev->accel_working = false;
2221 adev->num_rings = 0;
2222 adev->mman.buffer_funcs = NULL;
2223 adev->mman.buffer_funcs_ring = NULL;
2224 adev->vm_manager.vm_pte_funcs = NULL;
2225 adev->vm_manager.vm_pte_num_rings = 0;
2226 adev->gmc.gmc_funcs = NULL;
2227 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2228 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
2230 adev->smc_rreg = &amdgpu_invalid_rreg;
2231 adev->smc_wreg = &amdgpu_invalid_wreg;
2232 adev->pcie_rreg = &amdgpu_invalid_rreg;
2233 adev->pcie_wreg = &amdgpu_invalid_wreg;
2234 adev->pciep_rreg = &amdgpu_invalid_rreg;
2235 adev->pciep_wreg = &amdgpu_invalid_wreg;
2236 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
2237 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
2238 adev->didt_rreg = &amdgpu_invalid_rreg;
2239 adev->didt_wreg = &amdgpu_invalid_wreg;
2240 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
2241 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
2242 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
2243 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
2245 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
2246 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
2247 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
2249 /* mutex initialization are all done here so we
2250 * can recall function without having locking issues */
2251 atomic_set(&adev->irq.ih.lock, 0);
2252 mutex_init(&adev->firmware.mutex);
2253 mutex_init(&adev->pm.mutex);
2254 mutex_init(&adev->gfx.gpu_clock_mutex);
2255 mutex_init(&adev->srbm_mutex);
2256 mutex_init(&adev->gfx.pipe_reserve_mutex);
2257 mutex_init(&adev->grbm_idx_mutex);
2258 mutex_init(&adev->mn_lock);
2259 mutex_init(&adev->virt.vf_errors.lock);
2260 hash_init(adev->mn_hash);
2261 mutex_init(&adev->lock_reset);
2263 amdgpu_device_check_arguments(adev);
2265 spin_lock_init(&adev->mmio_idx_lock);
2266 spin_lock_init(&adev->smc_idx_lock);
2267 spin_lock_init(&adev->pcie_idx_lock);
2268 spin_lock_init(&adev->uvd_ctx_idx_lock);
2269 spin_lock_init(&adev->didt_idx_lock);
2270 spin_lock_init(&adev->gc_cac_idx_lock);
2271 spin_lock_init(&adev->se_cac_idx_lock);
2272 spin_lock_init(&adev->audio_endpt_idx_lock);
2273 spin_lock_init(&adev->mm_stats.lock);
2275 INIT_LIST_HEAD(&adev->shadow_list);
2276 mutex_init(&adev->shadow_list_lock);
2278 INIT_LIST_HEAD(&adev->ring_lru_list);
2279 spin_lock_init(&adev->ring_lru_list_lock);
2281 INIT_DELAYED_WORK(&adev->late_init_work,
2282 amdgpu_device_ip_late_init_func_handler);
2284 /* Registers mapping */
2285 /* TODO: block userspace mapping of io register */
2286 if (adev->asic_type >= CHIP_BONAIRE) {
2287 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
2288 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
2290 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
2291 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
2294 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
2295 if (adev->rmmio == NULL) {
2298 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
2299 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
2301 /* doorbell bar mapping */
2302 amdgpu_device_doorbell_init(adev);
2304 /* io port mapping */
2305 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
2306 if (pci_resource_flags(adev->pdev, i) & IORESOURCE_IO) {
2307 adev->rio_mem_size = pci_resource_len(adev->pdev, i);
2308 adev->rio_mem = pci_iomap(adev->pdev, i, adev->rio_mem_size);
2312 if (adev->rio_mem == NULL)
2313 DRM_INFO("PCI I/O BAR is not found.\n");
2315 amdgpu_device_get_pcie_info(adev);
2317 /* early init functions */
2318 r = amdgpu_device_ip_early_init(adev);
2322 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
2323 /* this will fail for cards that aren't VGA class devices, just
2325 vga_client_register(adev->pdev, adev, NULL, amdgpu_device_vga_set_decode);
2327 if (amdgpu_device_is_px(ddev))
2329 if (!pci_is_thunderbolt_attached(adev->pdev))
2330 vga_switcheroo_register_client(adev->pdev,
2331 &amdgpu_switcheroo_ops, runtime);
2333 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
2335 if (amdgpu_emu_mode == 1) {
2336 /* post the asic on emulation mode */
2337 emu_soc_asic_init(adev);
2338 goto fence_driver_init;
2342 if (!amdgpu_get_bios(adev)) {
2347 r = amdgpu_atombios_init(adev);
2349 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2350 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2354 /* detect if we are with an SRIOV vbios */
2355 amdgpu_device_detect_sriov_bios(adev);
2357 /* Post card if necessary */
2358 if (amdgpu_device_need_post(adev)) {
2360 dev_err(adev->dev, "no vBIOS found\n");
2364 DRM_INFO("GPU posting now...\n");
2365 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2367 dev_err(adev->dev, "gpu post error!\n");
2372 if (adev->is_atom_fw) {
2373 /* Initialize clocks */
2374 r = amdgpu_atomfirmware_get_clock_info(adev);
2376 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
2377 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2381 /* Initialize clocks */
2382 r = amdgpu_atombios_get_clock_info(adev);
2384 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
2385 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
2388 /* init i2c buses */
2389 if (!amdgpu_device_has_dc_support(adev))
2390 amdgpu_atombios_i2c_init(adev);
2395 r = amdgpu_fence_driver_init(adev);
2397 dev_err(adev->dev, "amdgpu_fence_driver_init failed\n");
2398 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
2402 /* init the mode config */
2403 drm_mode_config_init(adev->ddev);
2405 r = amdgpu_device_ip_init(adev);
2407 /* failed in exclusive mode due to timeout */
2408 if (amdgpu_sriov_vf(adev) &&
2409 !amdgpu_sriov_runtime(adev) &&
2410 amdgpu_virt_mmio_blocked(adev) &&
2411 !amdgpu_virt_wait_reset(adev)) {
2412 dev_err(adev->dev, "VF exclusive mode timeout\n");
2413 /* Don't send request since VF is inactive. */
2414 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
2415 adev->virt.ops = NULL;
2419 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
2420 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
2424 adev->accel_working = true;
2426 amdgpu_vm_check_compute_bug(adev);
2428 /* Initialize the buffer migration limit. */
2429 if (amdgpu_moverate >= 0)
2430 max_MBps = amdgpu_moverate;
2432 max_MBps = 8; /* Allow 8 MB/s. */
2433 /* Get a log2 for easy divisions. */
2434 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
2436 r = amdgpu_ib_pool_init(adev);
2438 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2439 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2443 if (amdgpu_sriov_vf(adev))
2444 amdgpu_virt_init_data_exchange(adev);
2446 amdgpu_fbdev_init(adev);
2448 r = amdgpu_pm_sysfs_init(adev);
2450 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
2452 r = amdgpu_debugfs_gem_init(adev);
2454 DRM_ERROR("registering gem debugfs failed (%d).\n", r);
2456 r = amdgpu_debugfs_regs_init(adev);
2458 DRM_ERROR("registering register debugfs failed (%d).\n", r);
2460 r = amdgpu_debugfs_firmware_init(adev);
2462 DRM_ERROR("registering firmware debugfs failed (%d).\n", r);
2464 r = amdgpu_debugfs_init(adev);
2466 DRM_ERROR("Creating debugfs files failed (%d).\n", r);
2468 if ((amdgpu_testing & 1)) {
2469 if (adev->accel_working)
2470 amdgpu_test_moves(adev);
2472 DRM_INFO("amdgpu: acceleration disabled, skipping move tests\n");
2474 if (amdgpu_benchmarking) {
2475 if (adev->accel_working)
2476 amdgpu_benchmark(adev, amdgpu_benchmarking);
2478 DRM_INFO("amdgpu: acceleration disabled, skipping benchmarks\n");
2481 /* enable clockgating, etc. after ib tests, etc. since some blocks require
2482 * explicit gating rather than handling it automatically.
2484 r = amdgpu_device_ip_late_init(adev);
2486 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
2487 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
2494 amdgpu_vf_error_trans_all(adev);
2496 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2502 * amdgpu_device_fini - tear down the driver
2504 * @adev: amdgpu_device pointer
2506 * Tear down the driver info (all asics).
2507 * Called at driver shutdown.
2509 void amdgpu_device_fini(struct amdgpu_device *adev)
2513 DRM_INFO("amdgpu: finishing device.\n");
2514 adev->shutdown = true;
2515 /* disable all interrupts */
2516 amdgpu_irq_disable_all(adev);
2517 if (adev->mode_info.mode_config_initialized){
2518 if (!amdgpu_device_has_dc_support(adev))
2519 drm_crtc_force_disable_all(adev->ddev);
2521 drm_atomic_helper_shutdown(adev->ddev);
2523 amdgpu_ib_pool_fini(adev);
2524 amdgpu_fence_driver_fini(adev);
2525 amdgpu_pm_sysfs_fini(adev);
2526 amdgpu_fbdev_fini(adev);
2527 r = amdgpu_device_ip_fini(adev);
2528 if (adev->firmware.gpu_info_fw) {
2529 release_firmware(adev->firmware.gpu_info_fw);
2530 adev->firmware.gpu_info_fw = NULL;
2532 adev->accel_working = false;
2533 cancel_delayed_work_sync(&adev->late_init_work);
2534 /* free i2c buses */
2535 if (!amdgpu_device_has_dc_support(adev))
2536 amdgpu_i2c_fini(adev);
2538 if (amdgpu_emu_mode != 1)
2539 amdgpu_atombios_fini(adev);
2543 if (!pci_is_thunderbolt_attached(adev->pdev))
2544 vga_switcheroo_unregister_client(adev->pdev);
2545 if (adev->flags & AMD_IS_PX)
2546 vga_switcheroo_fini_domain_pm_ops(adev->dev);
2547 vga_client_register(adev->pdev, NULL, NULL, NULL);
2549 pci_iounmap(adev->pdev, adev->rio_mem);
2550 adev->rio_mem = NULL;
2551 iounmap(adev->rmmio);
2553 amdgpu_device_doorbell_fini(adev);
2554 amdgpu_debugfs_regs_cleanup(adev);
2562 * amdgpu_device_suspend - initiate device suspend
2564 * @pdev: drm dev pointer
2565 * @state: suspend state
2567 * Puts the hw in the suspend state (all asics).
2568 * Returns 0 for success or an error on failure.
2569 * Called at driver suspend.
2571 int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon)
2573 struct amdgpu_device *adev;
2574 struct drm_crtc *crtc;
2575 struct drm_connector *connector;
2578 if (dev == NULL || dev->dev_private == NULL) {
2582 adev = dev->dev_private;
2584 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2587 drm_kms_helper_poll_disable(dev);
2589 if (!amdgpu_device_has_dc_support(adev)) {
2590 /* turn off display hw */
2591 drm_modeset_lock_all(dev);
2592 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2593 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
2595 drm_modeset_unlock_all(dev);
2598 amdgpu_amdkfd_suspend(adev);
2600 /* unpin the front buffers and cursors */
2601 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2602 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2603 struct drm_framebuffer *fb = crtc->primary->fb;
2604 struct amdgpu_bo *robj;
2606 if (amdgpu_crtc->cursor_bo) {
2607 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2608 r = amdgpu_bo_reserve(aobj, true);
2610 amdgpu_bo_unpin(aobj);
2611 amdgpu_bo_unreserve(aobj);
2615 if (fb == NULL || fb->obj[0] == NULL) {
2618 robj = gem_to_amdgpu_bo(fb->obj[0]);
2619 /* don't unpin kernel fb objects */
2620 if (!amdgpu_fbdev_robj_is_fb(adev, robj)) {
2621 r = amdgpu_bo_reserve(robj, true);
2623 amdgpu_bo_unpin(robj);
2624 amdgpu_bo_unreserve(robj);
2628 /* evict vram memory */
2629 amdgpu_bo_evict_vram(adev);
2631 amdgpu_fence_driver_suspend(adev);
2633 r = amdgpu_device_ip_suspend(adev);
2635 /* evict remaining vram memory
2636 * This second call to evict vram is to evict the gart page table
2639 amdgpu_bo_evict_vram(adev);
2641 pci_save_state(dev->pdev);
2643 /* Shut down the device */
2644 pci_disable_device(dev->pdev);
2645 pci_set_power_state(dev->pdev, PCI_D3hot);
2647 r = amdgpu_asic_reset(adev);
2649 DRM_ERROR("amdgpu asic reset failed\n");
2654 amdgpu_fbdev_set_suspend(adev, 1);
2661 * amdgpu_device_resume - initiate device resume
2663 * @pdev: drm dev pointer
2665 * Bring the hw back to operating state (all asics).
2666 * Returns 0 for success or an error on failure.
2667 * Called at driver resume.
2669 int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon)
2671 struct drm_connector *connector;
2672 struct amdgpu_device *adev = dev->dev_private;
2673 struct drm_crtc *crtc;
2676 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
2683 pci_set_power_state(dev->pdev, PCI_D0);
2684 pci_restore_state(dev->pdev);
2685 r = pci_enable_device(dev->pdev);
2691 if (amdgpu_device_need_post(adev)) {
2692 r = amdgpu_atom_asic_init(adev->mode_info.atom_context);
2694 DRM_ERROR("amdgpu asic init failed\n");
2697 r = amdgpu_device_ip_resume(adev);
2699 DRM_ERROR("amdgpu_device_ip_resume failed (%d).\n", r);
2702 amdgpu_fence_driver_resume(adev);
2705 r = amdgpu_device_ip_late_init(adev);
2710 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2711 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
2713 if (amdgpu_crtc->cursor_bo) {
2714 struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
2715 r = amdgpu_bo_reserve(aobj, true);
2717 r = amdgpu_bo_pin(aobj,
2718 AMDGPU_GEM_DOMAIN_VRAM,
2719 &amdgpu_crtc->cursor_addr);
2721 DRM_ERROR("Failed to pin cursor BO (%d)\n", r);
2722 amdgpu_bo_unreserve(aobj);
2726 r = amdgpu_amdkfd_resume(adev);
2730 /* blat the mode back in */
2732 if (!amdgpu_device_has_dc_support(adev)) {
2734 drm_helper_resume_force_mode(dev);
2736 /* turn on display hw */
2737 drm_modeset_lock_all(dev);
2738 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
2739 drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
2741 drm_modeset_unlock_all(dev);
2745 drm_kms_helper_poll_enable(dev);
2748 * Most of the connector probing functions try to acquire runtime pm
2749 * refs to ensure that the GPU is powered on when connector polling is
2750 * performed. Since we're calling this from a runtime PM callback,
2751 * trying to acquire rpm refs will cause us to deadlock.
2753 * Since we're guaranteed to be holding the rpm lock, it's safe to
2754 * temporarily disable the rpm helpers so this doesn't deadlock us.
2757 dev->dev->power.disable_depth++;
2759 if (!amdgpu_device_has_dc_support(adev))
2760 drm_helper_hpd_irq_event(dev);
2762 drm_kms_helper_hotplug_event(dev);
2764 dev->dev->power.disable_depth--;
2768 amdgpu_fbdev_set_suspend(adev, 0);
2778 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
2780 * @adev: amdgpu_device pointer
2782 * The list of all the hardware IPs that make up the asic is walked and
2783 * the check_soft_reset callbacks are run. check_soft_reset determines
2784 * if the asic is still hung or not.
2785 * Returns true if any of the IPs are still in a hung state, false if not.
2787 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
2790 bool asic_hang = false;
2792 if (amdgpu_sriov_vf(adev))
2795 if (amdgpu_asic_need_full_reset(adev))
2798 for (i = 0; i < adev->num_ip_blocks; i++) {
2799 if (!adev->ip_blocks[i].status.valid)
2801 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
2802 adev->ip_blocks[i].status.hang =
2803 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
2804 if (adev->ip_blocks[i].status.hang) {
2805 DRM_INFO("IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
2813 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
2815 * @adev: amdgpu_device pointer
2817 * The list of all the hardware IPs that make up the asic is walked and the
2818 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
2819 * handles any IP specific hardware or software state changes that are
2820 * necessary for a soft reset to succeed.
2821 * Returns 0 on success, negative error code on failure.
2823 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
2827 for (i = 0; i < adev->num_ip_blocks; i++) {
2828 if (!adev->ip_blocks[i].status.valid)
2830 if (adev->ip_blocks[i].status.hang &&
2831 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
2832 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
2842 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
2844 * @adev: amdgpu_device pointer
2846 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
2847 * reset is necessary to recover.
2848 * Returns true if a full asic reset is required, false if not.
2850 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
2854 if (amdgpu_asic_need_full_reset(adev))
2857 for (i = 0; i < adev->num_ip_blocks; i++) {
2858 if (!adev->ip_blocks[i].status.valid)
2860 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
2861 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
2862 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
2863 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
2864 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
2865 if (adev->ip_blocks[i].status.hang) {
2866 DRM_INFO("Some block need full reset!\n");
2875 * amdgpu_device_ip_soft_reset - do a soft reset
2877 * @adev: amdgpu_device pointer
2879 * The list of all the hardware IPs that make up the asic is walked and the
2880 * soft_reset callbacks are run if the block is hung. soft_reset handles any
2881 * IP specific hardware or software state changes that are necessary to soft
2883 * Returns 0 on success, negative error code on failure.
2885 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
2889 for (i = 0; i < adev->num_ip_blocks; i++) {
2890 if (!adev->ip_blocks[i].status.valid)
2892 if (adev->ip_blocks[i].status.hang &&
2893 adev->ip_blocks[i].version->funcs->soft_reset) {
2894 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
2904 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
2906 * @adev: amdgpu_device pointer
2908 * The list of all the hardware IPs that make up the asic is walked and the
2909 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
2910 * handles any IP specific hardware or software state changes that are
2911 * necessary after the IP has been soft reset.
2912 * Returns 0 on success, negative error code on failure.
2914 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
2918 for (i = 0; i < adev->num_ip_blocks; i++) {
2919 if (!adev->ip_blocks[i].status.valid)
2921 if (adev->ip_blocks[i].status.hang &&
2922 adev->ip_blocks[i].version->funcs->post_soft_reset)
2923 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
2932 * amdgpu_device_recover_vram_from_shadow - restore shadowed VRAM buffers
2934 * @adev: amdgpu_device pointer
2935 * @ring: amdgpu_ring for the engine handling the buffer operations
2936 * @bo: amdgpu_bo buffer whose shadow is being restored
2937 * @fence: dma_fence associated with the operation
2939 * Restores the VRAM buffer contents from the shadow in GTT. Used to
2940 * restore things like GPUVM page tables after a GPU reset where
2941 * the contents of VRAM might be lost.
2942 * Returns 0 on success, negative error code on failure.
2944 static int amdgpu_device_recover_vram_from_shadow(struct amdgpu_device *adev,
2945 struct amdgpu_ring *ring,
2946 struct amdgpu_bo *bo,
2947 struct dma_fence **fence)
2955 r = amdgpu_bo_reserve(bo, true);
2958 domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
2959 /* if bo has been evicted, then no need to recover */
2960 if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
2961 r = amdgpu_bo_validate(bo->shadow);
2963 DRM_ERROR("bo validate failed!\n");
2967 r = amdgpu_bo_restore_from_shadow(adev, ring, bo,
2970 DRM_ERROR("recover page table failed!\n");
2975 amdgpu_bo_unreserve(bo);
2980 * amdgpu_device_handle_vram_lost - Handle the loss of VRAM contents
2982 * @adev: amdgpu_device pointer
2984 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
2985 * restore things like GPUVM page tables after a GPU reset where
2986 * the contents of VRAM might be lost.
2987 * Returns 0 on success, 1 on failure.
2989 static int amdgpu_device_handle_vram_lost(struct amdgpu_device *adev)
2991 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
2992 struct amdgpu_bo *bo, *tmp;
2993 struct dma_fence *fence = NULL, *next = NULL;
2998 if (amdgpu_sriov_runtime(adev))
2999 tmo = msecs_to_jiffies(amdgpu_lockup_timeout);
3001 tmo = msecs_to_jiffies(100);
3003 DRM_INFO("recover vram bo from shadow start\n");
3004 mutex_lock(&adev->shadow_list_lock);
3005 list_for_each_entry_safe(bo, tmp, &adev->shadow_list, shadow_list) {
3007 amdgpu_device_recover_vram_from_shadow(adev, ring, bo, &next);
3009 r = dma_fence_wait_timeout(fence, false, tmo);
3011 pr_err("wait fence %p[%d] timeout\n", fence, i);
3013 pr_err("wait fence %p[%d] interrupted\n", fence, i);
3015 dma_fence_put(fence);
3022 dma_fence_put(fence);
3025 mutex_unlock(&adev->shadow_list_lock);
3028 r = dma_fence_wait_timeout(fence, false, tmo);
3030 pr_err("wait fence %p[%d] timeout\n", fence, i);
3032 pr_err("wait fence %p[%d] interrupted\n", fence, i);
3035 dma_fence_put(fence);
3038 DRM_INFO("recover vram bo from shadow done\n");
3040 DRM_ERROR("recover vram bo from shadow failed\n");
3042 return (r > 0) ? 0 : 1;
3046 * amdgpu_device_reset - reset ASIC/GPU for bare-metal or passthrough
3048 * @adev: amdgpu device pointer
3050 * attempt to do soft-reset or full-reset and reinitialize Asic
3051 * return 0 means successed otherwise failed
3053 static int amdgpu_device_reset(struct amdgpu_device *adev)
3055 bool need_full_reset, vram_lost = 0;
3058 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
3060 if (!need_full_reset) {
3061 amdgpu_device_ip_pre_soft_reset(adev);
3062 r = amdgpu_device_ip_soft_reset(adev);
3063 amdgpu_device_ip_post_soft_reset(adev);
3064 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
3065 DRM_INFO("soft reset failed, will fallback to full reset!\n");
3066 need_full_reset = true;
3070 if (need_full_reset) {
3071 r = amdgpu_device_ip_suspend(adev);
3074 r = amdgpu_asic_reset(adev);
3076 amdgpu_atom_asic_init(adev->mode_info.atom_context);
3079 dev_info(adev->dev, "GPU reset succeeded, trying to resume\n");
3080 r = amdgpu_device_ip_resume_phase1(adev);
3084 vram_lost = amdgpu_device_check_vram_lost(adev);
3086 DRM_ERROR("VRAM is lost!\n");
3087 atomic_inc(&adev->vram_lost_counter);
3090 r = amdgpu_gtt_mgr_recover(
3091 &adev->mman.bdev.man[TTM_PL_TT]);
3095 r = amdgpu_device_ip_resume_phase2(adev);
3100 amdgpu_device_fill_reset_magic(adev);
3106 amdgpu_irq_gpu_reset_resume_helper(adev);
3107 r = amdgpu_ib_ring_tests(adev);
3109 dev_err(adev->dev, "ib ring test failed (%d).\n", r);
3110 r = amdgpu_device_ip_suspend(adev);
3111 need_full_reset = true;
3116 if (!r && ((need_full_reset && !(adev->flags & AMD_IS_APU)) || vram_lost))
3117 r = amdgpu_device_handle_vram_lost(adev);
3123 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
3125 * @adev: amdgpu device pointer
3127 * do VF FLR and reinitialize Asic
3128 * return 0 means successed otherwise failed
3130 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
3131 bool from_hypervisor)
3135 if (from_hypervisor)
3136 r = amdgpu_virt_request_full_gpu(adev, true);
3138 r = amdgpu_virt_reset_gpu(adev);
3142 /* Resume IP prior to SMC */
3143 r = amdgpu_device_ip_reinit_early_sriov(adev);
3147 /* we need recover gart prior to run SMC/CP/SDMA resume */
3148 amdgpu_gtt_mgr_recover(&adev->mman.bdev.man[TTM_PL_TT]);
3150 /* now we are okay to resume SMC/CP/SDMA */
3151 r = amdgpu_device_ip_reinit_late_sriov(adev);
3155 amdgpu_irq_gpu_reset_resume_helper(adev);
3156 r = amdgpu_ib_ring_tests(adev);
3159 amdgpu_virt_release_full_gpu(adev, true);
3160 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
3161 atomic_inc(&adev->vram_lost_counter);
3162 r = amdgpu_device_handle_vram_lost(adev);
3169 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
3171 * @adev: amdgpu device pointer
3172 * @job: which job trigger hang
3173 * @force forces reset regardless of amdgpu_gpu_recovery
3175 * Attempt to reset the GPU if it has hung (all asics).
3176 * Returns 0 for success or an error on failure.
3178 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
3179 struct amdgpu_job *job, bool force)
3183 if (!force && !amdgpu_device_ip_check_soft_reset(adev)) {
3184 DRM_INFO("No hardware hang detected. Did some blocks stall?\n");
3188 if (!force && (amdgpu_gpu_recovery == 0 ||
3189 (amdgpu_gpu_recovery == -1 && !amdgpu_sriov_vf(adev)))) {
3190 DRM_INFO("GPU recovery disabled.\n");
3194 dev_info(adev->dev, "GPU reset begin!\n");
3196 mutex_lock(&adev->lock_reset);
3197 atomic_inc(&adev->gpu_reset_counter);
3198 adev->in_gpu_reset = 1;
3201 resched = ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
3203 /* block all schedulers and reset given job's ring */
3204 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
3205 struct amdgpu_ring *ring = adev->rings[i];
3207 if (!ring || !ring->sched.thread)
3210 kthread_park(ring->sched.thread);
3212 if (job && job->ring->idx != i)
3215 drm_sched_hw_job_reset(&ring->sched, &job->base);
3217 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
3218 amdgpu_fence_driver_force_completion(ring);
3221 if (amdgpu_sriov_vf(adev))
3222 r = amdgpu_device_reset_sriov(adev, job ? false : true);
3224 r = amdgpu_device_reset(adev);
3226 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
3227 struct amdgpu_ring *ring = adev->rings[i];
3229 if (!ring || !ring->sched.thread)
3232 /* only need recovery sched of the given job's ring
3233 * or all rings (in the case @job is NULL)
3234 * after above amdgpu_reset accomplished
3236 if ((!job || job->ring->idx == i) && !r)
3237 drm_sched_job_recovery(&ring->sched);
3239 kthread_unpark(ring->sched.thread);
3242 if (!amdgpu_device_has_dc_support(adev)) {
3243 drm_helper_resume_force_mode(adev->ddev);
3246 ttm_bo_unlock_delayed_workqueue(&adev->mman.bdev, resched);
3249 /* bad news, how to tell it to userspace ? */
3250 dev_info(adev->dev, "GPU reset(%d) failed\n", atomic_read(&adev->gpu_reset_counter));
3251 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
3253 dev_info(adev->dev, "GPU reset(%d) successed!\n",atomic_read(&adev->gpu_reset_counter));
3256 amdgpu_vf_error_trans_all(adev);
3257 adev->in_gpu_reset = 0;
3258 mutex_unlock(&adev->lock_reset);
3263 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
3265 * @adev: amdgpu_device pointer
3267 * Fetchs and stores in the driver the PCIE capabilities (gen speed
3268 * and lanes) of the slot the device is in. Handles APUs and
3269 * virtualized environments where PCIE config space may not be available.
3271 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
3276 if (amdgpu_pcie_gen_cap)
3277 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
3279 if (amdgpu_pcie_lane_cap)
3280 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
3282 /* covers APUs as well */
3283 if (pci_is_root_bus(adev->pdev->bus)) {
3284 if (adev->pm.pcie_gen_mask == 0)
3285 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
3286 if (adev->pm.pcie_mlw_mask == 0)
3287 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
3291 if (adev->pm.pcie_gen_mask == 0) {
3292 ret = drm_pcie_get_speed_cap_mask(adev->ddev, &mask);
3294 adev->pm.pcie_gen_mask = (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
3295 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
3296 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
3298 if (mask & DRM_PCIE_SPEED_25)
3299 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
3300 if (mask & DRM_PCIE_SPEED_50)
3301 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2;
3302 if (mask & DRM_PCIE_SPEED_80)
3303 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3;
3305 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
3308 if (adev->pm.pcie_mlw_mask == 0) {
3309 ret = drm_pcie_get_max_link_width(adev->ddev, &mask);
3313 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
3314 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
3315 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
3316 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3317 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3318 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3319 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3322 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
3323 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
3324 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3325 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3326 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3327 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3330 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
3331 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3332 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3333 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3334 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3337 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
3338 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3339 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3340 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3343 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
3344 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3345 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3348 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
3349 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
3352 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
3358 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;