2 * Copyright © 2016 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
25 #include <linux/console.h>
26 #include <linux/vgaarb.h>
27 #include <linux/vga_switcheroo.h>
30 #include "i915_selftest.h"
32 #define PLATFORM(x) .platform = (x), .platform_mask = BIT(x)
33 #define GEN(x) .gen = (x), .gen_mask = BIT((x) - 1)
35 #define GEN_DEFAULT_PIPEOFFSETS \
36 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
37 PIPE_C_OFFSET, PIPE_EDP_OFFSET }, \
38 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
39 TRANSCODER_C_OFFSET, TRANSCODER_EDP_OFFSET }, \
40 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET }
42 #define GEN_CHV_PIPEOFFSETS \
43 .pipe_offsets = { PIPE_A_OFFSET, PIPE_B_OFFSET, \
44 CHV_PIPE_C_OFFSET }, \
45 .trans_offsets = { TRANSCODER_A_OFFSET, TRANSCODER_B_OFFSET, \
46 CHV_TRANSCODER_C_OFFSET, }, \
47 .palette_offsets = { PALETTE_A_OFFSET, PALETTE_B_OFFSET, \
48 CHV_PALETTE_C_OFFSET }
50 #define CURSOR_OFFSETS \
51 .cursor_offsets = { CURSOR_A_OFFSET, CURSOR_B_OFFSET, CHV_CURSOR_C_OFFSET }
53 #define IVB_CURSOR_OFFSETS \
54 .cursor_offsets = { CURSOR_A_OFFSET, IVB_CURSOR_B_OFFSET, IVB_CURSOR_C_OFFSET }
57 .color = { .degamma_lut_size = 512, .gamma_lut_size = 512 }
59 .color = { .degamma_lut_size = 65, .gamma_lut_size = 257 }
61 .color = { .degamma_lut_size = 0, .gamma_lut_size = 1024 }
63 /* Keep in gen based order, and chronological order within a gen */
65 #define GEN_DEFAULT_PAGE_SIZES \
66 .page_sizes = I915_GTT_PAGE_SIZE_4K
68 #define GEN2_FEATURES \
71 .has_overlay = 1, .overlay_needs_physical = 1, \
72 .has_gmch_display = 1, \
73 .hws_needs_physical = 1, \
74 .unfenced_needs_alignment = 1, \
75 .ring_mask = RENDER_RING, \
77 GEN_DEFAULT_PIPEOFFSETS, \
78 GEN_DEFAULT_PAGE_SIZES, \
81 static const struct intel_device_info intel_i830_info = {
84 .is_mobile = 1, .cursor_needs_physical = 1,
85 .num_pipes = 2, /* legal, last one wins */
88 static const struct intel_device_info intel_i845g_info = {
90 PLATFORM(INTEL_I845G),
93 static const struct intel_device_info intel_i85x_info = {
97 .num_pipes = 2, /* legal, last one wins */
98 .cursor_needs_physical = 1,
102 static const struct intel_device_info intel_i865g_info = {
104 PLATFORM(INTEL_I865G),
107 #define GEN3_FEATURES \
110 .has_gmch_display = 1, \
111 .ring_mask = RENDER_RING, \
113 GEN_DEFAULT_PIPEOFFSETS, \
114 GEN_DEFAULT_PAGE_SIZES, \
117 static const struct intel_device_info intel_i915g_info = {
119 PLATFORM(INTEL_I915G),
120 .cursor_needs_physical = 1,
121 .has_overlay = 1, .overlay_needs_physical = 1,
122 .hws_needs_physical = 1,
123 .unfenced_needs_alignment = 1,
126 static const struct intel_device_info intel_i915gm_info = {
128 PLATFORM(INTEL_I915GM),
130 .cursor_needs_physical = 1,
131 .has_overlay = 1, .overlay_needs_physical = 1,
134 .hws_needs_physical = 1,
135 .unfenced_needs_alignment = 1,
138 static const struct intel_device_info intel_i945g_info = {
140 PLATFORM(INTEL_I945G),
141 .has_hotplug = 1, .cursor_needs_physical = 1,
142 .has_overlay = 1, .overlay_needs_physical = 1,
143 .hws_needs_physical = 1,
144 .unfenced_needs_alignment = 1,
147 static const struct intel_device_info intel_i945gm_info = {
149 PLATFORM(INTEL_I945GM),
151 .has_hotplug = 1, .cursor_needs_physical = 1,
152 .has_overlay = 1, .overlay_needs_physical = 1,
155 .hws_needs_physical = 1,
156 .unfenced_needs_alignment = 1,
159 static const struct intel_device_info intel_g33_info = {
166 static const struct intel_device_info intel_pineview_info = {
168 PLATFORM(INTEL_PINEVIEW),
174 #define GEN4_FEATURES \
178 .has_gmch_display = 1, \
179 .ring_mask = RENDER_RING, \
181 GEN_DEFAULT_PIPEOFFSETS, \
182 GEN_DEFAULT_PAGE_SIZES, \
185 static const struct intel_device_info intel_i965g_info = {
187 PLATFORM(INTEL_I965G),
189 .hws_needs_physical = 1,
193 static const struct intel_device_info intel_i965gm_info = {
195 PLATFORM(INTEL_I965GM),
196 .is_mobile = 1, .has_fbc = 1,
199 .hws_needs_physical = 1,
203 static const struct intel_device_info intel_g45_info = {
206 .ring_mask = RENDER_RING | BSD_RING,
209 static const struct intel_device_info intel_gm45_info = {
211 PLATFORM(INTEL_GM45),
212 .is_mobile = 1, .has_fbc = 1,
214 .ring_mask = RENDER_RING | BSD_RING,
217 #define GEN5_FEATURES \
221 .ring_mask = RENDER_RING | BSD_RING, \
223 /* ilk does support rc6, but we do not implement [power] contexts */ \
225 GEN_DEFAULT_PIPEOFFSETS, \
226 GEN_DEFAULT_PAGE_SIZES, \
229 static const struct intel_device_info intel_ironlake_d_info = {
231 PLATFORM(INTEL_IRONLAKE),
234 static const struct intel_device_info intel_ironlake_m_info = {
236 PLATFORM(INTEL_IRONLAKE),
237 .is_mobile = 1, .has_fbc = 1,
240 #define GEN6_FEATURES \
245 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
249 .has_aliasing_ppgtt = 1, \
250 GEN_DEFAULT_PIPEOFFSETS, \
251 GEN_DEFAULT_PAGE_SIZES, \
254 #define SNB_D_PLATFORM \
256 PLATFORM(INTEL_SANDYBRIDGE)
258 static const struct intel_device_info intel_sandybridge_d_gt1_info = {
263 static const struct intel_device_info intel_sandybridge_d_gt2_info = {
268 #define SNB_M_PLATFORM \
270 PLATFORM(INTEL_SANDYBRIDGE), \
274 static const struct intel_device_info intel_sandybridge_m_gt1_info = {
279 static const struct intel_device_info intel_sandybridge_m_gt2_info = {
284 #define GEN7_FEATURES \
289 .ring_mask = RENDER_RING | BSD_RING | BLT_RING, \
293 .has_aliasing_ppgtt = 1, \
294 .has_full_ppgtt = 1, \
295 GEN_DEFAULT_PIPEOFFSETS, \
296 GEN_DEFAULT_PAGE_SIZES, \
299 #define IVB_D_PLATFORM \
301 PLATFORM(INTEL_IVYBRIDGE), \
304 static const struct intel_device_info intel_ivybridge_d_gt1_info = {
309 static const struct intel_device_info intel_ivybridge_d_gt2_info = {
314 #define IVB_M_PLATFORM \
316 PLATFORM(INTEL_IVYBRIDGE), \
320 static const struct intel_device_info intel_ivybridge_m_gt1_info = {
325 static const struct intel_device_info intel_ivybridge_m_gt2_info = {
330 static const struct intel_device_info intel_ivybridge_q_info = {
332 PLATFORM(INTEL_IVYBRIDGE),
334 .num_pipes = 0, /* legal, last one wins */
338 static const struct intel_device_info intel_valleyview_info = {
339 PLATFORM(INTEL_VALLEYVIEW),
346 .has_gmch_display = 1,
348 .has_aliasing_ppgtt = 1,
351 .ring_mask = RENDER_RING | BSD_RING | BLT_RING,
352 .display_mmio_offset = VLV_DISPLAY_BASE,
353 GEN_DEFAULT_PAGE_SIZES,
354 GEN_DEFAULT_PIPEOFFSETS,
358 #define G75_FEATURES \
360 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
364 .has_resource_streamer = 1, \
366 .has_rc6p = 0 /* RC6p removed-by HSW */, \
369 #define HSW_PLATFORM \
371 PLATFORM(INTEL_HASWELL), \
374 static const struct intel_device_info intel_haswell_gt1_info = {
379 static const struct intel_device_info intel_haswell_gt2_info = {
384 static const struct intel_device_info intel_haswell_gt3_info = {
389 #define GEN8_FEATURES \
393 .page_sizes = I915_GTT_PAGE_SIZE_4K | \
394 I915_GTT_PAGE_SIZE_2M, \
395 .has_logical_ring_contexts = 1, \
396 .has_full_48bit_ppgtt = 1, \
397 .has_64bit_reloc = 1, \
398 .has_reset_engine = 1
400 #define BDW_PLATFORM \
402 PLATFORM(INTEL_BROADWELL)
404 static const struct intel_device_info intel_broadwell_gt1_info = {
409 static const struct intel_device_info intel_broadwell_gt2_info = {
414 static const struct intel_device_info intel_broadwell_rsvd_info = {
417 /* According to the device ID those devices are GT3, they were
418 * previously treated as not GT3, keep it like that.
422 static const struct intel_device_info intel_broadwell_gt3_info = {
425 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
428 static const struct intel_device_info intel_cherryview_info = {
429 PLATFORM(INTEL_CHERRYVIEW),
434 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING,
435 .has_64bit_reloc = 1,
438 .has_resource_streamer = 1,
440 .has_logical_ring_contexts = 1,
441 .has_gmch_display = 1,
442 .has_aliasing_ppgtt = 1,
444 .has_reset_engine = 1,
446 .display_mmio_offset = VLV_DISPLAY_BASE,
447 GEN_DEFAULT_PAGE_SIZES,
453 #define GEN9_DEFAULT_PAGE_SIZES \
454 .page_sizes = I915_GTT_PAGE_SIZE_4K | \
455 I915_GTT_PAGE_SIZE_64K | \
456 I915_GTT_PAGE_SIZE_2M
458 #define GEN9_FEATURES \
461 GEN9_DEFAULT_PAGE_SIZES, \
462 .has_logical_ring_preemption = 1, \
468 #define SKL_PLATFORM \
470 PLATFORM(INTEL_SKYLAKE)
472 static const struct intel_device_info intel_skylake_gt1_info = {
477 static const struct intel_device_info intel_skylake_gt2_info = {
482 #define SKL_GT3_PLUS_PLATFORM \
484 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING
487 static const struct intel_device_info intel_skylake_gt3_info = {
488 SKL_GT3_PLUS_PLATFORM,
492 static const struct intel_device_info intel_skylake_gt4_info = {
493 SKL_GT3_PLUS_PLATFORM,
497 #define GEN9_LP_FEATURES \
501 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING, \
503 .has_64bit_reloc = 1, \
508 .has_runtime_pm = 1, \
509 .has_pooled_eu = 0, \
511 .has_resource_streamer = 1, \
514 .has_logical_ring_contexts = 1, \
515 .has_logical_ring_preemption = 1, \
517 .has_aliasing_ppgtt = 1, \
518 .has_full_ppgtt = 1, \
519 .has_full_48bit_ppgtt = 1, \
520 .has_reset_engine = 1, \
523 GEN9_DEFAULT_PAGE_SIZES, \
524 GEN_DEFAULT_PIPEOFFSETS, \
525 IVB_CURSOR_OFFSETS, \
528 static const struct intel_device_info intel_broxton_info = {
530 PLATFORM(INTEL_BROXTON),
534 static const struct intel_device_info intel_geminilake_info = {
536 PLATFORM(INTEL_GEMINILAKE),
541 #define KBL_PLATFORM \
543 PLATFORM(INTEL_KABYLAKE)
545 static const struct intel_device_info intel_kabylake_gt1_info = {
550 static const struct intel_device_info intel_kabylake_gt2_info = {
555 static const struct intel_device_info intel_kabylake_gt3_info = {
558 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
561 #define CFL_PLATFORM \
563 PLATFORM(INTEL_COFFEELAKE)
565 static const struct intel_device_info intel_coffeelake_gt1_info = {
570 static const struct intel_device_info intel_coffeelake_gt2_info = {
575 static const struct intel_device_info intel_coffeelake_gt3_info = {
578 .ring_mask = RENDER_RING | BSD_RING | BLT_RING | VEBOX_RING | BSD2_RING,
581 #define GEN10_FEATURES \
587 static const struct intel_device_info intel_cannonlake_info = {
589 PLATFORM(INTEL_CANNONLAKE),
593 #define GEN11_FEATURES \
598 .has_logical_ring_elsq = 1
600 static const struct intel_device_info intel_icelake_11_info = {
602 PLATFORM(INTEL_ICELAKE),
603 .is_alpha_support = 1,
604 .has_resource_streamer = 0,
605 .ring_mask = RENDER_RING | BLT_RING | VEBOX_RING | BSD_RING | BSD3_RING,
612 * Make sure any device matches here are from most specific to most
613 * general. For example, since the Quanta match is based on the subsystem
614 * and subvendor IDs, we need it to come before the more general IVB
615 * PCI ID matches, otherwise we'll use the wrong info struct above.
617 static const struct pci_device_id pciidlist[] = {
618 INTEL_I830_IDS(&intel_i830_info),
619 INTEL_I845G_IDS(&intel_i845g_info),
620 INTEL_I85X_IDS(&intel_i85x_info),
621 INTEL_I865G_IDS(&intel_i865g_info),
622 INTEL_I915G_IDS(&intel_i915g_info),
623 INTEL_I915GM_IDS(&intel_i915gm_info),
624 INTEL_I945G_IDS(&intel_i945g_info),
625 INTEL_I945GM_IDS(&intel_i945gm_info),
626 INTEL_I965G_IDS(&intel_i965g_info),
627 INTEL_G33_IDS(&intel_g33_info),
628 INTEL_I965GM_IDS(&intel_i965gm_info),
629 INTEL_GM45_IDS(&intel_gm45_info),
630 INTEL_G45_IDS(&intel_g45_info),
631 INTEL_PINEVIEW_IDS(&intel_pineview_info),
632 INTEL_IRONLAKE_D_IDS(&intel_ironlake_d_info),
633 INTEL_IRONLAKE_M_IDS(&intel_ironlake_m_info),
634 INTEL_SNB_D_GT1_IDS(&intel_sandybridge_d_gt1_info),
635 INTEL_SNB_D_GT2_IDS(&intel_sandybridge_d_gt2_info),
636 INTEL_SNB_M_GT1_IDS(&intel_sandybridge_m_gt1_info),
637 INTEL_SNB_M_GT2_IDS(&intel_sandybridge_m_gt2_info),
638 INTEL_IVB_Q_IDS(&intel_ivybridge_q_info), /* must be first IVB */
639 INTEL_IVB_M_GT1_IDS(&intel_ivybridge_m_gt1_info),
640 INTEL_IVB_M_GT2_IDS(&intel_ivybridge_m_gt2_info),
641 INTEL_IVB_D_GT1_IDS(&intel_ivybridge_d_gt1_info),
642 INTEL_IVB_D_GT2_IDS(&intel_ivybridge_d_gt2_info),
643 INTEL_HSW_GT1_IDS(&intel_haswell_gt1_info),
644 INTEL_HSW_GT2_IDS(&intel_haswell_gt2_info),
645 INTEL_HSW_GT3_IDS(&intel_haswell_gt3_info),
646 INTEL_VLV_IDS(&intel_valleyview_info),
647 INTEL_BDW_GT1_IDS(&intel_broadwell_gt1_info),
648 INTEL_BDW_GT2_IDS(&intel_broadwell_gt2_info),
649 INTEL_BDW_GT3_IDS(&intel_broadwell_gt3_info),
650 INTEL_BDW_RSVD_IDS(&intel_broadwell_rsvd_info),
651 INTEL_CHV_IDS(&intel_cherryview_info),
652 INTEL_SKL_GT1_IDS(&intel_skylake_gt1_info),
653 INTEL_SKL_GT2_IDS(&intel_skylake_gt2_info),
654 INTEL_SKL_GT3_IDS(&intel_skylake_gt3_info),
655 INTEL_SKL_GT4_IDS(&intel_skylake_gt4_info),
656 INTEL_BXT_IDS(&intel_broxton_info),
657 INTEL_GLK_IDS(&intel_geminilake_info),
658 INTEL_KBL_GT1_IDS(&intel_kabylake_gt1_info),
659 INTEL_KBL_GT2_IDS(&intel_kabylake_gt2_info),
660 INTEL_KBL_GT3_IDS(&intel_kabylake_gt3_info),
661 INTEL_KBL_GT4_IDS(&intel_kabylake_gt3_info),
662 INTEL_CFL_S_GT1_IDS(&intel_coffeelake_gt1_info),
663 INTEL_CFL_S_GT2_IDS(&intel_coffeelake_gt2_info),
664 INTEL_CFL_H_GT2_IDS(&intel_coffeelake_gt2_info),
665 INTEL_CFL_U_GT1_IDS(&intel_coffeelake_gt1_info),
666 INTEL_CFL_U_GT2_IDS(&intel_coffeelake_gt2_info),
667 INTEL_CFL_U_GT3_IDS(&intel_coffeelake_gt3_info),
668 INTEL_CNL_IDS(&intel_cannonlake_info),
669 INTEL_ICL_11_IDS(&intel_icelake_11_info),
672 MODULE_DEVICE_TABLE(pci, pciidlist);
674 static void i915_pci_remove(struct pci_dev *pdev)
676 struct drm_device *dev = pci_get_drvdata(pdev);
678 i915_driver_unload(dev);
682 static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
684 struct intel_device_info *intel_info =
685 (struct intel_device_info *) ent->driver_data;
688 if (IS_ALPHA_SUPPORT(intel_info) && !i915_modparams.alpha_support) {
689 DRM_INFO("The driver support for your hardware in this kernel version is alpha quality\n"
690 "See CONFIG_DRM_I915_ALPHA_SUPPORT or i915.alpha_support module parameter\n"
691 "to enable support in this kernel version, or check for kernel updates.\n");
695 /* Only bind to function 0 of the device. Early generations
696 * used function 1 as a placeholder for multi-head. This causes
697 * us confusion instead, especially on the systems where both
698 * functions have the same PCI-ID!
700 if (PCI_FUNC(pdev->devfn))
704 * apple-gmux is needed on dual GPU MacBook Pro
705 * to probe the panel if we're the inactive GPU.
707 if (vga_switcheroo_client_probe_defer(pdev))
708 return -EPROBE_DEFER;
710 err = i915_driver_load(pdev, ent);
714 err = i915_live_selftests(pdev);
716 i915_pci_remove(pdev);
717 return err > 0 ? -ENOTTY : err;
723 static struct pci_driver i915_pci_driver = {
725 .id_table = pciidlist,
726 .probe = i915_pci_probe,
727 .remove = i915_pci_remove,
728 .driver.pm = &i915_pm_ops,
731 static int __init i915_init(void)
736 err = i915_mock_selftests();
738 return err > 0 ? 0 : err;
741 * Enable KMS by default, unless explicitly overriden by
742 * either the i915.modeset prarameter or by the
743 * vga_text_mode_force boot option.
746 if (i915_modparams.modeset == 0)
749 if (vgacon_text_force() && i915_modparams.modeset == -1)
753 /* Silently fail loading to not upset userspace. */
754 DRM_DEBUG_DRIVER("KMS disabled.\n");
758 return pci_register_driver(&i915_pci_driver);
761 static void __exit i915_exit(void)
763 if (!i915_pci_driver.driver.owner)
766 pci_unregister_driver(&i915_pci_driver);
769 module_init(i915_init);
770 module_exit(i915_exit);
772 MODULE_AUTHOR("Tungsten Graphics, Inc.");
773 MODULE_AUTHOR("Intel Corporation");
775 MODULE_DESCRIPTION(DRIVER_DESC);
776 MODULE_LICENSE("GPL and additional rights");