2 * Copyright © 2008 Intel Corporation
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
29 #include <linux/debugfs.h>
30 #include <linux/sort.h>
31 #include <linux/sched/mm.h>
32 #include "intel_drv.h"
33 #include "intel_guc_submission.h"
35 static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
37 return to_i915(node->minor->dev);
40 static int i915_capabilities(struct seq_file *m, void *data)
42 struct drm_i915_private *dev_priv = node_to_i915(m->private);
43 const struct intel_device_info *info = INTEL_INFO(dev_priv);
44 struct drm_printer p = drm_seq_file_printer(m);
46 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
47 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
48 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
50 intel_device_info_dump_flags(info, &p);
51 intel_device_info_dump_runtime(info, &p);
52 intel_driver_caps_print(&dev_priv->caps, &p);
54 kernel_param_lock(THIS_MODULE);
55 i915_params_dump(&i915_modparams, &p);
56 kernel_param_unlock(THIS_MODULE);
61 static char get_active_flag(struct drm_i915_gem_object *obj)
63 return i915_gem_object_is_active(obj) ? '*' : ' ';
66 static char get_pin_flag(struct drm_i915_gem_object *obj)
68 return obj->pin_global ? 'p' : ' ';
71 static char get_tiling_flag(struct drm_i915_gem_object *obj)
73 switch (i915_gem_object_get_tiling(obj)) {
75 case I915_TILING_NONE: return ' ';
76 case I915_TILING_X: return 'X';
77 case I915_TILING_Y: return 'Y';
81 static char get_global_flag(struct drm_i915_gem_object *obj)
83 return obj->userfault_count ? 'g' : ' ';
86 static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
88 return obj->mm.mapping ? 'M' : ' ';
91 static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
96 for_each_ggtt_vma(vma, obj) {
97 if (drm_mm_node_allocated(&vma->node))
98 size += vma->node.size;
105 stringify_page_sizes(unsigned int page_sizes, char *buf, size_t len)
109 switch (page_sizes) {
112 case I915_GTT_PAGE_SIZE_4K:
114 case I915_GTT_PAGE_SIZE_64K:
116 case I915_GTT_PAGE_SIZE_2M:
122 if (page_sizes & I915_GTT_PAGE_SIZE_2M)
123 x += snprintf(buf + x, len - x, "2M, ");
124 if (page_sizes & I915_GTT_PAGE_SIZE_64K)
125 x += snprintf(buf + x, len - x, "64K, ");
126 if (page_sizes & I915_GTT_PAGE_SIZE_4K)
127 x += snprintf(buf + x, len - x, "4K, ");
135 describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
137 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
138 struct intel_engine_cs *engine;
139 struct i915_vma *vma;
140 unsigned int frontbuffer_bits;
143 lockdep_assert_held(&obj->base.dev->struct_mutex);
145 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
147 get_active_flag(obj),
149 get_tiling_flag(obj),
150 get_global_flag(obj),
151 get_pin_mapped_flag(obj),
152 obj->base.size / 1024,
155 i915_cache_level_str(dev_priv, obj->cache_level),
156 obj->mm.dirty ? " dirty" : "",
157 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
159 seq_printf(m, " (name: %d)", obj->base.name);
160 list_for_each_entry(vma, &obj->vma_list, obj_link) {
161 if (i915_vma_is_pinned(vma))
164 seq_printf(m, " (pinned x %d)", pin_count);
166 seq_printf(m, " (global)");
167 list_for_each_entry(vma, &obj->vma_list, obj_link) {
168 if (!drm_mm_node_allocated(&vma->node))
171 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx, pages: %s",
172 i915_vma_is_ggtt(vma) ? "g" : "pp",
173 vma->node.start, vma->node.size,
174 stringify_page_sizes(vma->page_sizes.gtt, NULL, 0));
175 if (i915_vma_is_ggtt(vma)) {
176 switch (vma->ggtt_view.type) {
177 case I915_GGTT_VIEW_NORMAL:
178 seq_puts(m, ", normal");
181 case I915_GGTT_VIEW_PARTIAL:
182 seq_printf(m, ", partial [%08llx+%x]",
183 vma->ggtt_view.partial.offset << PAGE_SHIFT,
184 vma->ggtt_view.partial.size << PAGE_SHIFT);
187 case I915_GGTT_VIEW_ROTATED:
188 seq_printf(m, ", rotated [(%ux%u, stride=%u, offset=%u), (%ux%u, stride=%u, offset=%u)]",
189 vma->ggtt_view.rotated.plane[0].width,
190 vma->ggtt_view.rotated.plane[0].height,
191 vma->ggtt_view.rotated.plane[0].stride,
192 vma->ggtt_view.rotated.plane[0].offset,
193 vma->ggtt_view.rotated.plane[1].width,
194 vma->ggtt_view.rotated.plane[1].height,
195 vma->ggtt_view.rotated.plane[1].stride,
196 vma->ggtt_view.rotated.plane[1].offset);
200 MISSING_CASE(vma->ggtt_view.type);
205 seq_printf(m, " , fence: %d%s",
207 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
211 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
213 engine = i915_gem_object_last_write_engine(obj);
215 seq_printf(m, " (%s)", engine->name);
217 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
218 if (frontbuffer_bits)
219 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
222 static int obj_rank_by_stolen(const void *A, const void *B)
224 const struct drm_i915_gem_object *a =
225 *(const struct drm_i915_gem_object **)A;
226 const struct drm_i915_gem_object *b =
227 *(const struct drm_i915_gem_object **)B;
229 if (a->stolen->start < b->stolen->start)
231 if (a->stolen->start > b->stolen->start)
236 static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
238 struct drm_i915_private *dev_priv = node_to_i915(m->private);
239 struct drm_device *dev = &dev_priv->drm;
240 struct drm_i915_gem_object **objects;
241 struct drm_i915_gem_object *obj;
242 u64 total_obj_size, total_gtt_size;
243 unsigned long total, count, n;
246 total = READ_ONCE(dev_priv->mm.object_count);
247 objects = kvmalloc_array(total, sizeof(*objects), GFP_KERNEL);
251 ret = mutex_lock_interruptible(&dev->struct_mutex);
255 total_obj_size = total_gtt_size = count = 0;
257 spin_lock(&dev_priv->mm.obj_lock);
258 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
262 if (obj->stolen == NULL)
265 objects[count++] = obj;
266 total_obj_size += obj->base.size;
267 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
270 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
274 if (obj->stolen == NULL)
277 objects[count++] = obj;
278 total_obj_size += obj->base.size;
280 spin_unlock(&dev_priv->mm.obj_lock);
282 sort(objects, count, sizeof(*objects), obj_rank_by_stolen, NULL);
284 seq_puts(m, "Stolen:\n");
285 for (n = 0; n < count; n++) {
287 describe_obj(m, objects[n]);
290 seq_printf(m, "Total %lu objects, %llu bytes, %llu GTT size\n",
291 count, total_obj_size, total_gtt_size);
293 mutex_unlock(&dev->struct_mutex);
300 struct drm_i915_file_private *file_priv;
304 u64 active, inactive;
307 static int per_file_stats(int id, void *ptr, void *data)
309 struct drm_i915_gem_object *obj = ptr;
310 struct file_stats *stats = data;
311 struct i915_vma *vma;
313 lockdep_assert_held(&obj->base.dev->struct_mutex);
316 stats->total += obj->base.size;
317 if (!obj->bind_count)
318 stats->unbound += obj->base.size;
319 if (obj->base.name || obj->base.dma_buf)
320 stats->shared += obj->base.size;
322 list_for_each_entry(vma, &obj->vma_list, obj_link) {
323 if (!drm_mm_node_allocated(&vma->node))
326 if (i915_vma_is_ggtt(vma)) {
327 stats->global += vma->node.size;
329 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
331 if (ppgtt->base.file != stats->file_priv)
335 if (i915_vma_is_active(vma))
336 stats->active += vma->node.size;
338 stats->inactive += vma->node.size;
344 #define print_file_stats(m, name, stats) do { \
346 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
357 static void print_batch_pool_stats(struct seq_file *m,
358 struct drm_i915_private *dev_priv)
360 struct drm_i915_gem_object *obj;
361 struct file_stats stats;
362 struct intel_engine_cs *engine;
363 enum intel_engine_id id;
366 memset(&stats, 0, sizeof(stats));
368 for_each_engine(engine, dev_priv, id) {
369 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
370 list_for_each_entry(obj,
371 &engine->batch_pool.cache_list[j],
373 per_file_stats(0, obj, &stats);
377 print_file_stats(m, "[k]batch pool", stats);
380 static int per_file_ctx_stats(int idx, void *ptr, void *data)
382 struct i915_gem_context *ctx = ptr;
383 struct intel_engine_cs *engine;
384 enum intel_engine_id id;
386 for_each_engine(engine, ctx->i915, id) {
387 struct intel_context *ce = to_intel_context(ctx, engine);
390 per_file_stats(0, ce->state->obj, data);
392 per_file_stats(0, ce->ring->vma->obj, data);
398 static void print_context_stats(struct seq_file *m,
399 struct drm_i915_private *dev_priv)
401 struct drm_device *dev = &dev_priv->drm;
402 struct file_stats stats;
403 struct drm_file *file;
405 memset(&stats, 0, sizeof(stats));
407 mutex_lock(&dev->struct_mutex);
408 if (dev_priv->kernel_context)
409 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
411 list_for_each_entry(file, &dev->filelist, lhead) {
412 struct drm_i915_file_private *fpriv = file->driver_priv;
413 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
415 mutex_unlock(&dev->struct_mutex);
417 print_file_stats(m, "[k]contexts", stats);
420 static int i915_gem_object_info(struct seq_file *m, void *data)
422 struct drm_i915_private *dev_priv = node_to_i915(m->private);
423 struct drm_device *dev = &dev_priv->drm;
424 struct i915_ggtt *ggtt = &dev_priv->ggtt;
425 u32 count, mapped_count, purgeable_count, dpy_count, huge_count;
426 u64 size, mapped_size, purgeable_size, dpy_size, huge_size;
427 struct drm_i915_gem_object *obj;
428 unsigned int page_sizes = 0;
429 struct drm_file *file;
433 ret = mutex_lock_interruptible(&dev->struct_mutex);
437 seq_printf(m, "%u objects, %llu bytes\n",
438 dev_priv->mm.object_count,
439 dev_priv->mm.object_memory);
442 mapped_size = mapped_count = 0;
443 purgeable_size = purgeable_count = 0;
444 huge_size = huge_count = 0;
446 spin_lock(&dev_priv->mm.obj_lock);
447 list_for_each_entry(obj, &dev_priv->mm.unbound_list, mm.link) {
448 size += obj->base.size;
451 if (obj->mm.madv == I915_MADV_DONTNEED) {
452 purgeable_size += obj->base.size;
456 if (obj->mm.mapping) {
458 mapped_size += obj->base.size;
461 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
463 huge_size += obj->base.size;
464 page_sizes |= obj->mm.page_sizes.sg;
467 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
469 size = count = dpy_size = dpy_count = 0;
470 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
471 size += obj->base.size;
474 if (obj->pin_global) {
475 dpy_size += obj->base.size;
479 if (obj->mm.madv == I915_MADV_DONTNEED) {
480 purgeable_size += obj->base.size;
484 if (obj->mm.mapping) {
486 mapped_size += obj->base.size;
489 if (obj->mm.page_sizes.sg > I915_GTT_PAGE_SIZE) {
491 huge_size += obj->base.size;
492 page_sizes |= obj->mm.page_sizes.sg;
495 spin_unlock(&dev_priv->mm.obj_lock);
497 seq_printf(m, "%u bound objects, %llu bytes\n",
499 seq_printf(m, "%u purgeable objects, %llu bytes\n",
500 purgeable_count, purgeable_size);
501 seq_printf(m, "%u mapped objects, %llu bytes\n",
502 mapped_count, mapped_size);
503 seq_printf(m, "%u huge-paged objects (%s) %llu bytes\n",
505 stringify_page_sizes(page_sizes, buf, sizeof(buf)),
507 seq_printf(m, "%u display objects (globally pinned), %llu bytes\n",
508 dpy_count, dpy_size);
510 seq_printf(m, "%llu [%pa] gtt total\n",
511 ggtt->base.total, &ggtt->mappable_end);
512 seq_printf(m, "Supported page sizes: %s\n",
513 stringify_page_sizes(INTEL_INFO(dev_priv)->page_sizes,
517 print_batch_pool_stats(m, dev_priv);
518 mutex_unlock(&dev->struct_mutex);
520 mutex_lock(&dev->filelist_mutex);
521 print_context_stats(m, dev_priv);
522 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
523 struct file_stats stats;
524 struct drm_i915_file_private *file_priv = file->driver_priv;
525 struct i915_request *request;
526 struct task_struct *task;
528 mutex_lock(&dev->struct_mutex);
530 memset(&stats, 0, sizeof(stats));
531 stats.file_priv = file->driver_priv;
532 spin_lock(&file->table_lock);
533 idr_for_each(&file->object_idr, per_file_stats, &stats);
534 spin_unlock(&file->table_lock);
536 * Although we have a valid reference on file->pid, that does
537 * not guarantee that the task_struct who called get_pid() is
538 * still alive (e.g. get_pid(current) => fork() => exit()).
539 * Therefore, we need to protect this ->comm access using RCU.
541 request = list_first_entry_or_null(&file_priv->mm.request_list,
545 task = pid_task(request && request->ctx->pid ?
546 request->ctx->pid : file->pid,
548 print_file_stats(m, task ? task->comm : "<unknown>", stats);
551 mutex_unlock(&dev->struct_mutex);
553 mutex_unlock(&dev->filelist_mutex);
558 static int i915_gem_gtt_info(struct seq_file *m, void *data)
560 struct drm_info_node *node = m->private;
561 struct drm_i915_private *dev_priv = node_to_i915(node);
562 struct drm_device *dev = &dev_priv->drm;
563 struct drm_i915_gem_object **objects;
564 struct drm_i915_gem_object *obj;
565 u64 total_obj_size, total_gtt_size;
566 unsigned long nobject, n;
569 nobject = READ_ONCE(dev_priv->mm.object_count);
570 objects = kvmalloc_array(nobject, sizeof(*objects), GFP_KERNEL);
574 ret = mutex_lock_interruptible(&dev->struct_mutex);
579 spin_lock(&dev_priv->mm.obj_lock);
580 list_for_each_entry(obj, &dev_priv->mm.bound_list, mm.link) {
581 objects[count++] = obj;
582 if (count == nobject)
585 spin_unlock(&dev_priv->mm.obj_lock);
587 total_obj_size = total_gtt_size = 0;
588 for (n = 0; n < count; n++) {
592 describe_obj(m, obj);
594 total_obj_size += obj->base.size;
595 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
598 mutex_unlock(&dev->struct_mutex);
600 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
601 count, total_obj_size, total_gtt_size);
607 static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
609 struct drm_i915_private *dev_priv = node_to_i915(m->private);
610 struct drm_device *dev = &dev_priv->drm;
611 struct drm_i915_gem_object *obj;
612 struct intel_engine_cs *engine;
613 enum intel_engine_id id;
617 ret = mutex_lock_interruptible(&dev->struct_mutex);
621 for_each_engine(engine, dev_priv, id) {
622 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
626 list_for_each_entry(obj,
627 &engine->batch_pool.cache_list[j],
630 seq_printf(m, "%s cache[%d]: %d objects\n",
631 engine->name, j, count);
633 list_for_each_entry(obj,
634 &engine->batch_pool.cache_list[j],
637 describe_obj(m, obj);
645 seq_printf(m, "total: %d\n", total);
647 mutex_unlock(&dev->struct_mutex);
652 static void gen8_display_interrupt_info(struct seq_file *m)
654 struct drm_i915_private *dev_priv = node_to_i915(m->private);
657 for_each_pipe(dev_priv, pipe) {
658 enum intel_display_power_domain power_domain;
660 power_domain = POWER_DOMAIN_PIPE(pipe);
661 if (!intel_display_power_get_if_enabled(dev_priv,
663 seq_printf(m, "Pipe %c power disabled\n",
667 seq_printf(m, "Pipe %c IMR:\t%08x\n",
669 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
670 seq_printf(m, "Pipe %c IIR:\t%08x\n",
672 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
673 seq_printf(m, "Pipe %c IER:\t%08x\n",
675 I915_READ(GEN8_DE_PIPE_IER(pipe)));
677 intel_display_power_put(dev_priv, power_domain);
680 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
681 I915_READ(GEN8_DE_PORT_IMR));
682 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
683 I915_READ(GEN8_DE_PORT_IIR));
684 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
685 I915_READ(GEN8_DE_PORT_IER));
687 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
688 I915_READ(GEN8_DE_MISC_IMR));
689 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
690 I915_READ(GEN8_DE_MISC_IIR));
691 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
692 I915_READ(GEN8_DE_MISC_IER));
694 seq_printf(m, "PCU interrupt mask:\t%08x\n",
695 I915_READ(GEN8_PCU_IMR));
696 seq_printf(m, "PCU interrupt identity:\t%08x\n",
697 I915_READ(GEN8_PCU_IIR));
698 seq_printf(m, "PCU interrupt enable:\t%08x\n",
699 I915_READ(GEN8_PCU_IER));
702 static int i915_interrupt_info(struct seq_file *m, void *data)
704 struct drm_i915_private *dev_priv = node_to_i915(m->private);
705 struct intel_engine_cs *engine;
706 enum intel_engine_id id;
709 intel_runtime_pm_get(dev_priv);
711 if (IS_CHERRYVIEW(dev_priv)) {
712 seq_printf(m, "Master Interrupt Control:\t%08x\n",
713 I915_READ(GEN8_MASTER_IRQ));
715 seq_printf(m, "Display IER:\t%08x\n",
717 seq_printf(m, "Display IIR:\t%08x\n",
719 seq_printf(m, "Display IIR_RW:\t%08x\n",
720 I915_READ(VLV_IIR_RW));
721 seq_printf(m, "Display IMR:\t%08x\n",
723 for_each_pipe(dev_priv, pipe) {
724 enum intel_display_power_domain power_domain;
726 power_domain = POWER_DOMAIN_PIPE(pipe);
727 if (!intel_display_power_get_if_enabled(dev_priv,
729 seq_printf(m, "Pipe %c power disabled\n",
734 seq_printf(m, "Pipe %c stat:\t%08x\n",
736 I915_READ(PIPESTAT(pipe)));
738 intel_display_power_put(dev_priv, power_domain);
741 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
742 seq_printf(m, "Port hotplug:\t%08x\n",
743 I915_READ(PORT_HOTPLUG_EN));
744 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
745 I915_READ(VLV_DPFLIPSTAT));
746 seq_printf(m, "DPINVGTT:\t%08x\n",
747 I915_READ(DPINVGTT));
748 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
750 for (i = 0; i < 4; i++) {
751 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
752 i, I915_READ(GEN8_GT_IMR(i)));
753 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
754 i, I915_READ(GEN8_GT_IIR(i)));
755 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
756 i, I915_READ(GEN8_GT_IER(i)));
759 seq_printf(m, "PCU interrupt mask:\t%08x\n",
760 I915_READ(GEN8_PCU_IMR));
761 seq_printf(m, "PCU interrupt identity:\t%08x\n",
762 I915_READ(GEN8_PCU_IIR));
763 seq_printf(m, "PCU interrupt enable:\t%08x\n",
764 I915_READ(GEN8_PCU_IER));
765 } else if (INTEL_GEN(dev_priv) >= 11) {
766 seq_printf(m, "Master Interrupt Control: %08x\n",
767 I915_READ(GEN11_GFX_MSTR_IRQ));
769 seq_printf(m, "Render/Copy Intr Enable: %08x\n",
770 I915_READ(GEN11_RENDER_COPY_INTR_ENABLE));
771 seq_printf(m, "VCS/VECS Intr Enable: %08x\n",
772 I915_READ(GEN11_VCS_VECS_INTR_ENABLE));
773 seq_printf(m, "GUC/SG Intr Enable:\t %08x\n",
774 I915_READ(GEN11_GUC_SG_INTR_ENABLE));
775 seq_printf(m, "GPM/WGBOXPERF Intr Enable: %08x\n",
776 I915_READ(GEN11_GPM_WGBOXPERF_INTR_ENABLE));
777 seq_printf(m, "Crypto Intr Enable:\t %08x\n",
778 I915_READ(GEN11_CRYPTO_RSVD_INTR_ENABLE));
779 seq_printf(m, "GUnit/CSME Intr Enable:\t %08x\n",
780 I915_READ(GEN11_GUNIT_CSME_INTR_ENABLE));
782 seq_printf(m, "Display Interrupt Control:\t%08x\n",
783 I915_READ(GEN11_DISPLAY_INT_CTL));
785 gen8_display_interrupt_info(m);
786 } else if (INTEL_GEN(dev_priv) >= 8) {
787 seq_printf(m, "Master Interrupt Control:\t%08x\n",
788 I915_READ(GEN8_MASTER_IRQ));
790 for (i = 0; i < 4; i++) {
791 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
792 i, I915_READ(GEN8_GT_IMR(i)));
793 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
794 i, I915_READ(GEN8_GT_IIR(i)));
795 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
796 i, I915_READ(GEN8_GT_IER(i)));
799 gen8_display_interrupt_info(m);
800 } else if (IS_VALLEYVIEW(dev_priv)) {
801 seq_printf(m, "Display IER:\t%08x\n",
803 seq_printf(m, "Display IIR:\t%08x\n",
805 seq_printf(m, "Display IIR_RW:\t%08x\n",
806 I915_READ(VLV_IIR_RW));
807 seq_printf(m, "Display IMR:\t%08x\n",
809 for_each_pipe(dev_priv, pipe) {
810 enum intel_display_power_domain power_domain;
812 power_domain = POWER_DOMAIN_PIPE(pipe);
813 if (!intel_display_power_get_if_enabled(dev_priv,
815 seq_printf(m, "Pipe %c power disabled\n",
820 seq_printf(m, "Pipe %c stat:\t%08x\n",
822 I915_READ(PIPESTAT(pipe)));
823 intel_display_power_put(dev_priv, power_domain);
826 seq_printf(m, "Master IER:\t%08x\n",
827 I915_READ(VLV_MASTER_IER));
829 seq_printf(m, "Render IER:\t%08x\n",
831 seq_printf(m, "Render IIR:\t%08x\n",
833 seq_printf(m, "Render IMR:\t%08x\n",
836 seq_printf(m, "PM IER:\t\t%08x\n",
837 I915_READ(GEN6_PMIER));
838 seq_printf(m, "PM IIR:\t\t%08x\n",
839 I915_READ(GEN6_PMIIR));
840 seq_printf(m, "PM IMR:\t\t%08x\n",
841 I915_READ(GEN6_PMIMR));
843 seq_printf(m, "Port hotplug:\t%08x\n",
844 I915_READ(PORT_HOTPLUG_EN));
845 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
846 I915_READ(VLV_DPFLIPSTAT));
847 seq_printf(m, "DPINVGTT:\t%08x\n",
848 I915_READ(DPINVGTT));
850 } else if (!HAS_PCH_SPLIT(dev_priv)) {
851 seq_printf(m, "Interrupt enable: %08x\n",
853 seq_printf(m, "Interrupt identity: %08x\n",
855 seq_printf(m, "Interrupt mask: %08x\n",
857 for_each_pipe(dev_priv, pipe)
858 seq_printf(m, "Pipe %c stat: %08x\n",
860 I915_READ(PIPESTAT(pipe)));
862 seq_printf(m, "North Display Interrupt enable: %08x\n",
864 seq_printf(m, "North Display Interrupt identity: %08x\n",
866 seq_printf(m, "North Display Interrupt mask: %08x\n",
868 seq_printf(m, "South Display Interrupt enable: %08x\n",
870 seq_printf(m, "South Display Interrupt identity: %08x\n",
872 seq_printf(m, "South Display Interrupt mask: %08x\n",
874 seq_printf(m, "Graphics Interrupt enable: %08x\n",
876 seq_printf(m, "Graphics Interrupt identity: %08x\n",
878 seq_printf(m, "Graphics Interrupt mask: %08x\n",
882 if (INTEL_GEN(dev_priv) >= 11) {
883 seq_printf(m, "RCS Intr Mask:\t %08x\n",
884 I915_READ(GEN11_RCS0_RSVD_INTR_MASK));
885 seq_printf(m, "BCS Intr Mask:\t %08x\n",
886 I915_READ(GEN11_BCS_RSVD_INTR_MASK));
887 seq_printf(m, "VCS0/VCS1 Intr Mask:\t %08x\n",
888 I915_READ(GEN11_VCS0_VCS1_INTR_MASK));
889 seq_printf(m, "VCS2/VCS3 Intr Mask:\t %08x\n",
890 I915_READ(GEN11_VCS2_VCS3_INTR_MASK));
891 seq_printf(m, "VECS0/VECS1 Intr Mask:\t %08x\n",
892 I915_READ(GEN11_VECS0_VECS1_INTR_MASK));
893 seq_printf(m, "GUC/SG Intr Mask:\t %08x\n",
894 I915_READ(GEN11_GUC_SG_INTR_MASK));
895 seq_printf(m, "GPM/WGBOXPERF Intr Mask: %08x\n",
896 I915_READ(GEN11_GPM_WGBOXPERF_INTR_MASK));
897 seq_printf(m, "Crypto Intr Mask:\t %08x\n",
898 I915_READ(GEN11_CRYPTO_RSVD_INTR_MASK));
899 seq_printf(m, "Gunit/CSME Intr Mask:\t %08x\n",
900 I915_READ(GEN11_GUNIT_CSME_INTR_MASK));
902 } else if (INTEL_GEN(dev_priv) >= 6) {
903 for_each_engine(engine, dev_priv, id) {
905 "Graphics Interrupt mask (%s): %08x\n",
906 engine->name, I915_READ_IMR(engine));
910 intel_runtime_pm_put(dev_priv);
915 static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
917 struct drm_i915_private *dev_priv = node_to_i915(m->private);
918 struct drm_device *dev = &dev_priv->drm;
921 ret = mutex_lock_interruptible(&dev->struct_mutex);
925 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
926 for (i = 0; i < dev_priv->num_fence_regs; i++) {
927 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
929 seq_printf(m, "Fence %d, pin count = %d, object = ",
930 i, dev_priv->fence_regs[i].pin_count);
932 seq_puts(m, "unused");
934 describe_obj(m, vma->obj);
938 mutex_unlock(&dev->struct_mutex);
942 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
943 static ssize_t gpu_state_read(struct file *file, char __user *ubuf,
944 size_t count, loff_t *pos)
946 struct i915_gpu_state *error = file->private_data;
947 struct drm_i915_error_state_buf str;
954 ret = i915_error_state_buf_init(&str, error->i915, count, *pos);
958 ret = i915_error_state_to_str(&str, error);
963 ret = simple_read_from_buffer(ubuf, count, &tmp, str.buf, str.bytes);
967 *pos = str.start + ret;
969 i915_error_state_buf_release(&str);
973 static int gpu_state_release(struct inode *inode, struct file *file)
975 i915_gpu_state_put(file->private_data);
979 static int i915_gpu_info_open(struct inode *inode, struct file *file)
981 struct drm_i915_private *i915 = inode->i_private;
982 struct i915_gpu_state *gpu;
984 intel_runtime_pm_get(i915);
985 gpu = i915_capture_gpu_state(i915);
986 intel_runtime_pm_put(i915);
990 file->private_data = gpu;
994 static const struct file_operations i915_gpu_info_fops = {
995 .owner = THIS_MODULE,
996 .open = i915_gpu_info_open,
997 .read = gpu_state_read,
998 .llseek = default_llseek,
999 .release = gpu_state_release,
1003 i915_error_state_write(struct file *filp,
1004 const char __user *ubuf,
1008 struct i915_gpu_state *error = filp->private_data;
1013 DRM_DEBUG_DRIVER("Resetting error state\n");
1014 i915_reset_error_state(error->i915);
1019 static int i915_error_state_open(struct inode *inode, struct file *file)
1021 file->private_data = i915_first_error_state(inode->i_private);
1025 static const struct file_operations i915_error_state_fops = {
1026 .owner = THIS_MODULE,
1027 .open = i915_error_state_open,
1028 .read = gpu_state_read,
1029 .write = i915_error_state_write,
1030 .llseek = default_llseek,
1031 .release = gpu_state_release,
1036 i915_next_seqno_set(void *data, u64 val)
1038 struct drm_i915_private *dev_priv = data;
1039 struct drm_device *dev = &dev_priv->drm;
1042 ret = mutex_lock_interruptible(&dev->struct_mutex);
1046 intel_runtime_pm_get(dev_priv);
1047 ret = i915_gem_set_global_seqno(dev, val);
1048 intel_runtime_pm_put(dev_priv);
1050 mutex_unlock(&dev->struct_mutex);
1055 DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1056 NULL, i915_next_seqno_set,
1059 static int i915_frequency_info(struct seq_file *m, void *unused)
1061 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1062 struct intel_rps *rps = &dev_priv->gt_pm.rps;
1065 intel_runtime_pm_get(dev_priv);
1067 if (IS_GEN5(dev_priv)) {
1068 u16 rgvswctl = I915_READ16(MEMSWCTL);
1069 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1071 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1072 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1073 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1075 seq_printf(m, "Current P-state: %d\n",
1076 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
1077 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1078 u32 rpmodectl, freq_sts;
1080 mutex_lock(&dev_priv->pcu_lock);
1082 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1083 seq_printf(m, "Video Turbo Mode: %s\n",
1084 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1085 seq_printf(m, "HW control enabled: %s\n",
1086 yesno(rpmodectl & GEN6_RP_ENABLE));
1087 seq_printf(m, "SW control enabled: %s\n",
1088 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1089 GEN6_RP_MEDIA_SW_MODE));
1091 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1092 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1093 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1095 seq_printf(m, "actual GPU freq: %d MHz\n",
1096 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1098 seq_printf(m, "current GPU freq: %d MHz\n",
1099 intel_gpu_freq(dev_priv, rps->cur_freq));
1101 seq_printf(m, "max GPU freq: %d MHz\n",
1102 intel_gpu_freq(dev_priv, rps->max_freq));
1104 seq_printf(m, "min GPU freq: %d MHz\n",
1105 intel_gpu_freq(dev_priv, rps->min_freq));
1107 seq_printf(m, "idle GPU freq: %d MHz\n",
1108 intel_gpu_freq(dev_priv, rps->idle_freq));
1111 "efficient (RPe) frequency: %d MHz\n",
1112 intel_gpu_freq(dev_priv, rps->efficient_freq));
1113 mutex_unlock(&dev_priv->pcu_lock);
1114 } else if (INTEL_GEN(dev_priv) >= 6) {
1115 u32 rp_state_limits;
1118 u32 rpmodectl, rpinclimit, rpdeclimit;
1119 u32 rpstat, cagf, reqf;
1120 u32 rpupei, rpcurup, rpprevup;
1121 u32 rpdownei, rpcurdown, rpprevdown;
1122 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
1125 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
1126 if (IS_GEN9_LP(dev_priv)) {
1127 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1128 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1130 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1131 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1134 /* RPSTAT1 is in the GT power well */
1135 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
1137 reqf = I915_READ(GEN6_RPNSWREQ);
1138 if (INTEL_GEN(dev_priv) >= 9)
1141 reqf &= ~GEN6_TURBO_DISABLE;
1142 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
1147 reqf = intel_gpu_freq(dev_priv, reqf);
1149 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1150 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1151 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1153 rpstat = I915_READ(GEN6_RPSTAT1);
1154 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1155 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1156 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1157 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1158 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1159 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
1160 cagf = intel_gpu_freq(dev_priv,
1161 intel_get_cagf(dev_priv, rpstat));
1163 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
1165 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
1166 pm_ier = I915_READ(GEN6_PMIER);
1167 pm_imr = I915_READ(GEN6_PMIMR);
1168 pm_isr = I915_READ(GEN6_PMISR);
1169 pm_iir = I915_READ(GEN6_PMIIR);
1170 pm_mask = I915_READ(GEN6_PMINTRMSK);
1172 pm_ier = I915_READ(GEN8_GT_IER(2));
1173 pm_imr = I915_READ(GEN8_GT_IMR(2));
1174 pm_isr = I915_READ(GEN8_GT_ISR(2));
1175 pm_iir = I915_READ(GEN8_GT_IIR(2));
1176 pm_mask = I915_READ(GEN6_PMINTRMSK);
1178 seq_printf(m, "Video Turbo Mode: %s\n",
1179 yesno(rpmodectl & GEN6_RP_MEDIA_TURBO));
1180 seq_printf(m, "HW control enabled: %s\n",
1181 yesno(rpmodectl & GEN6_RP_ENABLE));
1182 seq_printf(m, "SW control enabled: %s\n",
1183 yesno((rpmodectl & GEN6_RP_MEDIA_MODE_MASK) ==
1184 GEN6_RP_MEDIA_SW_MODE));
1185 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
1186 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
1187 seq_printf(m, "pm_intrmsk_mbz: 0x%08x\n",
1188 rps->pm_intrmsk_mbz);
1189 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
1190 seq_printf(m, "Render p-state ratio: %d\n",
1191 (gt_perf_status & (INTEL_GEN(dev_priv) >= 9 ? 0x1ff00 : 0xff00)) >> 8);
1192 seq_printf(m, "Render p-state VID: %d\n",
1193 gt_perf_status & 0xff);
1194 seq_printf(m, "Render p-state limit: %d\n",
1195 rp_state_limits & 0xff);
1196 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1197 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1198 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1199 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
1200 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
1201 seq_printf(m, "CAGF: %dMHz\n", cagf);
1202 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1203 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1204 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1205 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1206 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1207 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
1208 seq_printf(m, "Up threshold: %d%%\n", rps->up_threshold);
1210 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1211 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1212 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1213 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1214 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1215 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
1216 seq_printf(m, "Down threshold: %d%%\n", rps->down_threshold);
1218 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
1219 rp_state_cap >> 16) & 0xff;
1220 max_freq *= (IS_GEN9_BC(dev_priv) ||
1221 INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1222 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
1223 intel_gpu_freq(dev_priv, max_freq));
1225 max_freq = (rp_state_cap & 0xff00) >> 8;
1226 max_freq *= (IS_GEN9_BC(dev_priv) ||
1227 INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1228 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
1229 intel_gpu_freq(dev_priv, max_freq));
1231 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
1232 rp_state_cap >> 0) & 0xff;
1233 max_freq *= (IS_GEN9_BC(dev_priv) ||
1234 INTEL_GEN(dev_priv) >= 10 ? GEN9_FREQ_SCALER : 1);
1235 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
1236 intel_gpu_freq(dev_priv, max_freq));
1237 seq_printf(m, "Max overclocked frequency: %dMHz\n",
1238 intel_gpu_freq(dev_priv, rps->max_freq));
1240 seq_printf(m, "Current freq: %d MHz\n",
1241 intel_gpu_freq(dev_priv, rps->cur_freq));
1242 seq_printf(m, "Actual freq: %d MHz\n", cagf);
1243 seq_printf(m, "Idle freq: %d MHz\n",
1244 intel_gpu_freq(dev_priv, rps->idle_freq));
1245 seq_printf(m, "Min freq: %d MHz\n",
1246 intel_gpu_freq(dev_priv, rps->min_freq));
1247 seq_printf(m, "Boost freq: %d MHz\n",
1248 intel_gpu_freq(dev_priv, rps->boost_freq));
1249 seq_printf(m, "Max freq: %d MHz\n",
1250 intel_gpu_freq(dev_priv, rps->max_freq));
1252 "efficient (RPe) frequency: %d MHz\n",
1253 intel_gpu_freq(dev_priv, rps->efficient_freq));
1255 seq_puts(m, "no P-state info available\n");
1258 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk.hw.cdclk);
1259 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1260 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1262 intel_runtime_pm_put(dev_priv);
1266 static void i915_instdone_info(struct drm_i915_private *dev_priv,
1268 struct intel_instdone *instdone)
1273 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1274 instdone->instdone);
1276 if (INTEL_GEN(dev_priv) <= 3)
1279 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1280 instdone->slice_common);
1282 if (INTEL_GEN(dev_priv) <= 6)
1285 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1286 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1287 slice, subslice, instdone->sampler[slice][subslice]);
1289 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1290 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1291 slice, subslice, instdone->row[slice][subslice]);
1294 static int i915_hangcheck_info(struct seq_file *m, void *unused)
1296 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1297 struct intel_engine_cs *engine;
1298 u64 acthd[I915_NUM_ENGINES];
1299 u32 seqno[I915_NUM_ENGINES];
1300 struct intel_instdone instdone;
1301 enum intel_engine_id id;
1303 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1304 seq_puts(m, "Wedged\n");
1305 if (test_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags))
1306 seq_puts(m, "Reset in progress: struct_mutex backoff\n");
1307 if (test_bit(I915_RESET_HANDOFF, &dev_priv->gpu_error.flags))
1308 seq_puts(m, "Reset in progress: reset handoff to waiter\n");
1309 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1310 seq_puts(m, "Waiter holding struct mutex\n");
1311 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1312 seq_puts(m, "struct_mutex blocked for reset\n");
1314 if (!i915_modparams.enable_hangcheck) {
1315 seq_puts(m, "Hangcheck disabled\n");
1319 intel_runtime_pm_get(dev_priv);
1321 for_each_engine(engine, dev_priv, id) {
1322 acthd[id] = intel_engine_get_active_head(engine);
1323 seqno[id] = intel_engine_get_seqno(engine);
1326 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
1328 intel_runtime_pm_put(dev_priv);
1330 if (timer_pending(&dev_priv->gpu_error.hangcheck_work.timer))
1331 seq_printf(m, "Hangcheck active, timer fires in %dms\n",
1332 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1334 else if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work))
1335 seq_puts(m, "Hangcheck active, work pending\n");
1337 seq_puts(m, "Hangcheck inactive\n");
1339 seq_printf(m, "GT active? %s\n", yesno(dev_priv->gt.awake));
1341 for_each_engine(engine, dev_priv, id) {
1342 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1345 seq_printf(m, "%s:\n", engine->name);
1346 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
1347 engine->hangcheck.seqno, seqno[id],
1348 intel_engine_last_submit(engine));
1349 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
1350 yesno(intel_engine_has_waiter(engine)),
1351 yesno(test_bit(engine->id,
1352 &dev_priv->gpu_error.missed_irq_rings)),
1353 yesno(engine->hangcheck.stalled));
1355 spin_lock_irq(&b->rb_lock);
1356 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
1357 struct intel_wait *w = rb_entry(rb, typeof(*w), node);
1359 seq_printf(m, "\t%s [%d] waiting for %x\n",
1360 w->tsk->comm, w->tsk->pid, w->seqno);
1362 spin_unlock_irq(&b->rb_lock);
1364 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
1365 (long long)engine->hangcheck.acthd,
1366 (long long)acthd[id]);
1367 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1368 hangcheck_action_to_str(engine->hangcheck.action),
1369 engine->hangcheck.action,
1370 jiffies_to_msecs(jiffies -
1371 engine->hangcheck.action_timestamp));
1373 if (engine->id == RCS) {
1374 seq_puts(m, "\tinstdone read =\n");
1376 i915_instdone_info(dev_priv, m, &instdone);
1378 seq_puts(m, "\tinstdone accu =\n");
1380 i915_instdone_info(dev_priv, m,
1381 &engine->hangcheck.instdone);
1388 static int i915_reset_info(struct seq_file *m, void *unused)
1390 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1391 struct i915_gpu_error *error = &dev_priv->gpu_error;
1392 struct intel_engine_cs *engine;
1393 enum intel_engine_id id;
1395 seq_printf(m, "full gpu reset = %u\n", i915_reset_count(error));
1397 for_each_engine(engine, dev_priv, id) {
1398 seq_printf(m, "%s = %u\n", engine->name,
1399 i915_reset_engine_count(error, engine));
1405 static int ironlake_drpc_info(struct seq_file *m)
1407 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1408 u32 rgvmodectl, rstdbyctl;
1411 rgvmodectl = I915_READ(MEMMODECTL);
1412 rstdbyctl = I915_READ(RSTDBYCTL);
1413 crstandvid = I915_READ16(CRSTANDVID);
1415 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
1416 seq_printf(m, "Boost freq: %d\n",
1417 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1418 MEMMODE_BOOST_FREQ_SHIFT);
1419 seq_printf(m, "HW control enabled: %s\n",
1420 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
1421 seq_printf(m, "SW control enabled: %s\n",
1422 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
1423 seq_printf(m, "Gated voltage change: %s\n",
1424 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
1425 seq_printf(m, "Starting frequency: P%d\n",
1426 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
1427 seq_printf(m, "Max P-state: P%d\n",
1428 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
1429 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1430 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1431 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1432 seq_printf(m, "Render standby enabled: %s\n",
1433 yesno(!(rstdbyctl & RCX_SW_EXIT)));
1434 seq_puts(m, "Current RS state: ");
1435 switch (rstdbyctl & RSX_STATUS_MASK) {
1437 seq_puts(m, "on\n");
1439 case RSX_STATUS_RC1:
1440 seq_puts(m, "RC1\n");
1442 case RSX_STATUS_RC1E:
1443 seq_puts(m, "RC1E\n");
1445 case RSX_STATUS_RS1:
1446 seq_puts(m, "RS1\n");
1448 case RSX_STATUS_RS2:
1449 seq_puts(m, "RS2 (RC6)\n");
1451 case RSX_STATUS_RS3:
1452 seq_puts(m, "RC3 (RC6+)\n");
1455 seq_puts(m, "unknown\n");
1462 static int i915_forcewake_domains(struct seq_file *m, void *data)
1464 struct drm_i915_private *i915 = node_to_i915(m->private);
1465 struct intel_uncore_forcewake_domain *fw_domain;
1468 seq_printf(m, "user.bypass_count = %u\n",
1469 i915->uncore.user_forcewake.count);
1471 for_each_fw_domain(fw_domain, i915, tmp)
1472 seq_printf(m, "%s.wake_count = %u\n",
1473 intel_uncore_forcewake_domain_to_str(fw_domain->id),
1474 READ_ONCE(fw_domain->wake_count));
1479 static void print_rc6_res(struct seq_file *m,
1481 const i915_reg_t reg)
1483 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1485 seq_printf(m, "%s %u (%llu us)\n",
1486 title, I915_READ(reg),
1487 intel_rc6_residency_us(dev_priv, reg));
1490 static int vlv_drpc_info(struct seq_file *m)
1492 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1493 u32 rcctl1, pw_status;
1495 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
1496 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1498 seq_printf(m, "RC6 Enabled: %s\n",
1499 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1500 GEN6_RC_CTL_EI_MODE(1))));
1501 seq_printf(m, "Render Power Well: %s\n",
1502 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
1503 seq_printf(m, "Media Power Well: %s\n",
1504 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
1506 print_rc6_res(m, "Render RC6 residency since boot:", VLV_GT_RENDER_RC6);
1507 print_rc6_res(m, "Media RC6 residency since boot:", VLV_GT_MEDIA_RC6);
1509 return i915_forcewake_domains(m, NULL);
1512 static int gen6_drpc_info(struct seq_file *m)
1514 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1515 u32 gt_core_status, rcctl1, rc6vids = 0;
1516 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
1518 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
1519 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
1521 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1522 if (INTEL_GEN(dev_priv) >= 9) {
1523 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1524 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1527 if (INTEL_GEN(dev_priv) <= 7) {
1528 mutex_lock(&dev_priv->pcu_lock);
1529 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS,
1531 mutex_unlock(&dev_priv->pcu_lock);
1534 seq_printf(m, "RC1e Enabled: %s\n",
1535 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1536 seq_printf(m, "RC6 Enabled: %s\n",
1537 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
1538 if (INTEL_GEN(dev_priv) >= 9) {
1539 seq_printf(m, "Render Well Gating Enabled: %s\n",
1540 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1541 seq_printf(m, "Media Well Gating Enabled: %s\n",
1542 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1544 seq_printf(m, "Deep RC6 Enabled: %s\n",
1545 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1546 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1547 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
1548 seq_puts(m, "Current RC state: ");
1549 switch (gt_core_status & GEN6_RCn_MASK) {
1551 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
1552 seq_puts(m, "Core Power Down\n");
1554 seq_puts(m, "on\n");
1557 seq_puts(m, "RC3\n");
1560 seq_puts(m, "RC6\n");
1563 seq_puts(m, "RC7\n");
1566 seq_puts(m, "Unknown\n");
1570 seq_printf(m, "Core Power Down: %s\n",
1571 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
1572 if (INTEL_GEN(dev_priv) >= 9) {
1573 seq_printf(m, "Render Power Well: %s\n",
1574 (gen9_powergate_status &
1575 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1576 seq_printf(m, "Media Power Well: %s\n",
1577 (gen9_powergate_status &
1578 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1581 /* Not exactly sure what this is */
1582 print_rc6_res(m, "RC6 \"Locked to RPn\" residency since boot:",
1583 GEN6_GT_GFX_RC6_LOCKED);
1584 print_rc6_res(m, "RC6 residency since boot:", GEN6_GT_GFX_RC6);
1585 print_rc6_res(m, "RC6+ residency since boot:", GEN6_GT_GFX_RC6p);
1586 print_rc6_res(m, "RC6++ residency since boot:", GEN6_GT_GFX_RC6pp);
1588 if (INTEL_GEN(dev_priv) <= 7) {
1589 seq_printf(m, "RC6 voltage: %dmV\n",
1590 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1591 seq_printf(m, "RC6+ voltage: %dmV\n",
1592 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1593 seq_printf(m, "RC6++ voltage: %dmV\n",
1594 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
1597 return i915_forcewake_domains(m, NULL);
1600 static int i915_drpc_info(struct seq_file *m, void *unused)
1602 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1605 intel_runtime_pm_get(dev_priv);
1607 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1608 err = vlv_drpc_info(m);
1609 else if (INTEL_GEN(dev_priv) >= 6)
1610 err = gen6_drpc_info(m);
1612 err = ironlake_drpc_info(m);
1614 intel_runtime_pm_put(dev_priv);
1619 static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1621 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1623 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1624 dev_priv->fb_tracking.busy_bits);
1626 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1627 dev_priv->fb_tracking.flip_bits);
1632 static int i915_fbc_status(struct seq_file *m, void *unused)
1634 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1635 struct intel_fbc *fbc = &dev_priv->fbc;
1637 if (!HAS_FBC(dev_priv))
1640 intel_runtime_pm_get(dev_priv);
1641 mutex_lock(&fbc->lock);
1643 if (intel_fbc_is_active(dev_priv))
1644 seq_puts(m, "FBC enabled\n");
1646 seq_printf(m, "FBC disabled: %s\n", fbc->no_fbc_reason);
1648 if (fbc->work.scheduled)
1649 seq_printf(m, "FBC worker scheduled on vblank %llu, now %llu\n",
1650 fbc->work.scheduled_vblank,
1651 drm_crtc_vblank_count(&fbc->crtc->base));
1653 if (intel_fbc_is_active(dev_priv)) {
1656 if (INTEL_GEN(dev_priv) >= 8)
1657 mask = I915_READ(IVB_FBC_STATUS2) & BDW_FBC_COMP_SEG_MASK;
1658 else if (INTEL_GEN(dev_priv) >= 7)
1659 mask = I915_READ(IVB_FBC_STATUS2) & IVB_FBC_COMP_SEG_MASK;
1660 else if (INTEL_GEN(dev_priv) >= 5)
1661 mask = I915_READ(ILK_DPFC_STATUS) & ILK_DPFC_COMP_SEG_MASK;
1662 else if (IS_G4X(dev_priv))
1663 mask = I915_READ(DPFC_STATUS) & DPFC_COMP_SEG_MASK;
1665 mask = I915_READ(FBC_STATUS) & (FBC_STAT_COMPRESSING |
1666 FBC_STAT_COMPRESSED);
1668 seq_printf(m, "Compressing: %s\n", yesno(mask));
1671 mutex_unlock(&fbc->lock);
1672 intel_runtime_pm_put(dev_priv);
1677 static int i915_fbc_false_color_get(void *data, u64 *val)
1679 struct drm_i915_private *dev_priv = data;
1681 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1684 *val = dev_priv->fbc.false_color;
1689 static int i915_fbc_false_color_set(void *data, u64 val)
1691 struct drm_i915_private *dev_priv = data;
1694 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
1697 mutex_lock(&dev_priv->fbc.lock);
1699 reg = I915_READ(ILK_DPFC_CONTROL);
1700 dev_priv->fbc.false_color = val;
1702 I915_WRITE(ILK_DPFC_CONTROL, val ?
1703 (reg | FBC_CTL_FALSE_COLOR) :
1704 (reg & ~FBC_CTL_FALSE_COLOR));
1706 mutex_unlock(&dev_priv->fbc.lock);
1710 DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_false_color_fops,
1711 i915_fbc_false_color_get, i915_fbc_false_color_set,
1714 static int i915_ips_status(struct seq_file *m, void *unused)
1716 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1718 if (!HAS_IPS(dev_priv))
1721 intel_runtime_pm_get(dev_priv);
1723 seq_printf(m, "Enabled by kernel parameter: %s\n",
1724 yesno(i915_modparams.enable_ips));
1726 if (INTEL_GEN(dev_priv) >= 8) {
1727 seq_puts(m, "Currently: unknown\n");
1729 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1730 seq_puts(m, "Currently: enabled\n");
1732 seq_puts(m, "Currently: disabled\n");
1735 intel_runtime_pm_put(dev_priv);
1740 static int i915_sr_status(struct seq_file *m, void *unused)
1742 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1743 bool sr_enabled = false;
1745 intel_runtime_pm_get(dev_priv);
1746 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1748 if (INTEL_GEN(dev_priv) >= 9)
1749 /* no global SR status; inspect per-plane WM */;
1750 else if (HAS_PCH_SPLIT(dev_priv))
1751 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
1752 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
1753 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
1754 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
1755 else if (IS_I915GM(dev_priv))
1756 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
1757 else if (IS_PINEVIEW(dev_priv))
1758 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
1759 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1760 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
1762 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
1763 intel_runtime_pm_put(dev_priv);
1765 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
1770 static int i915_emon_status(struct seq_file *m, void *unused)
1772 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1773 struct drm_device *dev = &dev_priv->drm;
1774 unsigned long temp, chipset, gfx;
1777 if (!IS_GEN5(dev_priv))
1780 ret = mutex_lock_interruptible(&dev->struct_mutex);
1784 temp = i915_mch_val(dev_priv);
1785 chipset = i915_chipset_val(dev_priv);
1786 gfx = i915_gfx_val(dev_priv);
1787 mutex_unlock(&dev->struct_mutex);
1789 seq_printf(m, "GMCH temp: %ld\n", temp);
1790 seq_printf(m, "Chipset power: %ld\n", chipset);
1791 seq_printf(m, "GFX power: %ld\n", gfx);
1792 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1797 static int i915_ring_freq_table(struct seq_file *m, void *unused)
1799 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1800 struct intel_rps *rps = &dev_priv->gt_pm.rps;
1801 unsigned int max_gpu_freq, min_gpu_freq;
1802 int gpu_freq, ia_freq;
1805 if (!HAS_LLC(dev_priv))
1808 intel_runtime_pm_get(dev_priv);
1810 ret = mutex_lock_interruptible(&dev_priv->pcu_lock);
1814 min_gpu_freq = rps->min_freq;
1815 max_gpu_freq = rps->max_freq;
1816 if (IS_GEN9_BC(dev_priv) || INTEL_GEN(dev_priv) >= 10) {
1817 /* Convert GT frequency to 50 HZ units */
1818 min_gpu_freq /= GEN9_FREQ_SCALER;
1819 max_gpu_freq /= GEN9_FREQ_SCALER;
1822 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
1824 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
1826 sandybridge_pcode_read(dev_priv,
1827 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1829 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
1830 intel_gpu_freq(dev_priv, (gpu_freq *
1831 (IS_GEN9_BC(dev_priv) ||
1832 INTEL_GEN(dev_priv) >= 10 ?
1833 GEN9_FREQ_SCALER : 1))),
1834 ((ia_freq >> 0) & 0xff) * 100,
1835 ((ia_freq >> 8) & 0xff) * 100);
1838 mutex_unlock(&dev_priv->pcu_lock);
1841 intel_runtime_pm_put(dev_priv);
1845 static int i915_opregion(struct seq_file *m, void *unused)
1847 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1848 struct drm_device *dev = &dev_priv->drm;
1849 struct intel_opregion *opregion = &dev_priv->opregion;
1852 ret = mutex_lock_interruptible(&dev->struct_mutex);
1856 if (opregion->header)
1857 seq_write(m, opregion->header, OPREGION_SIZE);
1859 mutex_unlock(&dev->struct_mutex);
1865 static int i915_vbt(struct seq_file *m, void *unused)
1867 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
1870 seq_write(m, opregion->vbt, opregion->vbt_size);
1875 static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1877 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1878 struct drm_device *dev = &dev_priv->drm;
1879 struct intel_framebuffer *fbdev_fb = NULL;
1880 struct drm_framebuffer *drm_fb;
1883 ret = mutex_lock_interruptible(&dev->struct_mutex);
1887 #ifdef CONFIG_DRM_FBDEV_EMULATION
1888 if (dev_priv->fbdev && dev_priv->fbdev->helper.fb) {
1889 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
1891 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1892 fbdev_fb->base.width,
1893 fbdev_fb->base.height,
1894 fbdev_fb->base.format->depth,
1895 fbdev_fb->base.format->cpp[0] * 8,
1896 fbdev_fb->base.modifier,
1897 drm_framebuffer_read_refcount(&fbdev_fb->base));
1898 describe_obj(m, fbdev_fb->obj);
1903 mutex_lock(&dev->mode_config.fb_lock);
1904 drm_for_each_fb(drm_fb, dev) {
1905 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1909 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1912 fb->base.format->depth,
1913 fb->base.format->cpp[0] * 8,
1915 drm_framebuffer_read_refcount(&fb->base));
1916 describe_obj(m, fb->obj);
1919 mutex_unlock(&dev->mode_config.fb_lock);
1920 mutex_unlock(&dev->struct_mutex);
1925 static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
1927 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, emit: %u)",
1928 ring->space, ring->head, ring->tail, ring->emit);
1931 static int i915_context_status(struct seq_file *m, void *unused)
1933 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1934 struct drm_device *dev = &dev_priv->drm;
1935 struct intel_engine_cs *engine;
1936 struct i915_gem_context *ctx;
1937 enum intel_engine_id id;
1940 ret = mutex_lock_interruptible(&dev->struct_mutex);
1944 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
1945 seq_printf(m, "HW context %u ", ctx->hw_id);
1947 struct task_struct *task;
1949 task = get_pid_task(ctx->pid, PIDTYPE_PID);
1951 seq_printf(m, "(%s [%d]) ",
1952 task->comm, task->pid);
1953 put_task_struct(task);
1955 } else if (IS_ERR(ctx->file_priv)) {
1956 seq_puts(m, "(deleted) ");
1958 seq_puts(m, "(kernel) ");
1961 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1964 for_each_engine(engine, dev_priv, id) {
1965 struct intel_context *ce =
1966 to_intel_context(ctx, engine);
1968 seq_printf(m, "%s: ", engine->name);
1970 describe_obj(m, ce->state->obj);
1972 describe_ctx_ring(m, ce->ring);
1979 mutex_unlock(&dev->struct_mutex);
1984 static const char *swizzle_string(unsigned swizzle)
1987 case I915_BIT_6_SWIZZLE_NONE:
1989 case I915_BIT_6_SWIZZLE_9:
1991 case I915_BIT_6_SWIZZLE_9_10:
1992 return "bit9/bit10";
1993 case I915_BIT_6_SWIZZLE_9_11:
1994 return "bit9/bit11";
1995 case I915_BIT_6_SWIZZLE_9_10_11:
1996 return "bit9/bit10/bit11";
1997 case I915_BIT_6_SWIZZLE_9_17:
1998 return "bit9/bit17";
1999 case I915_BIT_6_SWIZZLE_9_10_17:
2000 return "bit9/bit10/bit17";
2001 case I915_BIT_6_SWIZZLE_UNKNOWN:
2008 static int i915_swizzle_info(struct seq_file *m, void *data)
2010 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2012 intel_runtime_pm_get(dev_priv);
2014 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2015 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2016 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2017 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2019 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
2020 seq_printf(m, "DDC = 0x%08x\n",
2022 seq_printf(m, "DDC2 = 0x%08x\n",
2024 seq_printf(m, "C0DRB3 = 0x%04x\n",
2025 I915_READ16(C0DRB3));
2026 seq_printf(m, "C1DRB3 = 0x%04x\n",
2027 I915_READ16(C1DRB3));
2028 } else if (INTEL_GEN(dev_priv) >= 6) {
2029 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2030 I915_READ(MAD_DIMM_C0));
2031 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2032 I915_READ(MAD_DIMM_C1));
2033 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2034 I915_READ(MAD_DIMM_C2));
2035 seq_printf(m, "TILECTL = 0x%08x\n",
2036 I915_READ(TILECTL));
2037 if (INTEL_GEN(dev_priv) >= 8)
2038 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2039 I915_READ(GAMTARBMODE));
2041 seq_printf(m, "ARB_MODE = 0x%08x\n",
2042 I915_READ(ARB_MODE));
2043 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2044 I915_READ(DISP_ARB_CTL));
2047 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2048 seq_puts(m, "L-shaped memory detected\n");
2050 intel_runtime_pm_put(dev_priv);
2055 static int per_file_ctx(int id, void *ptr, void *data)
2057 struct i915_gem_context *ctx = ptr;
2058 struct seq_file *m = data;
2059 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2062 seq_printf(m, " no ppgtt for context %d\n",
2067 if (i915_gem_context_is_default(ctx))
2068 seq_puts(m, " default context:\n");
2070 seq_printf(m, " context %d:\n", ctx->user_handle);
2071 ppgtt->debug_dump(ppgtt, m);
2076 static void gen8_ppgtt_info(struct seq_file *m,
2077 struct drm_i915_private *dev_priv)
2079 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2080 struct intel_engine_cs *engine;
2081 enum intel_engine_id id;
2087 for_each_engine(engine, dev_priv, id) {
2088 seq_printf(m, "%s\n", engine->name);
2089 for (i = 0; i < 4; i++) {
2090 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
2092 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
2093 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
2098 static void gen6_ppgtt_info(struct seq_file *m,
2099 struct drm_i915_private *dev_priv)
2101 struct intel_engine_cs *engine;
2102 enum intel_engine_id id;
2104 if (IS_GEN6(dev_priv))
2105 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2107 for_each_engine(engine, dev_priv, id) {
2108 seq_printf(m, "%s\n", engine->name);
2109 if (IS_GEN7(dev_priv))
2110 seq_printf(m, "GFX_MODE: 0x%08x\n",
2111 I915_READ(RING_MODE_GEN7(engine)));
2112 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2113 I915_READ(RING_PP_DIR_BASE(engine)));
2114 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2115 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2116 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2117 I915_READ(RING_PP_DIR_DCLV(engine)));
2119 if (dev_priv->mm.aliasing_ppgtt) {
2120 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2122 seq_puts(m, "aliasing PPGTT:\n");
2123 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
2125 ppgtt->debug_dump(ppgtt, m);
2128 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
2131 static int i915_ppgtt_info(struct seq_file *m, void *data)
2133 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2134 struct drm_device *dev = &dev_priv->drm;
2135 struct drm_file *file;
2138 mutex_lock(&dev->filelist_mutex);
2139 ret = mutex_lock_interruptible(&dev->struct_mutex);
2143 intel_runtime_pm_get(dev_priv);
2145 if (INTEL_GEN(dev_priv) >= 8)
2146 gen8_ppgtt_info(m, dev_priv);
2147 else if (INTEL_GEN(dev_priv) >= 6)
2148 gen6_ppgtt_info(m, dev_priv);
2150 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2151 struct drm_i915_file_private *file_priv = file->driver_priv;
2152 struct task_struct *task;
2154 task = get_pid_task(file->pid, PIDTYPE_PID);
2159 seq_printf(m, "\nproc: %s\n", task->comm);
2160 put_task_struct(task);
2161 idr_for_each(&file_priv->context_idr, per_file_ctx,
2162 (void *)(unsigned long)m);
2166 intel_runtime_pm_put(dev_priv);
2167 mutex_unlock(&dev->struct_mutex);
2169 mutex_unlock(&dev->filelist_mutex);
2173 static int count_irq_waiters(struct drm_i915_private *i915)
2175 struct intel_engine_cs *engine;
2176 enum intel_engine_id id;
2179 for_each_engine(engine, i915, id)
2180 count += intel_engine_has_waiter(engine);
2185 static const char *rps_power_to_str(unsigned int power)
2187 static const char * const strings[] = {
2188 [LOW_POWER] = "low power",
2189 [BETWEEN] = "mixed",
2190 [HIGH_POWER] = "high power",
2193 if (power >= ARRAY_SIZE(strings) || !strings[power])
2196 return strings[power];
2199 static int i915_rps_boost_info(struct seq_file *m, void *data)
2201 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2202 struct drm_device *dev = &dev_priv->drm;
2203 struct intel_rps *rps = &dev_priv->gt_pm.rps;
2204 struct drm_file *file;
2206 seq_printf(m, "RPS enabled? %d\n", rps->enabled);
2207 seq_printf(m, "GPU busy? %s [%d requests]\n",
2208 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
2209 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
2210 seq_printf(m, "Boosts outstanding? %d\n",
2211 atomic_read(&rps->num_waiters));
2212 seq_printf(m, "Frequency requested %d\n",
2213 intel_gpu_freq(dev_priv, rps->cur_freq));
2214 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
2215 intel_gpu_freq(dev_priv, rps->min_freq),
2216 intel_gpu_freq(dev_priv, rps->min_freq_softlimit),
2217 intel_gpu_freq(dev_priv, rps->max_freq_softlimit),
2218 intel_gpu_freq(dev_priv, rps->max_freq));
2219 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2220 intel_gpu_freq(dev_priv, rps->idle_freq),
2221 intel_gpu_freq(dev_priv, rps->efficient_freq),
2222 intel_gpu_freq(dev_priv, rps->boost_freq));
2224 mutex_lock(&dev->filelist_mutex);
2225 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2226 struct drm_i915_file_private *file_priv = file->driver_priv;
2227 struct task_struct *task;
2230 task = pid_task(file->pid, PIDTYPE_PID);
2231 seq_printf(m, "%s [%d]: %d boosts\n",
2232 task ? task->comm : "<unknown>",
2233 task ? task->pid : -1,
2234 atomic_read(&file_priv->rps_client.boosts));
2237 seq_printf(m, "Kernel (anonymous) boosts: %d\n",
2238 atomic_read(&rps->boosts));
2239 mutex_unlock(&dev->filelist_mutex);
2241 if (INTEL_GEN(dev_priv) >= 6 &&
2243 dev_priv->gt.active_requests) {
2245 u32 rpdown, rpdownei;
2247 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2248 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2249 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2250 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2251 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2252 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2254 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2255 rps_power_to_str(rps->power));
2256 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2257 rpup && rpupei ? 100 * rpup / rpupei : 0,
2259 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2260 rpdown && rpdownei ? 100 * rpdown / rpdownei : 0,
2261 rps->down_threshold);
2263 seq_puts(m, "\nRPS Autotuning inactive\n");
2269 static int i915_llc(struct seq_file *m, void *data)
2271 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2272 const bool edram = INTEL_GEN(dev_priv) > 8;
2274 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
2275 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2276 intel_uncore_edram_size(dev_priv)/1024/1024);
2281 static int i915_huc_load_status_info(struct seq_file *m, void *data)
2283 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2284 struct drm_printer p;
2286 if (!HAS_HUC(dev_priv))
2289 p = drm_seq_file_printer(m);
2290 intel_uc_fw_dump(&dev_priv->huc.fw, &p);
2292 intel_runtime_pm_get(dev_priv);
2293 seq_printf(m, "\nHuC status 0x%08x:\n", I915_READ(HUC_STATUS2));
2294 intel_runtime_pm_put(dev_priv);
2299 static int i915_guc_load_status_info(struct seq_file *m, void *data)
2301 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2302 struct drm_printer p;
2305 if (!HAS_GUC(dev_priv))
2308 p = drm_seq_file_printer(m);
2309 intel_uc_fw_dump(&dev_priv->guc.fw, &p);
2311 intel_runtime_pm_get(dev_priv);
2313 tmp = I915_READ(GUC_STATUS);
2315 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2316 seq_printf(m, "\tBootrom status = 0x%x\n",
2317 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2318 seq_printf(m, "\tuKernel status = 0x%x\n",
2319 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2320 seq_printf(m, "\tMIA Core status = 0x%x\n",
2321 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2322 seq_puts(m, "\nScratch registers:\n");
2323 for (i = 0; i < 16; i++)
2324 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2326 intel_runtime_pm_put(dev_priv);
2332 stringify_guc_log_type(enum guc_log_buffer_type type)
2335 case GUC_ISR_LOG_BUFFER:
2337 case GUC_DPC_LOG_BUFFER:
2339 case GUC_CRASH_DUMP_LOG_BUFFER:
2348 static void i915_guc_log_info(struct seq_file *m,
2349 struct drm_i915_private *dev_priv)
2351 struct intel_guc_log *log = &dev_priv->guc.log;
2352 enum guc_log_buffer_type type;
2354 if (!intel_guc_log_relay_enabled(log)) {
2355 seq_puts(m, "GuC log relay disabled\n");
2359 seq_puts(m, "GuC logging stats:\n");
2361 seq_printf(m, "\tRelay full count: %u\n",
2362 log->relay.full_count);
2364 for (type = GUC_ISR_LOG_BUFFER; type < GUC_MAX_LOG_BUFFER; type++) {
2365 seq_printf(m, "\t%s:\tflush count %10u, overflow count %10u\n",
2366 stringify_guc_log_type(type),
2367 log->stats[type].flush,
2368 log->stats[type].sampled_overflow);
2372 static void i915_guc_client_info(struct seq_file *m,
2373 struct drm_i915_private *dev_priv,
2374 struct intel_guc_client *client)
2376 struct intel_engine_cs *engine;
2377 enum intel_engine_id id;
2380 seq_printf(m, "\tPriority %d, GuC stage index: %u, PD offset 0x%x\n",
2381 client->priority, client->stage_id, client->proc_desc_offset);
2382 seq_printf(m, "\tDoorbell id %d, offset: 0x%lx\n",
2383 client->doorbell_id, client->doorbell_offset);
2385 for_each_engine(engine, dev_priv, id) {
2386 u64 submissions = client->submissions[id];
2388 seq_printf(m, "\tSubmissions: %llu %s\n",
2389 submissions, engine->name);
2391 seq_printf(m, "\tTotal: %llu\n", tot);
2394 static int i915_guc_info(struct seq_file *m, void *data)
2396 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2397 const struct intel_guc *guc = &dev_priv->guc;
2399 if (!USES_GUC(dev_priv))
2402 i915_guc_log_info(m, dev_priv);
2404 if (!USES_GUC_SUBMISSION(dev_priv))
2407 GEM_BUG_ON(!guc->execbuf_client);
2409 seq_printf(m, "\nDoorbell map:\n");
2410 seq_printf(m, "\t%*pb\n", GUC_NUM_DOORBELLS, guc->doorbell_bitmap);
2411 seq_printf(m, "Doorbell next cacheline: 0x%x\n", guc->db_cacheline);
2413 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2414 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
2415 if (guc->preempt_client) {
2416 seq_printf(m, "\nGuC preempt client @ %p:\n",
2417 guc->preempt_client);
2418 i915_guc_client_info(m, dev_priv, guc->preempt_client);
2421 /* Add more as required ... */
2426 static int i915_guc_stage_pool(struct seq_file *m, void *data)
2428 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2429 const struct intel_guc *guc = &dev_priv->guc;
2430 struct guc_stage_desc *desc = guc->stage_desc_pool_vaddr;
2431 struct intel_guc_client *client = guc->execbuf_client;
2435 if (!USES_GUC_SUBMISSION(dev_priv))
2438 for (index = 0; index < GUC_MAX_STAGE_DESCRIPTORS; index++, desc++) {
2439 struct intel_engine_cs *engine;
2441 if (!(desc->attribute & GUC_STAGE_DESC_ATTR_ACTIVE))
2444 seq_printf(m, "GuC stage descriptor %u:\n", index);
2445 seq_printf(m, "\tIndex: %u\n", desc->stage_id);
2446 seq_printf(m, "\tAttribute: 0x%x\n", desc->attribute);
2447 seq_printf(m, "\tPriority: %d\n", desc->priority);
2448 seq_printf(m, "\tDoorbell id: %d\n", desc->db_id);
2449 seq_printf(m, "\tEngines used: 0x%x\n",
2450 desc->engines_used);
2451 seq_printf(m, "\tDoorbell trigger phy: 0x%llx, cpu: 0x%llx, uK: 0x%x\n",
2452 desc->db_trigger_phy,
2453 desc->db_trigger_cpu,
2454 desc->db_trigger_uk);
2455 seq_printf(m, "\tProcess descriptor: 0x%x\n",
2456 desc->process_desc);
2457 seq_printf(m, "\tWorkqueue address: 0x%x, size: 0x%x\n",
2458 desc->wq_addr, desc->wq_size);
2461 for_each_engine_masked(engine, dev_priv, client->engines, tmp) {
2462 u32 guc_engine_id = engine->guc_id;
2463 struct guc_execlist_context *lrc =
2464 &desc->lrc[guc_engine_id];
2466 seq_printf(m, "\t%s LRC:\n", engine->name);
2467 seq_printf(m, "\t\tContext desc: 0x%x\n",
2469 seq_printf(m, "\t\tContext id: 0x%x\n", lrc->context_id);
2470 seq_printf(m, "\t\tLRCA: 0x%x\n", lrc->ring_lrca);
2471 seq_printf(m, "\t\tRing begin: 0x%x\n", lrc->ring_begin);
2472 seq_printf(m, "\t\tRing end: 0x%x\n", lrc->ring_end);
2480 static int i915_guc_log_dump(struct seq_file *m, void *data)
2482 struct drm_info_node *node = m->private;
2483 struct drm_i915_private *dev_priv = node_to_i915(node);
2484 bool dump_load_err = !!node->info_ent->data;
2485 struct drm_i915_gem_object *obj = NULL;
2489 if (!HAS_GUC(dev_priv))
2493 obj = dev_priv->guc.load_err_log;
2494 else if (dev_priv->guc.log.vma)
2495 obj = dev_priv->guc.log.vma->obj;
2500 log = i915_gem_object_pin_map(obj, I915_MAP_WC);
2502 DRM_DEBUG("Failed to pin object\n");
2503 seq_puts(m, "(log data unaccessible)\n");
2504 return PTR_ERR(log);
2507 for (i = 0; i < obj->base.size / sizeof(u32); i += 4)
2508 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2509 *(log + i), *(log + i + 1),
2510 *(log + i + 2), *(log + i + 3));
2514 i915_gem_object_unpin_map(obj);
2519 static int i915_guc_log_level_get(void *data, u64 *val)
2521 struct drm_i915_private *dev_priv = data;
2523 if (!USES_GUC(dev_priv))
2526 *val = intel_guc_log_level_get(&dev_priv->guc.log);
2531 static int i915_guc_log_level_set(void *data, u64 val)
2533 struct drm_i915_private *dev_priv = data;
2535 if (!USES_GUC(dev_priv))
2538 return intel_guc_log_level_set(&dev_priv->guc.log, val);
2541 DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_level_fops,
2542 i915_guc_log_level_get, i915_guc_log_level_set,
2545 static int i915_guc_log_relay_open(struct inode *inode, struct file *file)
2547 struct drm_i915_private *dev_priv = inode->i_private;
2549 if (!USES_GUC(dev_priv))
2552 file->private_data = &dev_priv->guc.log;
2554 return intel_guc_log_relay_open(&dev_priv->guc.log);
2558 i915_guc_log_relay_write(struct file *filp,
2559 const char __user *ubuf,
2563 struct intel_guc_log *log = filp->private_data;
2565 intel_guc_log_relay_flush(log);
2570 static int i915_guc_log_relay_release(struct inode *inode, struct file *file)
2572 struct drm_i915_private *dev_priv = inode->i_private;
2574 intel_guc_log_relay_close(&dev_priv->guc.log);
2579 static const struct file_operations i915_guc_log_relay_fops = {
2580 .owner = THIS_MODULE,
2581 .open = i915_guc_log_relay_open,
2582 .write = i915_guc_log_relay_write,
2583 .release = i915_guc_log_relay_release,
2586 static const char *psr2_live_status(u32 val)
2588 static const char * const live_status[] = {
2602 val = (val & EDP_PSR2_STATUS_STATE_MASK) >> EDP_PSR2_STATUS_STATE_SHIFT;
2603 if (val < ARRAY_SIZE(live_status))
2604 return live_status[val];
2609 static const char *psr_sink_status(u8 val)
2611 static const char * const sink_status[] = {
2613 "transition to active, capture and display",
2614 "active, display from RFB",
2615 "active, capture and display on sink device timings",
2616 "transition to inactive, capture and display, timing re-sync",
2619 "sink internal error"
2622 val &= DP_PSR_SINK_STATE_MASK;
2623 if (val < ARRAY_SIZE(sink_status))
2624 return sink_status[val];
2629 static int i915_edp_psr_status(struct seq_file *m, void *data)
2631 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2635 bool enabled = false;
2638 if (!HAS_PSR(dev_priv))
2641 sink_support = dev_priv->psr.sink_support;
2642 seq_printf(m, "Sink_Support: %s\n", yesno(sink_support));
2646 intel_runtime_pm_get(dev_priv);
2648 mutex_lock(&dev_priv->psr.lock);
2649 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
2650 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2651 dev_priv->psr.busy_frontbuffer_bits);
2652 seq_printf(m, "Re-enable work scheduled: %s\n",
2653 yesno(work_busy(&dev_priv->psr.work.work)));
2655 if (HAS_DDI(dev_priv)) {
2656 if (dev_priv->psr.psr2_enabled)
2657 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2659 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2661 for_each_pipe(dev_priv, pipe) {
2662 enum transcoder cpu_transcoder =
2663 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2664 enum intel_display_power_domain power_domain;
2666 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2667 if (!intel_display_power_get_if_enabled(dev_priv,
2671 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2672 VLV_EDP_PSR_CURR_STATE_MASK;
2673 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2674 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2677 intel_display_power_put(dev_priv, power_domain);
2681 seq_printf(m, "Main link in standby mode: %s\n",
2682 yesno(dev_priv->psr.link_standby));
2684 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
2686 if (!HAS_DDI(dev_priv))
2687 for_each_pipe(dev_priv, pipe) {
2688 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2689 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2690 seq_printf(m, " pipe %c", pipe_name(pipe));
2695 * VLV/CHV PSR has no kind of performance counter
2696 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2698 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2699 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
2700 EDP_PSR_PERF_CNT_MASK;
2702 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2704 if (dev_priv->psr.psr2_enabled) {
2705 u32 psr2 = I915_READ(EDP_PSR2_STATUS);
2707 seq_printf(m, "EDP_PSR2_STATUS: %x [%s]\n",
2708 psr2, psr2_live_status(psr2));
2711 if (dev_priv->psr.enabled) {
2712 struct drm_dp_aux *aux = &dev_priv->psr.enabled->aux;
2715 if (drm_dp_dpcd_readb(aux, DP_PSR_STATUS, &val) == 1)
2716 seq_printf(m, "Sink PSR status: 0x%x [%s]\n", val,
2717 psr_sink_status(val));
2719 mutex_unlock(&dev_priv->psr.lock);
2721 if (READ_ONCE(dev_priv->psr.debug)) {
2722 seq_printf(m, "Last attempted entry at: %lld\n",
2723 dev_priv->psr.last_entry_attempt);
2724 seq_printf(m, "Last exit at: %lld\n",
2725 dev_priv->psr.last_exit);
2728 intel_runtime_pm_put(dev_priv);
2733 i915_edp_psr_debug_set(void *data, u64 val)
2735 struct drm_i915_private *dev_priv = data;
2737 if (!CAN_PSR(dev_priv))
2740 DRM_DEBUG_KMS("PSR debug %s\n", enableddisabled(val));
2742 intel_runtime_pm_get(dev_priv);
2743 intel_psr_irq_control(dev_priv, !!val);
2744 intel_runtime_pm_put(dev_priv);
2750 i915_edp_psr_debug_get(void *data, u64 *val)
2752 struct drm_i915_private *dev_priv = data;
2754 if (!CAN_PSR(dev_priv))
2757 *val = READ_ONCE(dev_priv->psr.debug);
2761 DEFINE_SIMPLE_ATTRIBUTE(i915_edp_psr_debug_fops,
2762 i915_edp_psr_debug_get, i915_edp_psr_debug_set,
2765 static int i915_sink_crc(struct seq_file *m, void *data)
2767 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2768 struct drm_device *dev = &dev_priv->drm;
2769 struct intel_connector *connector;
2770 struct drm_connector_list_iter conn_iter;
2771 struct intel_dp *intel_dp = NULL;
2772 struct drm_modeset_acquire_ctx ctx;
2776 drm_modeset_acquire_init(&ctx, DRM_MODESET_ACQUIRE_INTERRUPTIBLE);
2778 drm_connector_list_iter_begin(dev, &conn_iter);
2780 for_each_intel_connector_iter(connector, &conn_iter) {
2781 struct drm_crtc *crtc;
2782 struct drm_connector_state *state;
2783 struct intel_crtc_state *crtc_state;
2785 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
2789 ret = drm_modeset_lock(&dev->mode_config.connection_mutex, &ctx);
2793 state = connector->base.state;
2794 if (!state->best_encoder)
2798 ret = drm_modeset_lock(&crtc->mutex, &ctx);
2802 crtc_state = to_intel_crtc_state(crtc->state);
2803 if (!crtc_state->base.active)
2807 * We need to wait for all crtc updates to complete, to make
2808 * sure any pending modesets and plane updates are completed.
2810 if (crtc_state->base.commit) {
2811 ret = wait_for_completion_interruptible(&crtc_state->base.commit->hw_done);
2817 intel_dp = enc_to_intel_dp(state->best_encoder);
2819 ret = intel_dp_sink_crc(intel_dp, crtc_state, crc);
2823 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2824 crc[0], crc[1], crc[2],
2825 crc[3], crc[4], crc[5]);
2829 if (ret == -EDEADLK) {
2830 ret = drm_modeset_backoff(&ctx);
2838 drm_connector_list_iter_end(&conn_iter);
2839 drm_modeset_drop_locks(&ctx);
2840 drm_modeset_acquire_fini(&ctx);
2845 static int i915_energy_uJ(struct seq_file *m, void *data)
2847 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2848 unsigned long long power;
2851 if (INTEL_GEN(dev_priv) < 6)
2854 intel_runtime_pm_get(dev_priv);
2856 if (rdmsrl_safe(MSR_RAPL_POWER_UNIT, &power)) {
2857 intel_runtime_pm_put(dev_priv);
2861 units = (power & 0x1f00) >> 8;
2862 power = I915_READ(MCH_SECP_NRG_STTS);
2863 power = (1000000 * power) >> units; /* convert to uJ */
2865 intel_runtime_pm_put(dev_priv);
2867 seq_printf(m, "%llu", power);
2872 static int i915_runtime_pm_status(struct seq_file *m, void *unused)
2874 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2875 struct pci_dev *pdev = dev_priv->drm.pdev;
2877 if (!HAS_RUNTIME_PM(dev_priv))
2878 seq_puts(m, "Runtime power management not supported\n");
2880 seq_printf(m, "GPU idle: %s (epoch %u)\n",
2881 yesno(!dev_priv->gt.awake), dev_priv->gt.epoch);
2882 seq_printf(m, "IRQs disabled: %s\n",
2883 yesno(!intel_irqs_enabled(dev_priv)));
2885 seq_printf(m, "Usage count: %d\n",
2886 atomic_read(&dev_priv->drm.dev->power.usage_count));
2888 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2890 seq_printf(m, "PCI device power state: %s [%d]\n",
2891 pci_power_name(pdev->current_state),
2892 pdev->current_state);
2897 static int i915_power_domain_info(struct seq_file *m, void *unused)
2899 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2900 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2903 mutex_lock(&power_domains->lock);
2905 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2906 for (i = 0; i < power_domains->power_well_count; i++) {
2907 struct i915_power_well *power_well;
2908 enum intel_display_power_domain power_domain;
2910 power_well = &power_domains->power_wells[i];
2911 seq_printf(m, "%-25s %d\n", power_well->name,
2914 for_each_power_domain(power_domain, power_well->domains)
2915 seq_printf(m, " %-23s %d\n",
2916 intel_display_power_domain_str(power_domain),
2917 power_domains->domain_use_count[power_domain]);
2920 mutex_unlock(&power_domains->lock);
2925 static int i915_dmc_info(struct seq_file *m, void *unused)
2927 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2928 struct intel_csr *csr;
2930 if (!HAS_CSR(dev_priv))
2933 csr = &dev_priv->csr;
2935 intel_runtime_pm_get(dev_priv);
2937 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2938 seq_printf(m, "path: %s\n", csr->fw_path);
2940 if (!csr->dmc_payload)
2943 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2944 CSR_VERSION_MINOR(csr->version));
2946 if (IS_KABYLAKE(dev_priv) ||
2947 (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6))) {
2948 seq_printf(m, "DC3 -> DC5 count: %d\n",
2949 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2950 seq_printf(m, "DC5 -> DC6 count: %d\n",
2951 I915_READ(SKL_CSR_DC5_DC6_COUNT));
2952 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
2953 seq_printf(m, "DC3 -> DC5 count: %d\n",
2954 I915_READ(BXT_CSR_DC3_DC5_COUNT));
2958 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2959 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2960 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2962 intel_runtime_pm_put(dev_priv);
2967 static void intel_seq_print_mode(struct seq_file *m, int tabs,
2968 struct drm_display_mode *mode)
2972 for (i = 0; i < tabs; i++)
2975 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2976 mode->base.id, mode->name,
2977 mode->vrefresh, mode->clock,
2978 mode->hdisplay, mode->hsync_start,
2979 mode->hsync_end, mode->htotal,
2980 mode->vdisplay, mode->vsync_start,
2981 mode->vsync_end, mode->vtotal,
2982 mode->type, mode->flags);
2985 static void intel_encoder_info(struct seq_file *m,
2986 struct intel_crtc *intel_crtc,
2987 struct intel_encoder *intel_encoder)
2989 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2990 struct drm_device *dev = &dev_priv->drm;
2991 struct drm_crtc *crtc = &intel_crtc->base;
2992 struct intel_connector *intel_connector;
2993 struct drm_encoder *encoder;
2995 encoder = &intel_encoder->base;
2996 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
2997 encoder->base.id, encoder->name);
2998 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2999 struct drm_connector *connector = &intel_connector->base;
3000 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
3003 drm_get_connector_status_name(connector->status));
3004 if (connector->status == connector_status_connected) {
3005 struct drm_display_mode *mode = &crtc->mode;
3006 seq_printf(m, ", mode:\n");
3007 intel_seq_print_mode(m, 2, mode);
3014 static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3016 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3017 struct drm_device *dev = &dev_priv->drm;
3018 struct drm_crtc *crtc = &intel_crtc->base;
3019 struct intel_encoder *intel_encoder;
3020 struct drm_plane_state *plane_state = crtc->primary->state;
3021 struct drm_framebuffer *fb = plane_state->fb;
3024 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
3025 fb->base.id, plane_state->src_x >> 16,
3026 plane_state->src_y >> 16, fb->width, fb->height);
3028 seq_puts(m, "\tprimary plane disabled\n");
3029 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3030 intel_encoder_info(m, intel_crtc, intel_encoder);
3033 static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
3035 struct drm_display_mode *mode = panel->fixed_mode;
3037 seq_printf(m, "\tfixed mode:\n");
3038 intel_seq_print_mode(m, 2, mode);
3041 static void intel_dp_info(struct seq_file *m,
3042 struct intel_connector *intel_connector)
3044 struct intel_encoder *intel_encoder = intel_connector->encoder;
3045 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
3047 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
3048 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
3049 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
3050 intel_panel_info(m, &intel_connector->panel);
3052 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
3056 static void intel_dp_mst_info(struct seq_file *m,
3057 struct intel_connector *intel_connector)
3059 struct intel_encoder *intel_encoder = intel_connector->encoder;
3060 struct intel_dp_mst_encoder *intel_mst =
3061 enc_to_mst(&intel_encoder->base);
3062 struct intel_digital_port *intel_dig_port = intel_mst->primary;
3063 struct intel_dp *intel_dp = &intel_dig_port->dp;
3064 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
3065 intel_connector->port);
3067 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
3070 static void intel_hdmi_info(struct seq_file *m,
3071 struct intel_connector *intel_connector)
3073 struct intel_encoder *intel_encoder = intel_connector->encoder;
3074 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
3076 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
3079 static void intel_lvds_info(struct seq_file *m,
3080 struct intel_connector *intel_connector)
3082 intel_panel_info(m, &intel_connector->panel);
3085 static void intel_connector_info(struct seq_file *m,
3086 struct drm_connector *connector)
3088 struct intel_connector *intel_connector = to_intel_connector(connector);
3089 struct intel_encoder *intel_encoder = intel_connector->encoder;
3090 struct drm_display_mode *mode;
3092 seq_printf(m, "connector %d: type %s, status: %s\n",
3093 connector->base.id, connector->name,
3094 drm_get_connector_status_name(connector->status));
3095 if (connector->status == connector_status_connected) {
3096 seq_printf(m, "\tname: %s\n", connector->display_info.name);
3097 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
3098 connector->display_info.width_mm,
3099 connector->display_info.height_mm);
3100 seq_printf(m, "\tsubpixel order: %s\n",
3101 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
3102 seq_printf(m, "\tCEA rev: %d\n",
3103 connector->display_info.cea_rev);
3109 switch (connector->connector_type) {
3110 case DRM_MODE_CONNECTOR_DisplayPort:
3111 case DRM_MODE_CONNECTOR_eDP:
3112 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
3113 intel_dp_mst_info(m, intel_connector);
3115 intel_dp_info(m, intel_connector);
3117 case DRM_MODE_CONNECTOR_LVDS:
3118 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
3119 intel_lvds_info(m, intel_connector);
3121 case DRM_MODE_CONNECTOR_HDMIA:
3122 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
3123 intel_encoder->type == INTEL_OUTPUT_DDI)
3124 intel_hdmi_info(m, intel_connector);
3130 seq_printf(m, "\tmodes:\n");
3131 list_for_each_entry(mode, &connector->modes, head)
3132 intel_seq_print_mode(m, 2, mode);
3135 static const char *plane_type(enum drm_plane_type type)
3138 case DRM_PLANE_TYPE_OVERLAY:
3140 case DRM_PLANE_TYPE_PRIMARY:
3142 case DRM_PLANE_TYPE_CURSOR:
3145 * Deliberately omitting default: to generate compiler warnings
3146 * when a new drm_plane_type gets added.
3153 static const char *plane_rotation(unsigned int rotation)
3155 static char buf[48];
3157 * According to doc only one DRM_MODE_ROTATE_ is allowed but this
3158 * will print them all to visualize if the values are misused
3160 snprintf(buf, sizeof(buf),
3161 "%s%s%s%s%s%s(0x%08x)",
3162 (rotation & DRM_MODE_ROTATE_0) ? "0 " : "",
3163 (rotation & DRM_MODE_ROTATE_90) ? "90 " : "",
3164 (rotation & DRM_MODE_ROTATE_180) ? "180 " : "",
3165 (rotation & DRM_MODE_ROTATE_270) ? "270 " : "",
3166 (rotation & DRM_MODE_REFLECT_X) ? "FLIPX " : "",
3167 (rotation & DRM_MODE_REFLECT_Y) ? "FLIPY " : "",
3173 static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3175 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3176 struct drm_device *dev = &dev_priv->drm;
3177 struct intel_plane *intel_plane;
3179 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3180 struct drm_plane_state *state;
3181 struct drm_plane *plane = &intel_plane->base;
3182 struct drm_format_name_buf format_name;
3184 if (!plane->state) {
3185 seq_puts(m, "plane->state is NULL!\n");
3189 state = plane->state;
3192 drm_get_format_name(state->fb->format->format,
3195 sprintf(format_name.str, "N/A");
3198 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3200 plane_type(intel_plane->base.type),
3201 state->crtc_x, state->crtc_y,
3202 state->crtc_w, state->crtc_h,
3203 (state->src_x >> 16),
3204 ((state->src_x & 0xffff) * 15625) >> 10,
3205 (state->src_y >> 16),
3206 ((state->src_y & 0xffff) * 15625) >> 10,
3207 (state->src_w >> 16),
3208 ((state->src_w & 0xffff) * 15625) >> 10,
3209 (state->src_h >> 16),
3210 ((state->src_h & 0xffff) * 15625) >> 10,
3212 plane_rotation(state->rotation));
3216 static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3218 struct intel_crtc_state *pipe_config;
3219 int num_scalers = intel_crtc->num_scalers;
3222 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3224 /* Not all platformas have a scaler */
3226 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3228 pipe_config->scaler_state.scaler_users,
3229 pipe_config->scaler_state.scaler_id);
3231 for (i = 0; i < num_scalers; i++) {
3232 struct intel_scaler *sc =
3233 &pipe_config->scaler_state.scalers[i];
3235 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3236 i, yesno(sc->in_use), sc->mode);
3240 seq_puts(m, "\tNo scalers available on this platform\n");
3244 static int i915_display_info(struct seq_file *m, void *unused)
3246 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3247 struct drm_device *dev = &dev_priv->drm;
3248 struct intel_crtc *crtc;
3249 struct drm_connector *connector;
3250 struct drm_connector_list_iter conn_iter;
3252 intel_runtime_pm_get(dev_priv);
3253 seq_printf(m, "CRTC info\n");
3254 seq_printf(m, "---------\n");
3255 for_each_intel_crtc(dev, crtc) {
3256 struct intel_crtc_state *pipe_config;
3258 drm_modeset_lock(&crtc->base.mutex, NULL);
3259 pipe_config = to_intel_crtc_state(crtc->base.state);
3261 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
3262 crtc->base.base.id, pipe_name(crtc->pipe),
3263 yesno(pipe_config->base.active),
3264 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3265 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3267 if (pipe_config->base.active) {
3268 struct intel_plane *cursor =
3269 to_intel_plane(crtc->base.cursor);
3271 intel_crtc_info(m, crtc);
3273 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x\n",
3274 yesno(cursor->base.state->visible),
3275 cursor->base.state->crtc_x,
3276 cursor->base.state->crtc_y,
3277 cursor->base.state->crtc_w,
3278 cursor->base.state->crtc_h,
3279 cursor->cursor.base);
3280 intel_scaler_info(m, crtc);
3281 intel_plane_info(m, crtc);
3284 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3285 yesno(!crtc->cpu_fifo_underrun_disabled),
3286 yesno(!crtc->pch_fifo_underrun_disabled));
3287 drm_modeset_unlock(&crtc->base.mutex);
3290 seq_printf(m, "\n");
3291 seq_printf(m, "Connector info\n");
3292 seq_printf(m, "--------------\n");
3293 mutex_lock(&dev->mode_config.mutex);
3294 drm_connector_list_iter_begin(dev, &conn_iter);
3295 drm_for_each_connector_iter(connector, &conn_iter)
3296 intel_connector_info(m, connector);
3297 drm_connector_list_iter_end(&conn_iter);
3298 mutex_unlock(&dev->mode_config.mutex);
3300 intel_runtime_pm_put(dev_priv);
3305 static int i915_engine_info(struct seq_file *m, void *unused)
3307 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3308 struct intel_engine_cs *engine;
3309 enum intel_engine_id id;
3310 struct drm_printer p;
3312 intel_runtime_pm_get(dev_priv);
3314 seq_printf(m, "GT awake? %s (epoch %u)\n",
3315 yesno(dev_priv->gt.awake), dev_priv->gt.epoch);
3316 seq_printf(m, "Global active requests: %d\n",
3317 dev_priv->gt.active_requests);
3318 seq_printf(m, "CS timestamp frequency: %u kHz\n",
3319 dev_priv->info.cs_timestamp_frequency_khz);
3321 p = drm_seq_file_printer(m);
3322 for_each_engine(engine, dev_priv, id)
3323 intel_engine_dump(engine, &p, "%s\n", engine->name);
3325 intel_runtime_pm_put(dev_priv);
3330 static int i915_rcs_topology(struct seq_file *m, void *unused)
3332 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3333 struct drm_printer p = drm_seq_file_printer(m);
3335 intel_device_info_dump_topology(&INTEL_INFO(dev_priv)->sseu, &p);
3340 static int i915_shrinker_info(struct seq_file *m, void *unused)
3342 struct drm_i915_private *i915 = node_to_i915(m->private);
3344 seq_printf(m, "seeks = %d\n", i915->mm.shrinker.seeks);
3345 seq_printf(m, "batch = %lu\n", i915->mm.shrinker.batch);
3350 static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3352 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3353 struct drm_device *dev = &dev_priv->drm;
3356 drm_modeset_lock_all(dev);
3357 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3358 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3360 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->info->name,
3362 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3363 pll->state.crtc_mask, pll->active_mask, yesno(pll->on));
3364 seq_printf(m, " tracked hardware state:\n");
3365 seq_printf(m, " dpll: 0x%08x\n", pll->state.hw_state.dpll);
3366 seq_printf(m, " dpll_md: 0x%08x\n",
3367 pll->state.hw_state.dpll_md);
3368 seq_printf(m, " fp0: 0x%08x\n", pll->state.hw_state.fp0);
3369 seq_printf(m, " fp1: 0x%08x\n", pll->state.hw_state.fp1);
3370 seq_printf(m, " wrpll: 0x%08x\n", pll->state.hw_state.wrpll);
3371 seq_printf(m, " cfgcr0: 0x%08x\n", pll->state.hw_state.cfgcr0);
3372 seq_printf(m, " cfgcr1: 0x%08x\n", pll->state.hw_state.cfgcr1);
3373 seq_printf(m, " mg_refclkin_ctl: 0x%08x\n",
3374 pll->state.hw_state.mg_refclkin_ctl);
3375 seq_printf(m, " mg_clktop2_coreclkctl1: 0x%08x\n",
3376 pll->state.hw_state.mg_clktop2_coreclkctl1);
3377 seq_printf(m, " mg_clktop2_hsclkctl: 0x%08x\n",
3378 pll->state.hw_state.mg_clktop2_hsclkctl);
3379 seq_printf(m, " mg_pll_div0: 0x%08x\n",
3380 pll->state.hw_state.mg_pll_div0);
3381 seq_printf(m, " mg_pll_div1: 0x%08x\n",
3382 pll->state.hw_state.mg_pll_div1);
3383 seq_printf(m, " mg_pll_lf: 0x%08x\n",
3384 pll->state.hw_state.mg_pll_lf);
3385 seq_printf(m, " mg_pll_frac_lock: 0x%08x\n",
3386 pll->state.hw_state.mg_pll_frac_lock);
3387 seq_printf(m, " mg_pll_ssc: 0x%08x\n",
3388 pll->state.hw_state.mg_pll_ssc);
3389 seq_printf(m, " mg_pll_bias: 0x%08x\n",
3390 pll->state.hw_state.mg_pll_bias);
3391 seq_printf(m, " mg_pll_tdc_coldst_bias: 0x%08x\n",
3392 pll->state.hw_state.mg_pll_tdc_coldst_bias);
3394 drm_modeset_unlock_all(dev);
3399 static int i915_wa_registers(struct seq_file *m, void *unused)
3401 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3402 struct i915_workarounds *workarounds = &dev_priv->workarounds;
3405 intel_runtime_pm_get(dev_priv);
3407 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
3408 for (i = 0; i < workarounds->count; ++i) {
3410 u32 mask, value, read;
3413 addr = workarounds->reg[i].addr;
3414 mask = workarounds->reg[i].mask;
3415 value = workarounds->reg[i].value;
3416 read = I915_READ(addr);
3417 ok = (value & mask) == (read & mask);
3418 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
3419 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
3422 intel_runtime_pm_put(dev_priv);
3427 static int i915_ipc_status_show(struct seq_file *m, void *data)
3429 struct drm_i915_private *dev_priv = m->private;
3431 seq_printf(m, "Isochronous Priority Control: %s\n",
3432 yesno(dev_priv->ipc_enabled));
3436 static int i915_ipc_status_open(struct inode *inode, struct file *file)
3438 struct drm_i915_private *dev_priv = inode->i_private;
3440 if (!HAS_IPC(dev_priv))
3443 return single_open(file, i915_ipc_status_show, dev_priv);
3446 static ssize_t i915_ipc_status_write(struct file *file, const char __user *ubuf,
3447 size_t len, loff_t *offp)
3449 struct seq_file *m = file->private_data;
3450 struct drm_i915_private *dev_priv = m->private;
3454 ret = kstrtobool_from_user(ubuf, len, &enable);
3458 intel_runtime_pm_get(dev_priv);
3459 if (!dev_priv->ipc_enabled && enable)
3460 DRM_INFO("Enabling IPC: WM will be proper only after next commit\n");
3461 dev_priv->wm.distrust_bios_wm = true;
3462 dev_priv->ipc_enabled = enable;
3463 intel_enable_ipc(dev_priv);
3464 intel_runtime_pm_put(dev_priv);
3469 static const struct file_operations i915_ipc_status_fops = {
3470 .owner = THIS_MODULE,
3471 .open = i915_ipc_status_open,
3473 .llseek = seq_lseek,
3474 .release = single_release,
3475 .write = i915_ipc_status_write
3478 static int i915_ddb_info(struct seq_file *m, void *unused)
3480 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3481 struct drm_device *dev = &dev_priv->drm;
3482 struct skl_ddb_allocation *ddb;
3483 struct skl_ddb_entry *entry;
3487 if (INTEL_GEN(dev_priv) < 9)
3490 drm_modeset_lock_all(dev);
3492 ddb = &dev_priv->wm.skl_hw.ddb;
3494 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3496 for_each_pipe(dev_priv, pipe) {
3497 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3499 for_each_universal_plane(dev_priv, pipe, plane) {
3500 entry = &ddb->plane[pipe][plane];
3501 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3502 entry->start, entry->end,
3503 skl_ddb_entry_size(entry));
3506 entry = &ddb->plane[pipe][PLANE_CURSOR];
3507 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3508 entry->end, skl_ddb_entry_size(entry));
3511 drm_modeset_unlock_all(dev);
3516 static void drrs_status_per_crtc(struct seq_file *m,
3517 struct drm_device *dev,
3518 struct intel_crtc *intel_crtc)
3520 struct drm_i915_private *dev_priv = to_i915(dev);
3521 struct i915_drrs *drrs = &dev_priv->drrs;
3523 struct drm_connector *connector;
3524 struct drm_connector_list_iter conn_iter;
3526 drm_connector_list_iter_begin(dev, &conn_iter);
3527 drm_for_each_connector_iter(connector, &conn_iter) {
3528 if (connector->state->crtc != &intel_crtc->base)
3531 seq_printf(m, "%s:\n", connector->name);
3533 drm_connector_list_iter_end(&conn_iter);
3535 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3536 seq_puts(m, "\tVBT: DRRS_type: Static");
3537 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3538 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3539 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3540 seq_puts(m, "\tVBT: DRRS_type: None");
3542 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3544 seq_puts(m, "\n\n");
3546 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
3547 struct intel_panel *panel;
3549 mutex_lock(&drrs->mutex);
3550 /* DRRS Supported */
3551 seq_puts(m, "\tDRRS Supported: Yes\n");
3553 /* disable_drrs() will make drrs->dp NULL */
3555 seq_puts(m, "Idleness DRRS: Disabled\n");
3556 if (dev_priv->psr.enabled)
3558 "\tAs PSR is enabled, DRRS is not enabled\n");
3559 mutex_unlock(&drrs->mutex);
3563 panel = &drrs->dp->attached_connector->panel;
3564 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3565 drrs->busy_frontbuffer_bits);
3567 seq_puts(m, "\n\t\t");
3568 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3569 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3570 vrefresh = panel->fixed_mode->vrefresh;
3571 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3572 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3573 vrefresh = panel->downclock_mode->vrefresh;
3575 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3576 drrs->refresh_rate_type);
3577 mutex_unlock(&drrs->mutex);
3580 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3582 seq_puts(m, "\n\t\t");
3583 mutex_unlock(&drrs->mutex);
3585 /* DRRS not supported. Print the VBT parameter*/
3586 seq_puts(m, "\tDRRS Supported : No");
3591 static int i915_drrs_status(struct seq_file *m, void *unused)
3593 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3594 struct drm_device *dev = &dev_priv->drm;
3595 struct intel_crtc *intel_crtc;
3596 int active_crtc_cnt = 0;
3598 drm_modeset_lock_all(dev);
3599 for_each_intel_crtc(dev, intel_crtc) {
3600 if (intel_crtc->base.state->active) {
3602 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3604 drrs_status_per_crtc(m, dev, intel_crtc);
3607 drm_modeset_unlock_all(dev);
3609 if (!active_crtc_cnt)
3610 seq_puts(m, "No active crtc found\n");
3615 static int i915_dp_mst_info(struct seq_file *m, void *unused)
3617 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3618 struct drm_device *dev = &dev_priv->drm;
3619 struct intel_encoder *intel_encoder;
3620 struct intel_digital_port *intel_dig_port;
3621 struct drm_connector *connector;
3622 struct drm_connector_list_iter conn_iter;
3624 drm_connector_list_iter_begin(dev, &conn_iter);
3625 drm_for_each_connector_iter(connector, &conn_iter) {
3626 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
3629 intel_encoder = intel_attached_encoder(connector);
3630 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3633 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
3634 if (!intel_dig_port->dp.can_mst)
3637 seq_printf(m, "MST Source Port %c\n",
3638 port_name(intel_dig_port->base.port));
3639 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3641 drm_connector_list_iter_end(&conn_iter);
3646 static ssize_t i915_displayport_test_active_write(struct file *file,
3647 const char __user *ubuf,
3648 size_t len, loff_t *offp)
3652 struct drm_device *dev;
3653 struct drm_connector *connector;
3654 struct drm_connector_list_iter conn_iter;
3655 struct intel_dp *intel_dp;
3658 dev = ((struct seq_file *)file->private_data)->private;
3663 input_buffer = memdup_user_nul(ubuf, len);
3664 if (IS_ERR(input_buffer))
3665 return PTR_ERR(input_buffer);
3667 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
3669 drm_connector_list_iter_begin(dev, &conn_iter);
3670 drm_for_each_connector_iter(connector, &conn_iter) {
3671 struct intel_encoder *encoder;
3673 if (connector->connector_type !=
3674 DRM_MODE_CONNECTOR_DisplayPort)
3677 encoder = to_intel_encoder(connector->encoder);
3678 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3681 if (encoder && connector->status == connector_status_connected) {
3682 intel_dp = enc_to_intel_dp(&encoder->base);
3683 status = kstrtoint(input_buffer, 10, &val);
3686 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
3687 /* To prevent erroneous activation of the compliance
3688 * testing code, only accept an actual value of 1 here
3691 intel_dp->compliance.test_active = 1;
3693 intel_dp->compliance.test_active = 0;
3696 drm_connector_list_iter_end(&conn_iter);
3697 kfree(input_buffer);
3705 static int i915_displayport_test_active_show(struct seq_file *m, void *data)
3707 struct drm_i915_private *dev_priv = m->private;
3708 struct drm_device *dev = &dev_priv->drm;
3709 struct drm_connector *connector;
3710 struct drm_connector_list_iter conn_iter;
3711 struct intel_dp *intel_dp;
3713 drm_connector_list_iter_begin(dev, &conn_iter);
3714 drm_for_each_connector_iter(connector, &conn_iter) {
3715 struct intel_encoder *encoder;
3717 if (connector->connector_type !=
3718 DRM_MODE_CONNECTOR_DisplayPort)
3721 encoder = to_intel_encoder(connector->encoder);
3722 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3725 if (encoder && connector->status == connector_status_connected) {
3726 intel_dp = enc_to_intel_dp(&encoder->base);
3727 if (intel_dp->compliance.test_active)
3734 drm_connector_list_iter_end(&conn_iter);
3739 static int i915_displayport_test_active_open(struct inode *inode,
3742 return single_open(file, i915_displayport_test_active_show,
3746 static const struct file_operations i915_displayport_test_active_fops = {
3747 .owner = THIS_MODULE,
3748 .open = i915_displayport_test_active_open,
3750 .llseek = seq_lseek,
3751 .release = single_release,
3752 .write = i915_displayport_test_active_write
3755 static int i915_displayport_test_data_show(struct seq_file *m, void *data)
3757 struct drm_i915_private *dev_priv = m->private;
3758 struct drm_device *dev = &dev_priv->drm;
3759 struct drm_connector *connector;
3760 struct drm_connector_list_iter conn_iter;
3761 struct intel_dp *intel_dp;
3763 drm_connector_list_iter_begin(dev, &conn_iter);
3764 drm_for_each_connector_iter(connector, &conn_iter) {
3765 struct intel_encoder *encoder;
3767 if (connector->connector_type !=
3768 DRM_MODE_CONNECTOR_DisplayPort)
3771 encoder = to_intel_encoder(connector->encoder);
3772 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3775 if (encoder && connector->status == connector_status_connected) {
3776 intel_dp = enc_to_intel_dp(&encoder->base);
3777 if (intel_dp->compliance.test_type ==
3778 DP_TEST_LINK_EDID_READ)
3779 seq_printf(m, "%lx",
3780 intel_dp->compliance.test_data.edid);
3781 else if (intel_dp->compliance.test_type ==
3782 DP_TEST_LINK_VIDEO_PATTERN) {
3783 seq_printf(m, "hdisplay: %d\n",
3784 intel_dp->compliance.test_data.hdisplay);
3785 seq_printf(m, "vdisplay: %d\n",
3786 intel_dp->compliance.test_data.vdisplay);
3787 seq_printf(m, "bpc: %u\n",
3788 intel_dp->compliance.test_data.bpc);
3793 drm_connector_list_iter_end(&conn_iter);
3797 DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_data);
3799 static int i915_displayport_test_type_show(struct seq_file *m, void *data)
3801 struct drm_i915_private *dev_priv = m->private;
3802 struct drm_device *dev = &dev_priv->drm;
3803 struct drm_connector *connector;
3804 struct drm_connector_list_iter conn_iter;
3805 struct intel_dp *intel_dp;
3807 drm_connector_list_iter_begin(dev, &conn_iter);
3808 drm_for_each_connector_iter(connector, &conn_iter) {
3809 struct intel_encoder *encoder;
3811 if (connector->connector_type !=
3812 DRM_MODE_CONNECTOR_DisplayPort)
3815 encoder = to_intel_encoder(connector->encoder);
3816 if (encoder && encoder->type == INTEL_OUTPUT_DP_MST)
3819 if (encoder && connector->status == connector_status_connected) {
3820 intel_dp = enc_to_intel_dp(&encoder->base);
3821 seq_printf(m, "%02lx", intel_dp->compliance.test_type);
3825 drm_connector_list_iter_end(&conn_iter);
3829 DEFINE_SHOW_ATTRIBUTE(i915_displayport_test_type);
3831 static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
3833 struct drm_i915_private *dev_priv = m->private;
3834 struct drm_device *dev = &dev_priv->drm;
3838 if (IS_CHERRYVIEW(dev_priv))
3840 else if (IS_VALLEYVIEW(dev_priv))
3842 else if (IS_G4X(dev_priv))
3845 num_levels = ilk_wm_max_level(dev_priv) + 1;
3847 drm_modeset_lock_all(dev);
3849 for (level = 0; level < num_levels; level++) {
3850 unsigned int latency = wm[level];
3853 * - WM1+ latency values in 0.5us units
3854 * - latencies are in us on gen9/vlv/chv
3856 if (INTEL_GEN(dev_priv) >= 9 ||
3857 IS_VALLEYVIEW(dev_priv) ||
3858 IS_CHERRYVIEW(dev_priv) ||
3864 seq_printf(m, "WM%d %u (%u.%u usec)\n",
3865 level, wm[level], latency / 10, latency % 10);
3868 drm_modeset_unlock_all(dev);
3871 static int pri_wm_latency_show(struct seq_file *m, void *data)
3873 struct drm_i915_private *dev_priv = m->private;
3874 const uint16_t *latencies;
3876 if (INTEL_GEN(dev_priv) >= 9)
3877 latencies = dev_priv->wm.skl_latency;
3879 latencies = dev_priv->wm.pri_latency;
3881 wm_latency_show(m, latencies);
3886 static int spr_wm_latency_show(struct seq_file *m, void *data)
3888 struct drm_i915_private *dev_priv = m->private;
3889 const uint16_t *latencies;
3891 if (INTEL_GEN(dev_priv) >= 9)
3892 latencies = dev_priv->wm.skl_latency;
3894 latencies = dev_priv->wm.spr_latency;
3896 wm_latency_show(m, latencies);
3901 static int cur_wm_latency_show(struct seq_file *m, void *data)
3903 struct drm_i915_private *dev_priv = m->private;
3904 const uint16_t *latencies;
3906 if (INTEL_GEN(dev_priv) >= 9)
3907 latencies = dev_priv->wm.skl_latency;
3909 latencies = dev_priv->wm.cur_latency;
3911 wm_latency_show(m, latencies);
3916 static int pri_wm_latency_open(struct inode *inode, struct file *file)
3918 struct drm_i915_private *dev_priv = inode->i_private;
3920 if (INTEL_GEN(dev_priv) < 5 && !IS_G4X(dev_priv))
3923 return single_open(file, pri_wm_latency_show, dev_priv);
3926 static int spr_wm_latency_open(struct inode *inode, struct file *file)
3928 struct drm_i915_private *dev_priv = inode->i_private;
3930 if (HAS_GMCH_DISPLAY(dev_priv))
3933 return single_open(file, spr_wm_latency_show, dev_priv);
3936 static int cur_wm_latency_open(struct inode *inode, struct file *file)
3938 struct drm_i915_private *dev_priv = inode->i_private;
3940 if (HAS_GMCH_DISPLAY(dev_priv))
3943 return single_open(file, cur_wm_latency_show, dev_priv);
3946 static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
3947 size_t len, loff_t *offp, uint16_t wm[8])
3949 struct seq_file *m = file->private_data;
3950 struct drm_i915_private *dev_priv = m->private;
3951 struct drm_device *dev = &dev_priv->drm;
3952 uint16_t new[8] = { 0 };
3958 if (IS_CHERRYVIEW(dev_priv))
3960 else if (IS_VALLEYVIEW(dev_priv))
3962 else if (IS_G4X(dev_priv))
3965 num_levels = ilk_wm_max_level(dev_priv) + 1;
3967 if (len >= sizeof(tmp))
3970 if (copy_from_user(tmp, ubuf, len))
3975 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
3976 &new[0], &new[1], &new[2], &new[3],
3977 &new[4], &new[5], &new[6], &new[7]);
3978 if (ret != num_levels)
3981 drm_modeset_lock_all(dev);
3983 for (level = 0; level < num_levels; level++)
3984 wm[level] = new[level];
3986 drm_modeset_unlock_all(dev);
3992 static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
3993 size_t len, loff_t *offp)
3995 struct seq_file *m = file->private_data;
3996 struct drm_i915_private *dev_priv = m->private;
3997 uint16_t *latencies;
3999 if (INTEL_GEN(dev_priv) >= 9)
4000 latencies = dev_priv->wm.skl_latency;
4002 latencies = dev_priv->wm.pri_latency;
4004 return wm_latency_write(file, ubuf, len, offp, latencies);
4007 static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4008 size_t len, loff_t *offp)
4010 struct seq_file *m = file->private_data;
4011 struct drm_i915_private *dev_priv = m->private;
4012 uint16_t *latencies;
4014 if (INTEL_GEN(dev_priv) >= 9)
4015 latencies = dev_priv->wm.skl_latency;
4017 latencies = dev_priv->wm.spr_latency;
4019 return wm_latency_write(file, ubuf, len, offp, latencies);
4022 static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4023 size_t len, loff_t *offp)
4025 struct seq_file *m = file->private_data;
4026 struct drm_i915_private *dev_priv = m->private;
4027 uint16_t *latencies;
4029 if (INTEL_GEN(dev_priv) >= 9)
4030 latencies = dev_priv->wm.skl_latency;
4032 latencies = dev_priv->wm.cur_latency;
4034 return wm_latency_write(file, ubuf, len, offp, latencies);
4037 static const struct file_operations i915_pri_wm_latency_fops = {
4038 .owner = THIS_MODULE,
4039 .open = pri_wm_latency_open,
4041 .llseek = seq_lseek,
4042 .release = single_release,
4043 .write = pri_wm_latency_write
4046 static const struct file_operations i915_spr_wm_latency_fops = {
4047 .owner = THIS_MODULE,
4048 .open = spr_wm_latency_open,
4050 .llseek = seq_lseek,
4051 .release = single_release,
4052 .write = spr_wm_latency_write
4055 static const struct file_operations i915_cur_wm_latency_fops = {
4056 .owner = THIS_MODULE,
4057 .open = cur_wm_latency_open,
4059 .llseek = seq_lseek,
4060 .release = single_release,
4061 .write = cur_wm_latency_write
4065 i915_wedged_get(void *data, u64 *val)
4067 struct drm_i915_private *dev_priv = data;
4069 *val = i915_terminally_wedged(&dev_priv->gpu_error);
4075 i915_wedged_set(void *data, u64 val)
4077 struct drm_i915_private *i915 = data;
4078 struct intel_engine_cs *engine;
4082 * There is no safeguard against this debugfs entry colliding
4083 * with the hangcheck calling same i915_handle_error() in
4084 * parallel, causing an explosion. For now we assume that the
4085 * test harness is responsible enough not to inject gpu hangs
4086 * while it is writing to 'i915_wedged'
4089 if (i915_reset_backoff(&i915->gpu_error))
4092 for_each_engine_masked(engine, i915, val, tmp) {
4093 engine->hangcheck.seqno = intel_engine_get_seqno(engine);
4094 engine->hangcheck.stalled = true;
4097 i915_handle_error(i915, val, I915_ERROR_CAPTURE,
4098 "Manually set wedged engine mask = %llx", val);
4100 wait_on_bit(&i915->gpu_error.flags,
4102 TASK_UNINTERRUPTIBLE);
4107 DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4108 i915_wedged_get, i915_wedged_set,
4112 fault_irq_set(struct drm_i915_private *i915,
4118 err = mutex_lock_interruptible(&i915->drm.struct_mutex);
4122 err = i915_gem_wait_for_idle(i915,
4124 I915_WAIT_INTERRUPTIBLE);
4129 mutex_unlock(&i915->drm.struct_mutex);
4131 /* Flush idle worker to disarm irq */
4132 drain_delayed_work(&i915->gt.idle_work);
4137 mutex_unlock(&i915->drm.struct_mutex);
4142 i915_ring_missed_irq_get(void *data, u64 *val)
4144 struct drm_i915_private *dev_priv = data;
4146 *val = dev_priv->gpu_error.missed_irq_rings;
4151 i915_ring_missed_irq_set(void *data, u64 val)
4153 struct drm_i915_private *i915 = data;
4155 return fault_irq_set(i915, &i915->gpu_error.missed_irq_rings, val);
4158 DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4159 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4163 i915_ring_test_irq_get(void *data, u64 *val)
4165 struct drm_i915_private *dev_priv = data;
4167 *val = dev_priv->gpu_error.test_irq_rings;
4173 i915_ring_test_irq_set(void *data, u64 val)
4175 struct drm_i915_private *i915 = data;
4177 val &= INTEL_INFO(i915)->ring_mask;
4178 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
4180 return fault_irq_set(i915, &i915->gpu_error.test_irq_rings, val);
4183 DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4184 i915_ring_test_irq_get, i915_ring_test_irq_set,
4187 #define DROP_UNBOUND BIT(0)
4188 #define DROP_BOUND BIT(1)
4189 #define DROP_RETIRE BIT(2)
4190 #define DROP_ACTIVE BIT(3)
4191 #define DROP_FREED BIT(4)
4192 #define DROP_SHRINK_ALL BIT(5)
4193 #define DROP_IDLE BIT(6)
4194 #define DROP_ALL (DROP_UNBOUND | \
4202 i915_drop_caches_get(void *data, u64 *val)
4210 i915_drop_caches_set(void *data, u64 val)
4212 struct drm_i915_private *dev_priv = data;
4213 struct drm_device *dev = &dev_priv->drm;
4216 DRM_DEBUG("Dropping caches: 0x%08llx [0x%08llx]\n",
4217 val, val & DROP_ALL);
4219 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4220 * on ioctls on -EAGAIN. */
4221 if (val & (DROP_ACTIVE | DROP_RETIRE)) {
4222 ret = mutex_lock_interruptible(&dev->struct_mutex);
4226 if (val & DROP_ACTIVE)
4227 ret = i915_gem_wait_for_idle(dev_priv,
4228 I915_WAIT_INTERRUPTIBLE |
4231 if (val & DROP_RETIRE)
4232 i915_retire_requests(dev_priv);
4234 mutex_unlock(&dev->struct_mutex);
4237 fs_reclaim_acquire(GFP_KERNEL);
4238 if (val & DROP_BOUND)
4239 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_BOUND);
4241 if (val & DROP_UNBOUND)
4242 i915_gem_shrink(dev_priv, LONG_MAX, NULL, I915_SHRINK_UNBOUND);
4244 if (val & DROP_SHRINK_ALL)
4245 i915_gem_shrink_all(dev_priv);
4246 fs_reclaim_release(GFP_KERNEL);
4248 if (val & DROP_IDLE)
4249 drain_delayed_work(&dev_priv->gt.idle_work);
4251 if (val & DROP_FREED)
4252 i915_gem_drain_freed_objects(dev_priv);
4257 DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4258 i915_drop_caches_get, i915_drop_caches_set,
4262 i915_cache_sharing_get(void *data, u64 *val)
4264 struct drm_i915_private *dev_priv = data;
4267 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4270 intel_runtime_pm_get(dev_priv);
4272 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4274 intel_runtime_pm_put(dev_priv);
4276 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
4282 i915_cache_sharing_set(void *data, u64 val)
4284 struct drm_i915_private *dev_priv = data;
4287 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
4293 intel_runtime_pm_get(dev_priv);
4294 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
4296 /* Update the cache sharing policy here as well */
4297 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
4298 snpcr &= ~GEN6_MBC_SNPCR_MASK;
4299 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
4300 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
4302 intel_runtime_pm_put(dev_priv);
4306 DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
4307 i915_cache_sharing_get, i915_cache_sharing_set,
4310 static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
4311 struct sseu_dev_info *sseu)
4314 const int ss_max = SS_MAX;
4315 u32 sig1[SS_MAX], sig2[SS_MAX];
4318 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
4319 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
4320 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
4321 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
4323 for (ss = 0; ss < ss_max; ss++) {
4324 unsigned int eu_cnt;
4326 if (sig1[ss] & CHV_SS_PG_ENABLE)
4327 /* skip disabled subslice */
4330 sseu->slice_mask = BIT(0);
4331 sseu->subslice_mask[0] |= BIT(ss);
4332 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
4333 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
4334 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
4335 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
4336 sseu->eu_total += eu_cnt;
4337 sseu->eu_per_subslice = max_t(unsigned int,
4338 sseu->eu_per_subslice, eu_cnt);
4343 static void gen10_sseu_device_status(struct drm_i915_private *dev_priv,
4344 struct sseu_dev_info *sseu)
4347 const struct intel_device_info *info = INTEL_INFO(dev_priv);
4348 u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4351 for (s = 0; s < info->sseu.max_slices; s++) {
4353 * FIXME: Valid SS Mask respects the spec and read
4354 * only valid bits for those registers, excluding reserverd
4355 * although this seems wrong because it would leave many
4356 * subslices without ACK.
4358 s_reg[s] = I915_READ(GEN10_SLICE_PGCTL_ACK(s)) &
4359 GEN10_PGCTL_VALID_SS_MASK(s);
4360 eu_reg[2 * s] = I915_READ(GEN10_SS01_EU_PGCTL_ACK(s));
4361 eu_reg[2 * s + 1] = I915_READ(GEN10_SS23_EU_PGCTL_ACK(s));
4364 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4365 GEN9_PGCTL_SSA_EU19_ACK |
4366 GEN9_PGCTL_SSA_EU210_ACK |
4367 GEN9_PGCTL_SSA_EU311_ACK;
4368 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4369 GEN9_PGCTL_SSB_EU19_ACK |
4370 GEN9_PGCTL_SSB_EU210_ACK |
4371 GEN9_PGCTL_SSB_EU311_ACK;
4373 for (s = 0; s < info->sseu.max_slices; s++) {
4374 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4375 /* skip disabled slice */
4378 sseu->slice_mask |= BIT(s);
4379 sseu->subslice_mask[s] = info->sseu.subslice_mask[s];
4381 for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4382 unsigned int eu_cnt;
4384 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4385 /* skip disabled subslice */
4388 eu_cnt = 2 * hweight32(eu_reg[2 * s + ss / 2] &
4390 sseu->eu_total += eu_cnt;
4391 sseu->eu_per_subslice = max_t(unsigned int,
4392 sseu->eu_per_subslice,
4399 static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
4400 struct sseu_dev_info *sseu)
4403 const struct intel_device_info *info = INTEL_INFO(dev_priv);
4404 u32 s_reg[SS_MAX], eu_reg[2 * SS_MAX], eu_mask[2];
4407 for (s = 0; s < info->sseu.max_slices; s++) {
4408 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
4409 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
4410 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
4413 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
4414 GEN9_PGCTL_SSA_EU19_ACK |
4415 GEN9_PGCTL_SSA_EU210_ACK |
4416 GEN9_PGCTL_SSA_EU311_ACK;
4417 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
4418 GEN9_PGCTL_SSB_EU19_ACK |
4419 GEN9_PGCTL_SSB_EU210_ACK |
4420 GEN9_PGCTL_SSB_EU311_ACK;
4422 for (s = 0; s < info->sseu.max_slices; s++) {
4423 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
4424 /* skip disabled slice */
4427 sseu->slice_mask |= BIT(s);
4429 if (IS_GEN9_BC(dev_priv))
4430 sseu->subslice_mask[s] =
4431 INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
4433 for (ss = 0; ss < info->sseu.max_subslices; ss++) {
4434 unsigned int eu_cnt;
4436 if (IS_GEN9_LP(dev_priv)) {
4437 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
4438 /* skip disabled subslice */
4441 sseu->subslice_mask[s] |= BIT(ss);
4444 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
4446 sseu->eu_total += eu_cnt;
4447 sseu->eu_per_subslice = max_t(unsigned int,
4448 sseu->eu_per_subslice,
4455 static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
4456 struct sseu_dev_info *sseu)
4458 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
4461 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
4463 if (sseu->slice_mask) {
4464 sseu->eu_per_subslice =
4465 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
4466 for (s = 0; s < fls(sseu->slice_mask); s++) {
4467 sseu->subslice_mask[s] =
4468 INTEL_INFO(dev_priv)->sseu.subslice_mask[s];
4470 sseu->eu_total = sseu->eu_per_subslice *
4471 sseu_subslice_total(sseu);
4473 /* subtract fused off EU(s) from enabled slice(s) */
4474 for (s = 0; s < fls(sseu->slice_mask); s++) {
4476 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
4478 sseu->eu_total -= hweight8(subslice_7eu);
4483 static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
4484 const struct sseu_dev_info *sseu)
4486 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4487 const char *type = is_available_info ? "Available" : "Enabled";
4490 seq_printf(m, " %s Slice Mask: %04x\n", type,
4492 seq_printf(m, " %s Slice Total: %u\n", type,
4493 hweight8(sseu->slice_mask));
4494 seq_printf(m, " %s Subslice Total: %u\n", type,
4495 sseu_subslice_total(sseu));
4496 for (s = 0; s < fls(sseu->slice_mask); s++) {
4497 seq_printf(m, " %s Slice%i subslices: %u\n", type,
4498 s, hweight8(sseu->subslice_mask[s]));
4500 seq_printf(m, " %s EU Total: %u\n", type,
4502 seq_printf(m, " %s EU Per Subslice: %u\n", type,
4503 sseu->eu_per_subslice);
4505 if (!is_available_info)
4508 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
4509 if (HAS_POOLED_EU(dev_priv))
4510 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
4512 seq_printf(m, " Has Slice Power Gating: %s\n",
4513 yesno(sseu->has_slice_pg));
4514 seq_printf(m, " Has Subslice Power Gating: %s\n",
4515 yesno(sseu->has_subslice_pg));
4516 seq_printf(m, " Has EU Power Gating: %s\n",
4517 yesno(sseu->has_eu_pg));
4520 static int i915_sseu_status(struct seq_file *m, void *unused)
4522 struct drm_i915_private *dev_priv = node_to_i915(m->private);
4523 struct sseu_dev_info sseu;
4525 if (INTEL_GEN(dev_priv) < 8)
4528 seq_puts(m, "SSEU Device Info\n");
4529 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
4531 seq_puts(m, "SSEU Device Status\n");
4532 memset(&sseu, 0, sizeof(sseu));
4533 sseu.max_slices = INTEL_INFO(dev_priv)->sseu.max_slices;
4534 sseu.max_subslices = INTEL_INFO(dev_priv)->sseu.max_subslices;
4535 sseu.max_eus_per_subslice =
4536 INTEL_INFO(dev_priv)->sseu.max_eus_per_subslice;
4538 intel_runtime_pm_get(dev_priv);
4540 if (IS_CHERRYVIEW(dev_priv)) {
4541 cherryview_sseu_device_status(dev_priv, &sseu);
4542 } else if (IS_BROADWELL(dev_priv)) {
4543 broadwell_sseu_device_status(dev_priv, &sseu);
4544 } else if (IS_GEN9(dev_priv)) {
4545 gen9_sseu_device_status(dev_priv, &sseu);
4546 } else if (INTEL_GEN(dev_priv) >= 10) {
4547 gen10_sseu_device_status(dev_priv, &sseu);
4550 intel_runtime_pm_put(dev_priv);
4552 i915_print_sseu_info(m, false, &sseu);
4557 static int i915_forcewake_open(struct inode *inode, struct file *file)
4559 struct drm_i915_private *i915 = inode->i_private;
4561 if (INTEL_GEN(i915) < 6)
4564 intel_runtime_pm_get(i915);
4565 intel_uncore_forcewake_user_get(i915);
4570 static int i915_forcewake_release(struct inode *inode, struct file *file)
4572 struct drm_i915_private *i915 = inode->i_private;
4574 if (INTEL_GEN(i915) < 6)
4577 intel_uncore_forcewake_user_put(i915);
4578 intel_runtime_pm_put(i915);
4583 static const struct file_operations i915_forcewake_fops = {
4584 .owner = THIS_MODULE,
4585 .open = i915_forcewake_open,
4586 .release = i915_forcewake_release,
4589 static int i915_hpd_storm_ctl_show(struct seq_file *m, void *data)
4591 struct drm_i915_private *dev_priv = m->private;
4592 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4594 seq_printf(m, "Threshold: %d\n", hotplug->hpd_storm_threshold);
4595 seq_printf(m, "Detected: %s\n",
4596 yesno(delayed_work_pending(&hotplug->reenable_work)));
4601 static ssize_t i915_hpd_storm_ctl_write(struct file *file,
4602 const char __user *ubuf, size_t len,
4605 struct seq_file *m = file->private_data;
4606 struct drm_i915_private *dev_priv = m->private;
4607 struct i915_hotplug *hotplug = &dev_priv->hotplug;
4608 unsigned int new_threshold;
4613 if (len >= sizeof(tmp))
4616 if (copy_from_user(tmp, ubuf, len))
4621 /* Strip newline, if any */
4622 newline = strchr(tmp, '\n');
4626 if (strcmp(tmp, "reset") == 0)
4627 new_threshold = HPD_STORM_DEFAULT_THRESHOLD;
4628 else if (kstrtouint(tmp, 10, &new_threshold) != 0)
4631 if (new_threshold > 0)
4632 DRM_DEBUG_KMS("Setting HPD storm detection threshold to %d\n",
4635 DRM_DEBUG_KMS("Disabling HPD storm detection\n");
4637 spin_lock_irq(&dev_priv->irq_lock);
4638 hotplug->hpd_storm_threshold = new_threshold;
4639 /* Reset the HPD storm stats so we don't accidentally trigger a storm */
4641 hotplug->stats[i].count = 0;
4642 spin_unlock_irq(&dev_priv->irq_lock);
4644 /* Re-enable hpd immediately if we were in an irq storm */
4645 flush_delayed_work(&dev_priv->hotplug.reenable_work);
4650 static int i915_hpd_storm_ctl_open(struct inode *inode, struct file *file)
4652 return single_open(file, i915_hpd_storm_ctl_show, inode->i_private);
4655 static const struct file_operations i915_hpd_storm_ctl_fops = {
4656 .owner = THIS_MODULE,
4657 .open = i915_hpd_storm_ctl_open,
4659 .llseek = seq_lseek,
4660 .release = single_release,
4661 .write = i915_hpd_storm_ctl_write
4664 static int i915_drrs_ctl_set(void *data, u64 val)
4666 struct drm_i915_private *dev_priv = data;
4667 struct drm_device *dev = &dev_priv->drm;
4668 struct intel_crtc *intel_crtc;
4669 struct intel_encoder *encoder;
4670 struct intel_dp *intel_dp;
4672 if (INTEL_GEN(dev_priv) < 7)
4675 drm_modeset_lock_all(dev);
4676 for_each_intel_crtc(dev, intel_crtc) {
4677 if (!intel_crtc->base.state->active ||
4678 !intel_crtc->config->has_drrs)
4681 for_each_encoder_on_crtc(dev, &intel_crtc->base, encoder) {
4682 if (encoder->type != INTEL_OUTPUT_EDP)
4685 DRM_DEBUG_DRIVER("Manually %sabling DRRS. %llu\n",
4686 val ? "en" : "dis", val);
4688 intel_dp = enc_to_intel_dp(&encoder->base);
4690 intel_edp_drrs_enable(intel_dp,
4691 intel_crtc->config);
4693 intel_edp_drrs_disable(intel_dp,
4694 intel_crtc->config);
4697 drm_modeset_unlock_all(dev);
4702 DEFINE_SIMPLE_ATTRIBUTE(i915_drrs_ctl_fops, NULL, i915_drrs_ctl_set, "%llu\n");
4705 i915_fifo_underrun_reset_write(struct file *filp,
4706 const char __user *ubuf,
4707 size_t cnt, loff_t *ppos)
4709 struct drm_i915_private *dev_priv = filp->private_data;
4710 struct intel_crtc *intel_crtc;
4711 struct drm_device *dev = &dev_priv->drm;
4715 ret = kstrtobool_from_user(ubuf, cnt, &reset);
4722 for_each_intel_crtc(dev, intel_crtc) {
4723 struct drm_crtc_commit *commit;
4724 struct intel_crtc_state *crtc_state;
4726 ret = drm_modeset_lock_single_interruptible(&intel_crtc->base.mutex);
4730 crtc_state = to_intel_crtc_state(intel_crtc->base.state);
4731 commit = crtc_state->base.commit;
4733 ret = wait_for_completion_interruptible(&commit->hw_done);
4735 ret = wait_for_completion_interruptible(&commit->flip_done);
4738 if (!ret && crtc_state->base.active) {
4739 DRM_DEBUG_KMS("Re-arming FIFO underruns on pipe %c\n",
4740 pipe_name(intel_crtc->pipe));
4742 intel_crtc_arm_fifo_underrun(intel_crtc, crtc_state);
4745 drm_modeset_unlock(&intel_crtc->base.mutex);
4751 ret = intel_fbc_reset_underrun(dev_priv);
4758 static const struct file_operations i915_fifo_underrun_reset_ops = {
4759 .owner = THIS_MODULE,
4760 .open = simple_open,
4761 .write = i915_fifo_underrun_reset_write,
4762 .llseek = default_llseek,
4765 static const struct drm_info_list i915_debugfs_list[] = {
4766 {"i915_capabilities", i915_capabilities, 0},
4767 {"i915_gem_objects", i915_gem_object_info, 0},
4768 {"i915_gem_gtt", i915_gem_gtt_info, 0},
4769 {"i915_gem_stolen", i915_gem_stolen_list_info },
4770 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
4771 {"i915_gem_interrupt", i915_interrupt_info, 0},
4772 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
4773 {"i915_guc_info", i915_guc_info, 0},
4774 {"i915_guc_load_status", i915_guc_load_status_info, 0},
4775 {"i915_guc_log_dump", i915_guc_log_dump, 0},
4776 {"i915_guc_load_err_log_dump", i915_guc_log_dump, 0, (void *)1},
4777 {"i915_guc_stage_pool", i915_guc_stage_pool, 0},
4778 {"i915_huc_load_status", i915_huc_load_status_info, 0},
4779 {"i915_frequency_info", i915_frequency_info, 0},
4780 {"i915_hangcheck_info", i915_hangcheck_info, 0},
4781 {"i915_reset_info", i915_reset_info, 0},
4782 {"i915_drpc_info", i915_drpc_info, 0},
4783 {"i915_emon_status", i915_emon_status, 0},
4784 {"i915_ring_freq_table", i915_ring_freq_table, 0},
4785 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
4786 {"i915_fbc_status", i915_fbc_status, 0},
4787 {"i915_ips_status", i915_ips_status, 0},
4788 {"i915_sr_status", i915_sr_status, 0},
4789 {"i915_opregion", i915_opregion, 0},
4790 {"i915_vbt", i915_vbt, 0},
4791 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
4792 {"i915_context_status", i915_context_status, 0},
4793 {"i915_forcewake_domains", i915_forcewake_domains, 0},
4794 {"i915_swizzle_info", i915_swizzle_info, 0},
4795 {"i915_ppgtt_info", i915_ppgtt_info, 0},
4796 {"i915_llc", i915_llc, 0},
4797 {"i915_edp_psr_status", i915_edp_psr_status, 0},
4798 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
4799 {"i915_energy_uJ", i915_energy_uJ, 0},
4800 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
4801 {"i915_power_domain_info", i915_power_domain_info, 0},
4802 {"i915_dmc_info", i915_dmc_info, 0},
4803 {"i915_display_info", i915_display_info, 0},
4804 {"i915_engine_info", i915_engine_info, 0},
4805 {"i915_rcs_topology", i915_rcs_topology, 0},
4806 {"i915_shrinker_info", i915_shrinker_info, 0},
4807 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
4808 {"i915_dp_mst_info", i915_dp_mst_info, 0},
4809 {"i915_wa_registers", i915_wa_registers, 0},
4810 {"i915_ddb_info", i915_ddb_info, 0},
4811 {"i915_sseu_status", i915_sseu_status, 0},
4812 {"i915_drrs_status", i915_drrs_status, 0},
4813 {"i915_rps_boost_info", i915_rps_boost_info, 0},
4815 #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
4817 static const struct i915_debugfs_files {
4819 const struct file_operations *fops;
4820 } i915_debugfs_files[] = {
4821 {"i915_wedged", &i915_wedged_fops},
4822 {"i915_cache_sharing", &i915_cache_sharing_fops},
4823 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
4824 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
4825 {"i915_gem_drop_caches", &i915_drop_caches_fops},
4826 #if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
4827 {"i915_error_state", &i915_error_state_fops},
4828 {"i915_gpu_info", &i915_gpu_info_fops},
4830 {"i915_fifo_underrun_reset", &i915_fifo_underrun_reset_ops},
4831 {"i915_next_seqno", &i915_next_seqno_fops},
4832 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
4833 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
4834 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
4835 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
4836 {"i915_fbc_false_color", &i915_fbc_false_color_fops},
4837 {"i915_dp_test_data", &i915_displayport_test_data_fops},
4838 {"i915_dp_test_type", &i915_displayport_test_type_fops},
4839 {"i915_dp_test_active", &i915_displayport_test_active_fops},
4840 {"i915_guc_log_level", &i915_guc_log_level_fops},
4841 {"i915_guc_log_relay", &i915_guc_log_relay_fops},
4842 {"i915_hpd_storm_ctl", &i915_hpd_storm_ctl_fops},
4843 {"i915_ipc_status", &i915_ipc_status_fops},
4844 {"i915_drrs_ctl", &i915_drrs_ctl_fops},
4845 {"i915_edp_psr_debug", &i915_edp_psr_debug_fops}
4848 int i915_debugfs_register(struct drm_i915_private *dev_priv)
4850 struct drm_minor *minor = dev_priv->drm.primary;
4854 ent = debugfs_create_file("i915_forcewake_user", S_IRUSR,
4855 minor->debugfs_root, to_i915(minor->dev),
4856 &i915_forcewake_fops);
4860 ret = intel_pipe_crc_create(minor);
4864 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
4865 ent = debugfs_create_file(i915_debugfs_files[i].name,
4867 minor->debugfs_root,
4868 to_i915(minor->dev),
4869 i915_debugfs_files[i].fops);
4874 return drm_debugfs_create_files(i915_debugfs_list,
4875 I915_DEBUGFS_ENTRIES,
4876 minor->debugfs_root, minor);
4880 /* DPCD dump start address. */
4881 unsigned int offset;
4882 /* DPCD dump end address, inclusive. If unset, .size will be used. */
4884 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
4886 /* Only valid for eDP. */
4890 static const struct dpcd_block i915_dpcd_debug[] = {
4891 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
4892 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
4893 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
4894 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
4895 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
4896 { .offset = DP_SET_POWER },
4897 { .offset = DP_EDP_DPCD_REV },
4898 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
4899 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
4900 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
4903 static int i915_dpcd_show(struct seq_file *m, void *data)
4905 struct drm_connector *connector = m->private;
4906 struct intel_dp *intel_dp =
4907 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4912 if (connector->status != connector_status_connected)
4915 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
4916 const struct dpcd_block *b = &i915_dpcd_debug[i];
4917 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
4920 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
4923 /* low tech for now */
4924 if (WARN_ON(size > sizeof(buf)))
4927 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
4929 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
4930 size, b->offset, err);
4934 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
4939 DEFINE_SHOW_ATTRIBUTE(i915_dpcd);
4941 static int i915_panel_show(struct seq_file *m, void *data)
4943 struct drm_connector *connector = m->private;
4944 struct intel_dp *intel_dp =
4945 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
4947 if (connector->status != connector_status_connected)
4950 seq_printf(m, "Panel power up delay: %d\n",
4951 intel_dp->panel_power_up_delay);
4952 seq_printf(m, "Panel power down delay: %d\n",
4953 intel_dp->panel_power_down_delay);
4954 seq_printf(m, "Backlight on delay: %d\n",
4955 intel_dp->backlight_on_delay);
4956 seq_printf(m, "Backlight off delay: %d\n",
4957 intel_dp->backlight_off_delay);
4961 DEFINE_SHOW_ATTRIBUTE(i915_panel);
4964 * i915_debugfs_connector_add - add i915 specific connector debugfs files
4965 * @connector: pointer to a registered drm_connector
4967 * Cleanup will be done by drm_connector_unregister() through a call to
4968 * drm_debugfs_connector_remove().
4970 * Returns 0 on success, negative error codes on error.
4972 int i915_debugfs_connector_add(struct drm_connector *connector)
4974 struct dentry *root = connector->debugfs_entry;
4976 /* The connector must have been registered beforehands. */
4980 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4981 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4982 debugfs_create_file("i915_dpcd", S_IRUGO, root,
4983 connector, &i915_dpcd_fops);
4985 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4986 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
4987 connector, &i915_panel_fops);