2 * Copyright 2012-15 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
27 * This file defines helper functions provided by the Display Manager to
30 #ifndef __DM_HELPERS__
31 #define __DM_HELPERS__
36 struct dc_dp_mst_stream_allocation_table;
38 enum aux_return_code_type;
41 * Allocate memory accessible by the GPU
43 * frame buffer allocations must be aligned to a 4096-byte boundary
45 * Returns virtual address, sets addr to physical address
47 void *dm_helpers_allocate_gpu_mem(
48 struct dc_context *ctx,
49 enum dc_gpu_mem_alloc_type type,
54 * Free the GPU-accessible memory at the virtual address pvMem
56 void dm_helpers_free_gpu_mem(
57 struct dc_context *ctx,
58 enum dc_gpu_mem_alloc_type type,
61 enum dc_edid_status dm_helpers_parse_edid_caps(
63 const struct dc_edid *edid,
64 struct dc_edid_caps *edid_caps);
68 * Update DP branch info
70 void dm_helpers_dp_update_branch_info(
71 struct dc_context *ctx,
72 const struct dc_link *link);
75 * Writes payload allocation table in immediate downstream device.
77 bool dm_helpers_dp_mst_write_payload_allocation_table(
78 struct dc_context *ctx,
79 const struct dc_stream_state *stream,
80 struct dc_dp_mst_stream_allocation_table *proposed_table,
84 * poll pending down reply
86 void dm_helpers_dp_mst_poll_pending_down_reply(
87 struct dc_context *ctx,
88 const struct dc_link *link);
91 * Clear payload allocation table before enable MST DP link.
93 void dm_helpers_dp_mst_clear_payload_allocation_table(
94 struct dc_context *ctx,
95 const struct dc_link *link);
98 * Polls for ACT (allocation change trigger) handled and
100 enum act_return_status dm_helpers_dp_mst_poll_for_allocation_change_trigger(
101 struct dc_context *ctx,
102 const struct dc_stream_state *stream);
104 * Sends ALLOCATE_PAYLOAD message.
106 void dm_helpers_dp_mst_send_payload_allocation(
107 struct dc_context *ctx,
108 const struct dc_stream_state *stream);
111 * Update mst manager relevant variables
113 void dm_helpers_dp_mst_update_mst_mgr_for_deallocation(
114 struct dc_context *ctx,
115 const struct dc_stream_state *stream);
117 bool dm_helpers_dp_mst_start_top_mgr(
118 struct dc_context *ctx,
119 const struct dc_link *link,
122 bool dm_helpers_dp_mst_stop_top_mgr(
123 struct dc_context *ctx,
124 struct dc_link *link);
126 void dm_helpers_dp_mst_update_branch_bandwidth(
127 struct dc_context *ctx,
128 struct dc_link *link);
131 * OS specific aux read callback.
133 bool dm_helpers_dp_read_dpcd(
134 struct dc_context *ctx,
135 const struct dc_link *link,
141 * OS specific aux write callback.
143 bool dm_helpers_dp_write_dpcd(
144 struct dc_context *ctx,
145 const struct dc_link *link,
150 bool dm_helpers_submit_i2c(
151 struct dc_context *ctx,
152 const struct dc_link *link,
153 struct i2c_command *cmd);
155 bool dm_helpers_dp_write_dsc_enable(
156 struct dc_context *ctx,
157 const struct dc_stream_state *stream,
160 bool dm_helpers_is_dp_sink_present(
161 struct dc_link *link);
163 void dm_helpers_mst_enable_stream_features(const struct dc_stream_state *stream);
165 enum dc_edid_status dm_helpers_read_local_edid(
166 struct dc_context *ctx,
167 struct dc_link *link,
168 struct dc_sink *sink);
170 bool dm_helpers_dp_handle_test_pattern_request(
171 struct dc_context *ctx,
172 const struct dc_link *link,
173 union link_test_pattern dpcd_test_pattern,
174 union test_misc dpcd_test_params);
176 void dm_set_dcn_clocks(
177 struct dc_context *ctx,
178 struct dc_clocks *clks);
180 void dm_helpers_enable_periodic_detection(struct dc_context *ctx, bool enable);
182 void dm_set_phyd32clk(struct dc_context *ctx, int freq_khz);
184 bool dm_helpers_dmub_outbox_interrupt_control(struct dc_context *ctx, bool enable);
186 void dm_helpers_smu_timeout(struct dc_context *ctx, unsigned int msg_id, unsigned int param, unsigned int timeout_us);
188 // 0x1 = Result_OK, 0xFE = Result_UnkmownCmd, 0x0 = Status_Busy
189 #define IS_SMU_TIMEOUT(result) \
191 void dm_helpers_init_panel_settings(
192 struct dc_context *ctx,
193 struct dc_panel_config *config,
194 struct dc_sink *sink);
195 void dm_helpers_override_panel_settings(
196 struct dc_context *ctx,
197 struct dc_panel_config *config);
198 int dm_helper_dmub_aux_transfer_sync(
199 struct dc_context *ctx,
200 const struct dc_link *link,
201 struct aux_payload *payload,
202 enum aux_return_code_type *operation_result);
203 enum set_config_status;
204 int dm_helpers_dmub_set_config_sync(struct dc_context *ctx,
205 const struct dc_link *link,
206 struct set_config_cmd_payload *payload,
207 enum set_config_status *operation_result);
208 enum adaptive_sync_type dm_get_adaptive_sync_support_type(struct dc_link *link);
210 enum dc_edid_status dm_helpers_get_sbios_edid(struct dc_link *link, struct dc_edid *edid);
212 #endif /* __DM_HELPERS__ */