2 * Copyright 2008 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
27 #include <linux/pagemap.h>
28 #include <linux/sync_file.h>
30 #include <drm/amdgpu_drm.h>
31 #include <drm/drm_syncobj.h>
33 #include "amdgpu_trace.h"
35 static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p,
36 struct drm_amdgpu_cs_chunk_fence *data,
39 struct drm_gem_object *gobj;
42 gobj = drm_gem_object_lookup(p->filp, data->handle);
46 p->uf_entry.robj = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj));
47 p->uf_entry.priority = 0;
48 p->uf_entry.tv.bo = &p->uf_entry.robj->tbo;
49 p->uf_entry.tv.shared = true;
50 p->uf_entry.user_pages = NULL;
52 size = amdgpu_bo_size(p->uf_entry.robj);
53 if (size != PAGE_SIZE || (data->offset + 8) > size)
56 *offset = data->offset;
58 drm_gem_object_put_unlocked(gobj);
60 if (amdgpu_ttm_tt_get_usermm(p->uf_entry.robj->tbo.ttm)) {
61 amdgpu_bo_unref(&p->uf_entry.robj);
68 static int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data)
70 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
71 struct amdgpu_vm *vm = &fpriv->vm;
72 union drm_amdgpu_cs *cs = data;
73 uint64_t *chunk_array_user;
74 uint64_t *chunk_array;
75 unsigned size, num_ibs = 0;
76 uint32_t uf_offset = 0;
80 if (cs->in.num_chunks == 0)
83 chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL);
87 p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id);
93 /* skip guilty context job */
94 if (atomic_read(&p->ctx->guilty) == 1) {
99 mutex_lock(&p->ctx->lock);
102 chunk_array_user = u64_to_user_ptr(cs->in.chunks);
103 if (copy_from_user(chunk_array, chunk_array_user,
104 sizeof(uint64_t)*cs->in.num_chunks)) {
109 p->nchunks = cs->in.num_chunks;
110 p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk),
117 for (i = 0; i < p->nchunks; i++) {
118 struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL;
119 struct drm_amdgpu_cs_chunk user_chunk;
120 uint32_t __user *cdata;
122 chunk_ptr = u64_to_user_ptr(chunk_array[i]);
123 if (copy_from_user(&user_chunk, chunk_ptr,
124 sizeof(struct drm_amdgpu_cs_chunk))) {
127 goto free_partial_kdata;
129 p->chunks[i].chunk_id = user_chunk.chunk_id;
130 p->chunks[i].length_dw = user_chunk.length_dw;
132 size = p->chunks[i].length_dw;
133 cdata = u64_to_user_ptr(user_chunk.chunk_data);
135 p->chunks[i].kdata = kvmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
136 if (p->chunks[i].kdata == NULL) {
139 goto free_partial_kdata;
141 size *= sizeof(uint32_t);
142 if (copy_from_user(p->chunks[i].kdata, cdata, size)) {
144 goto free_partial_kdata;
147 switch (p->chunks[i].chunk_id) {
148 case AMDGPU_CHUNK_ID_IB:
152 case AMDGPU_CHUNK_ID_FENCE:
153 size = sizeof(struct drm_amdgpu_cs_chunk_fence);
154 if (p->chunks[i].length_dw * sizeof(uint32_t) < size) {
156 goto free_partial_kdata;
159 ret = amdgpu_cs_user_fence_chunk(p, p->chunks[i].kdata,
162 goto free_partial_kdata;
166 case AMDGPU_CHUNK_ID_DEPENDENCIES:
167 case AMDGPU_CHUNK_ID_SYNCOBJ_IN:
168 case AMDGPU_CHUNK_ID_SYNCOBJ_OUT:
173 goto free_partial_kdata;
177 ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job, vm);
181 if (p->ctx->vram_lost_counter != p->job->vram_lost_counter) {
186 if (p->uf_entry.robj)
187 p->job->uf_addr = uf_offset;
195 kvfree(p->chunks[i].kdata);
205 /* Convert microseconds to bytes. */
206 static u64 us_to_bytes(struct amdgpu_device *adev, s64 us)
208 if (us <= 0 || !adev->mm_stats.log2_max_MBps)
211 /* Since accum_us is incremented by a million per second, just
212 * multiply it by the number of MB/s to get the number of bytes.
214 return us << adev->mm_stats.log2_max_MBps;
217 static s64 bytes_to_us(struct amdgpu_device *adev, u64 bytes)
219 if (!adev->mm_stats.log2_max_MBps)
222 return bytes >> adev->mm_stats.log2_max_MBps;
225 /* Returns how many bytes TTM can move right now. If no bytes can be moved,
226 * it returns 0. If it returns non-zero, it's OK to move at least one buffer,
227 * which means it can go over the threshold once. If that happens, the driver
228 * will be in debt and no other buffer migrations can be done until that debt
231 * This approach allows moving a buffer of any size (it's important to allow
234 * The currency is simply time in microseconds and it increases as the clock
235 * ticks. The accumulated microseconds (us) are converted to bytes and
238 static void amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev,
242 s64 time_us, increment_us;
243 u64 free_vram, total_vram, used_vram;
245 /* Allow a maximum of 200 accumulated ms. This is basically per-IB
248 * It means that in order to get full max MBps, at least 5 IBs per
249 * second must be submitted and not more than 200ms apart from each
252 const s64 us_upper_bound = 200000;
254 if (!adev->mm_stats.log2_max_MBps) {
260 total_vram = adev->gmc.real_vram_size - adev->vram_pin_size;
261 used_vram = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
262 free_vram = used_vram >= total_vram ? 0 : total_vram - used_vram;
264 spin_lock(&adev->mm_stats.lock);
266 /* Increase the amount of accumulated us. */
267 time_us = ktime_to_us(ktime_get());
268 increment_us = time_us - adev->mm_stats.last_update_us;
269 adev->mm_stats.last_update_us = time_us;
270 adev->mm_stats.accum_us = min(adev->mm_stats.accum_us + increment_us,
273 /* This prevents the short period of low performance when the VRAM
274 * usage is low and the driver is in debt or doesn't have enough
275 * accumulated us to fill VRAM quickly.
277 * The situation can occur in these cases:
278 * - a lot of VRAM is freed by userspace
279 * - the presence of a big buffer causes a lot of evictions
280 * (solution: split buffers into smaller ones)
282 * If 128 MB or 1/8th of VRAM is free, start filling it now by setting
283 * accum_us to a positive number.
285 if (free_vram >= 128 * 1024 * 1024 || free_vram >= total_vram / 8) {
288 /* Be more aggresive on dGPUs. Try to fill a portion of free
291 if (!(adev->flags & AMD_IS_APU))
292 min_us = bytes_to_us(adev, free_vram / 4);
294 min_us = 0; /* Reset accum_us on APUs. */
296 adev->mm_stats.accum_us = max(min_us, adev->mm_stats.accum_us);
299 /* This is set to 0 if the driver is in debt to disallow (optional)
302 *max_bytes = us_to_bytes(adev, adev->mm_stats.accum_us);
304 /* Do the same for visible VRAM if half of it is free */
305 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size) {
306 u64 total_vis_vram = adev->gmc.visible_vram_size;
308 amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
310 if (used_vis_vram < total_vis_vram) {
311 u64 free_vis_vram = total_vis_vram - used_vis_vram;
312 adev->mm_stats.accum_us_vis = min(adev->mm_stats.accum_us_vis +
313 increment_us, us_upper_bound);
315 if (free_vis_vram >= total_vis_vram / 2)
316 adev->mm_stats.accum_us_vis =
317 max(bytes_to_us(adev, free_vis_vram / 2),
318 adev->mm_stats.accum_us_vis);
321 *max_vis_bytes = us_to_bytes(adev, adev->mm_stats.accum_us_vis);
326 spin_unlock(&adev->mm_stats.lock);
329 /* Report how many bytes have really been moved for the last command
330 * submission. This can result in a debt that can stop buffer migrations
333 void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
336 spin_lock(&adev->mm_stats.lock);
337 adev->mm_stats.accum_us -= bytes_to_us(adev, num_bytes);
338 adev->mm_stats.accum_us_vis -= bytes_to_us(adev, num_vis_bytes);
339 spin_unlock(&adev->mm_stats.lock);
342 static int amdgpu_cs_bo_validate(struct amdgpu_cs_parser *p,
343 struct amdgpu_bo *bo)
345 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
346 struct ttm_operation_ctx ctx = {
347 .interruptible = true,
348 .no_wait_gpu = false,
349 .resv = bo->tbo.resv,
358 /* Don't move this buffer if we have depleted our allowance
359 * to move it. Don't move anything if the threshold is zero.
361 if (p->bytes_moved < p->bytes_moved_threshold) {
362 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
363 (bo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)) {
364 /* And don't move a CPU_ACCESS_REQUIRED BO to limited
365 * visible VRAM if we've depleted our allowance to do
368 if (p->bytes_moved_vis < p->bytes_moved_vis_threshold)
369 domain = bo->preferred_domains;
371 domain = bo->allowed_domains;
373 domain = bo->preferred_domains;
376 domain = bo->allowed_domains;
380 amdgpu_ttm_placement_from_domain(bo, domain);
381 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
383 p->bytes_moved += ctx.bytes_moved;
384 if (adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
385 amdgpu_bo_in_cpu_visible_vram(bo))
386 p->bytes_moved_vis += ctx.bytes_moved;
388 if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
389 domain = bo->allowed_domains;
396 /* Last resort, try to evict something from the current working set */
397 static bool amdgpu_cs_try_evict(struct amdgpu_cs_parser *p,
398 struct amdgpu_bo *validated)
400 uint32_t domain = validated->allowed_domains;
401 struct ttm_operation_ctx ctx = { true, false };
407 for (;&p->evictable->tv.head != &p->validated;
408 p->evictable = list_prev_entry(p->evictable, tv.head)) {
410 struct amdgpu_bo_list_entry *candidate = p->evictable;
411 struct amdgpu_bo *bo = candidate->robj;
412 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
413 bool update_bytes_moved_vis;
416 /* If we reached our current BO we can forget it */
417 if (candidate->robj == validated)
420 /* We can't move pinned BOs here */
424 other = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
426 /* Check if this BO is in one of the domains we need space for */
427 if (!(other & domain))
430 /* Check if we can move this BO somewhere else */
431 other = bo->allowed_domains & ~domain;
435 /* Good we can try to move this BO somewhere else */
436 update_bytes_moved_vis =
437 adev->gmc.visible_vram_size < adev->gmc.real_vram_size &&
438 amdgpu_bo_in_cpu_visible_vram(bo);
439 amdgpu_ttm_placement_from_domain(bo, other);
440 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
441 p->bytes_moved += ctx.bytes_moved;
442 if (update_bytes_moved_vis)
443 p->bytes_moved_vis += ctx.bytes_moved;
448 p->evictable = list_prev_entry(p->evictable, tv.head);
449 list_move(&candidate->tv.head, &p->validated);
457 static int amdgpu_cs_validate(void *param, struct amdgpu_bo *bo)
459 struct amdgpu_cs_parser *p = param;
463 r = amdgpu_cs_bo_validate(p, bo);
464 } while (r == -ENOMEM && amdgpu_cs_try_evict(p, bo));
469 r = amdgpu_cs_bo_validate(p, bo->shadow);
474 static int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p,
475 struct list_head *validated)
477 struct ttm_operation_ctx ctx = { true, false };
478 struct amdgpu_bo_list_entry *lobj;
481 list_for_each_entry(lobj, validated, tv.head) {
482 struct amdgpu_bo *bo = lobj->robj;
483 bool binding_userptr = false;
484 struct mm_struct *usermm;
486 usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm);
487 if (usermm && usermm != current->mm)
490 /* Check if we have user pages and nobody bound the BO already */
491 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
493 amdgpu_ttm_placement_from_domain(bo,
494 AMDGPU_GEM_DOMAIN_CPU);
495 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
498 amdgpu_ttm_tt_set_user_pages(bo->tbo.ttm,
500 binding_userptr = true;
503 if (p->evictable == lobj)
506 r = amdgpu_cs_validate(p, bo);
510 if (binding_userptr) {
511 kvfree(lobj->user_pages);
512 lobj->user_pages = NULL;
518 static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p,
519 union drm_amdgpu_cs *cs)
521 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
522 struct amdgpu_bo_list_entry *e;
523 struct list_head duplicates;
524 unsigned i, tries = 10;
527 INIT_LIST_HEAD(&p->validated);
529 p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle);
531 amdgpu_bo_list_get_list(p->bo_list, &p->validated);
532 if (p->bo_list->first_userptr != p->bo_list->num_entries)
533 p->mn = amdgpu_mn_get(p->adev, AMDGPU_MN_TYPE_GFX);
536 INIT_LIST_HEAD(&duplicates);
537 amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd);
539 if (p->uf_entry.robj && !p->uf_entry.robj->parent)
540 list_add(&p->uf_entry.tv.head, &p->validated);
543 struct list_head need_pages;
546 r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true,
548 if (unlikely(r != 0)) {
549 if (r != -ERESTARTSYS)
550 DRM_ERROR("ttm_eu_reserve_buffers failed.\n");
551 goto error_free_pages;
554 /* Without a BO list we don't have userptr BOs */
558 INIT_LIST_HEAD(&need_pages);
559 for (i = p->bo_list->first_userptr;
560 i < p->bo_list->num_entries; ++i) {
561 struct amdgpu_bo *bo;
563 e = &p->bo_list->array[i];
566 if (amdgpu_ttm_tt_userptr_invalidated(bo->tbo.ttm,
567 &e->user_invalidated) && e->user_pages) {
569 /* We acquired a page array, but somebody
570 * invalidated it. Free it and try again
572 release_pages(e->user_pages,
573 bo->tbo.ttm->num_pages);
574 kvfree(e->user_pages);
575 e->user_pages = NULL;
578 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm) &&
580 list_del(&e->tv.head);
581 list_add(&e->tv.head, &need_pages);
583 amdgpu_bo_unreserve(e->robj);
587 if (list_empty(&need_pages))
590 /* Unreserve everything again. */
591 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
593 /* We tried too many times, just abort */
596 DRM_ERROR("deadlock in %s\n", __func__);
597 goto error_free_pages;
600 /* Fill the page arrays for all userptrs. */
601 list_for_each_entry(e, &need_pages, tv.head) {
602 struct ttm_tt *ttm = e->robj->tbo.ttm;
604 e->user_pages = kvmalloc_array(ttm->num_pages,
605 sizeof(struct page*),
606 GFP_KERNEL | __GFP_ZERO);
607 if (!e->user_pages) {
609 DRM_ERROR("calloc failure in %s\n", __func__);
610 goto error_free_pages;
613 r = amdgpu_ttm_tt_get_user_pages(ttm, e->user_pages);
615 DRM_ERROR("amdgpu_ttm_tt_get_user_pages failed.\n");
616 kvfree(e->user_pages);
617 e->user_pages = NULL;
618 goto error_free_pages;
623 list_splice(&need_pages, &p->validated);
626 amdgpu_cs_get_threshold_for_moves(p->adev, &p->bytes_moved_threshold,
627 &p->bytes_moved_vis_threshold);
629 p->bytes_moved_vis = 0;
630 p->evictable = list_last_entry(&p->validated,
631 struct amdgpu_bo_list_entry,
634 r = amdgpu_vm_validate_pt_bos(p->adev, &fpriv->vm,
635 amdgpu_cs_validate, p);
637 DRM_ERROR("amdgpu_vm_validate_pt_bos() failed.\n");
641 r = amdgpu_cs_list_validate(p, &duplicates);
643 DRM_ERROR("amdgpu_cs_list_validate(duplicates) failed.\n");
647 r = amdgpu_cs_list_validate(p, &p->validated);
649 DRM_ERROR("amdgpu_cs_list_validate(validated) failed.\n");
653 amdgpu_cs_report_moved_bytes(p->adev, p->bytes_moved,
656 struct amdgpu_bo *gds = p->bo_list->gds_obj;
657 struct amdgpu_bo *gws = p->bo_list->gws_obj;
658 struct amdgpu_bo *oa = p->bo_list->oa_obj;
659 struct amdgpu_vm *vm = &fpriv->vm;
662 for (i = 0; i < p->bo_list->num_entries; i++) {
663 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
665 p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo);
669 p->job->gds_base = amdgpu_bo_gpu_offset(gds);
670 p->job->gds_size = amdgpu_bo_size(gds);
673 p->job->gws_base = amdgpu_bo_gpu_offset(gws);
674 p->job->gws_size = amdgpu_bo_size(gws);
677 p->job->oa_base = amdgpu_bo_gpu_offset(oa);
678 p->job->oa_size = amdgpu_bo_size(oa);
682 if (!r && p->uf_entry.robj) {
683 struct amdgpu_bo *uf = p->uf_entry.robj;
685 r = amdgpu_ttm_alloc_gart(&uf->tbo);
686 p->job->uf_addr += amdgpu_bo_gpu_offset(uf);
691 ttm_eu_backoff_reservation(&p->ticket, &p->validated);
696 for (i = p->bo_list->first_userptr;
697 i < p->bo_list->num_entries; ++i) {
698 e = &p->bo_list->array[i];
703 release_pages(e->user_pages,
704 e->robj->tbo.ttm->num_pages);
705 kvfree(e->user_pages);
712 static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p)
714 struct amdgpu_bo_list_entry *e;
717 list_for_each_entry(e, &p->validated, tv.head) {
718 struct reservation_object *resv = e->robj->tbo.resv;
719 r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp,
720 amdgpu_bo_explicit_sync(e->robj));
729 * cs_parser_fini() - clean parser states
730 * @parser: parser structure holding parsing context.
731 * @error: error number
733 * If error is set than unvalidate buffer, otherwise just free memory
734 * used by parsing context.
736 static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error,
741 if (error && backoff)
742 ttm_eu_backoff_reservation(&parser->ticket,
745 for (i = 0; i < parser->num_post_dep_syncobjs; i++)
746 drm_syncobj_put(parser->post_dep_syncobjs[i]);
747 kfree(parser->post_dep_syncobjs);
749 dma_fence_put(parser->fence);
752 mutex_unlock(&parser->ctx->lock);
753 amdgpu_ctx_put(parser->ctx);
756 amdgpu_bo_list_put(parser->bo_list);
758 for (i = 0; i < parser->nchunks; i++)
759 kvfree(parser->chunks[i].kdata);
760 kfree(parser->chunks);
762 amdgpu_job_free(parser->job);
763 amdgpu_bo_unref(&parser->uf_entry.robj);
766 static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p)
768 struct amdgpu_device *adev = p->adev;
769 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
770 struct amdgpu_vm *vm = &fpriv->vm;
771 struct amdgpu_bo_va *bo_va;
772 struct amdgpu_bo *bo;
775 r = amdgpu_vm_clear_freed(adev, vm, NULL);
779 r = amdgpu_vm_bo_update(adev, fpriv->prt_va, false);
783 r = amdgpu_sync_fence(adev, &p->job->sync,
784 fpriv->prt_va->last_pt_update, false);
788 if (amdgpu_sriov_vf(adev)) {
791 bo_va = fpriv->csa_va;
793 r = amdgpu_vm_bo_update(adev, bo_va, false);
797 f = bo_va->last_pt_update;
798 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
804 for (i = 0; i < p->bo_list->num_entries; i++) {
807 /* ignore duplicates */
808 bo = p->bo_list->array[i].robj;
812 bo_va = p->bo_list->array[i].bo_va;
816 r = amdgpu_vm_bo_update(adev, bo_va, false);
820 f = bo_va->last_pt_update;
821 r = amdgpu_sync_fence(adev, &p->job->sync, f, false);
828 r = amdgpu_vm_handle_moved(adev, vm);
832 r = amdgpu_vm_update_directories(adev, vm);
836 r = amdgpu_sync_fence(adev, &p->job->sync, vm->last_update, false);
840 if (amdgpu_vm_debug && p->bo_list) {
841 /* Invalidate all BOs to test for userspace bugs */
842 for (i = 0; i < p->bo_list->num_entries; i++) {
843 /* ignore duplicates */
844 bo = p->bo_list->array[i].robj;
848 amdgpu_vm_bo_invalidate(adev, bo, false);
855 static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev,
856 struct amdgpu_cs_parser *p)
858 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
859 struct amdgpu_vm *vm = &fpriv->vm;
860 struct amdgpu_ring *ring = p->job->ring;
863 /* Only for UVD/VCE VM emulation */
864 if (p->job->ring->funcs->parse_cs) {
867 for (i = 0, j = 0; i < p->nchunks && j < p->job->num_ibs; i++) {
868 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
869 struct amdgpu_bo_va_mapping *m;
870 struct amdgpu_bo *aobj = NULL;
871 struct amdgpu_cs_chunk *chunk;
872 uint64_t offset, va_start;
873 struct amdgpu_ib *ib;
876 chunk = &p->chunks[i];
877 ib = &p->job->ibs[j];
878 chunk_ib = chunk->kdata;
880 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
883 va_start = chunk_ib->va_start & AMDGPU_VA_HOLE_MASK;
884 r = amdgpu_cs_find_mapping(p, va_start, &aobj, &m);
886 DRM_ERROR("IB va_start is invalid\n");
890 if ((va_start + chunk_ib->ib_bytes) >
891 (m->last + 1) * AMDGPU_GPU_PAGE_SIZE) {
892 DRM_ERROR("IB va_start+ib_bytes is invalid\n");
896 /* the IB should be reserved at this point */
897 r = amdgpu_bo_kmap(aobj, (void **)&kptr);
902 offset = m->start * AMDGPU_GPU_PAGE_SIZE;
903 kptr += va_start - offset;
905 memcpy(ib->ptr, kptr, chunk_ib->ib_bytes);
906 amdgpu_bo_kunmap(aobj);
908 r = amdgpu_ring_parse_cs(ring, p, j);
917 p->job->vm_pd_addr = amdgpu_bo_gpu_offset(vm->root.base.bo);
919 r = amdgpu_bo_vm_update_pte(p);
924 return amdgpu_cs_sync_rings(p);
927 static int amdgpu_cs_ib_fill(struct amdgpu_device *adev,
928 struct amdgpu_cs_parser *parser)
930 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
931 struct amdgpu_vm *vm = &fpriv->vm;
933 int r, ce_preempt = 0, de_preempt = 0;
935 for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) {
936 struct amdgpu_cs_chunk *chunk;
937 struct amdgpu_ib *ib;
938 struct drm_amdgpu_cs_chunk_ib *chunk_ib;
939 struct amdgpu_ring *ring;
941 chunk = &parser->chunks[i];
942 ib = &parser->job->ibs[j];
943 chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata;
945 if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB)
948 if (chunk_ib->ip_type == AMDGPU_HW_IP_GFX && amdgpu_sriov_vf(adev)) {
949 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREEMPT) {
950 if (chunk_ib->flags & AMDGPU_IB_FLAG_CE)
956 /* each GFX command submit allows 0 or 1 IB preemptible for CE & DE */
957 if (ce_preempt > 1 || de_preempt > 1)
961 r = amdgpu_queue_mgr_map(adev, &parser->ctx->queue_mgr, chunk_ib->ip_type,
962 chunk_ib->ip_instance, chunk_ib->ring, &ring);
966 if (chunk_ib->flags & AMDGPU_IB_FLAG_PREAMBLE) {
967 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT;
968 if (!parser->ctx->preamble_presented) {
969 parser->job->preamble_status |= AMDGPU_PREAMBLE_IB_PRESENT_FIRST;
970 parser->ctx->preamble_presented = true;
974 if (parser->job->ring && parser->job->ring != ring)
977 parser->job->ring = ring;
979 r = amdgpu_ib_get(adev, vm,
980 ring->funcs->parse_cs ? chunk_ib->ib_bytes : 0,
983 DRM_ERROR("Failed to get ib !\n");
987 ib->gpu_addr = chunk_ib->va_start;
988 ib->length_dw = chunk_ib->ib_bytes / 4;
989 ib->flags = chunk_ib->flags;
994 /* UVD & VCE fw doesn't support user fences */
995 if (parser->job->uf_addr && (
996 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_UVD ||
997 parser->job->ring->funcs->type == AMDGPU_RING_TYPE_VCE))
1000 return amdgpu_ctx_wait_prev_fence(parser->ctx, parser->job->ring->idx);
1003 static int amdgpu_cs_process_fence_dep(struct amdgpu_cs_parser *p,
1004 struct amdgpu_cs_chunk *chunk)
1006 struct amdgpu_fpriv *fpriv = p->filp->driver_priv;
1009 struct drm_amdgpu_cs_chunk_dep *deps;
1011 deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata;
1012 num_deps = chunk->length_dw * 4 /
1013 sizeof(struct drm_amdgpu_cs_chunk_dep);
1015 for (i = 0; i < num_deps; ++i) {
1016 struct amdgpu_ring *ring;
1017 struct amdgpu_ctx *ctx;
1018 struct dma_fence *fence;
1020 ctx = amdgpu_ctx_get(fpriv, deps[i].ctx_id);
1024 r = amdgpu_queue_mgr_map(p->adev, &ctx->queue_mgr,
1026 deps[i].ip_instance,
1027 deps[i].ring, &ring);
1029 amdgpu_ctx_put(ctx);
1033 fence = amdgpu_ctx_get_fence(ctx, ring,
1035 if (IS_ERR(fence)) {
1037 amdgpu_ctx_put(ctx);
1040 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence,
1042 dma_fence_put(fence);
1043 amdgpu_ctx_put(ctx);
1051 static int amdgpu_syncobj_lookup_and_add_to_sync(struct amdgpu_cs_parser *p,
1055 struct dma_fence *fence;
1056 r = drm_syncobj_find_fence(p->filp, handle, &fence);
1060 r = amdgpu_sync_fence(p->adev, &p->job->sync, fence, true);
1061 dma_fence_put(fence);
1066 static int amdgpu_cs_process_syncobj_in_dep(struct amdgpu_cs_parser *p,
1067 struct amdgpu_cs_chunk *chunk)
1071 struct drm_amdgpu_cs_chunk_sem *deps;
1073 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1074 num_deps = chunk->length_dw * 4 /
1075 sizeof(struct drm_amdgpu_cs_chunk_sem);
1077 for (i = 0; i < num_deps; ++i) {
1078 r = amdgpu_syncobj_lookup_and_add_to_sync(p, deps[i].handle);
1085 static int amdgpu_cs_process_syncobj_out_dep(struct amdgpu_cs_parser *p,
1086 struct amdgpu_cs_chunk *chunk)
1090 struct drm_amdgpu_cs_chunk_sem *deps;
1091 deps = (struct drm_amdgpu_cs_chunk_sem *)chunk->kdata;
1092 num_deps = chunk->length_dw * 4 /
1093 sizeof(struct drm_amdgpu_cs_chunk_sem);
1095 p->post_dep_syncobjs = kmalloc_array(num_deps,
1096 sizeof(struct drm_syncobj *),
1098 p->num_post_dep_syncobjs = 0;
1100 if (!p->post_dep_syncobjs)
1103 for (i = 0; i < num_deps; ++i) {
1104 p->post_dep_syncobjs[i] = drm_syncobj_find(p->filp, deps[i].handle);
1105 if (!p->post_dep_syncobjs[i])
1107 p->num_post_dep_syncobjs++;
1112 static int amdgpu_cs_dependencies(struct amdgpu_device *adev,
1113 struct amdgpu_cs_parser *p)
1117 for (i = 0; i < p->nchunks; ++i) {
1118 struct amdgpu_cs_chunk *chunk;
1120 chunk = &p->chunks[i];
1122 if (chunk->chunk_id == AMDGPU_CHUNK_ID_DEPENDENCIES) {
1123 r = amdgpu_cs_process_fence_dep(p, chunk);
1126 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_IN) {
1127 r = amdgpu_cs_process_syncobj_in_dep(p, chunk);
1130 } else if (chunk->chunk_id == AMDGPU_CHUNK_ID_SYNCOBJ_OUT) {
1131 r = amdgpu_cs_process_syncobj_out_dep(p, chunk);
1140 static void amdgpu_cs_post_dependencies(struct amdgpu_cs_parser *p)
1144 for (i = 0; i < p->num_post_dep_syncobjs; ++i)
1145 drm_syncobj_replace_fence(p->post_dep_syncobjs[i], p->fence);
1148 static int amdgpu_cs_submit(struct amdgpu_cs_parser *p,
1149 union drm_amdgpu_cs *cs)
1151 struct amdgpu_ring *ring = p->job->ring;
1152 struct drm_sched_entity *entity = &p->ctx->rings[ring->idx].entity;
1153 struct amdgpu_job *job;
1159 amdgpu_mn_lock(p->mn);
1161 for (i = p->bo_list->first_userptr;
1162 i < p->bo_list->num_entries; ++i) {
1163 struct amdgpu_bo *bo = p->bo_list->array[i].robj;
1165 if (amdgpu_ttm_tt_userptr_needs_pages(bo->tbo.ttm)) {
1166 amdgpu_mn_unlock(p->mn);
1167 return -ERESTARTSYS;
1175 r = drm_sched_job_init(&job->base, &ring->sched, entity, p->filp);
1177 amdgpu_job_free(job);
1178 amdgpu_mn_unlock(p->mn);
1182 job->owner = p->filp;
1183 job->fence_ctx = entity->fence_context;
1184 p->fence = dma_fence_get(&job->base.s_fence->finished);
1186 r = amdgpu_ctx_add_fence(p->ctx, ring, p->fence, &seq);
1188 dma_fence_put(p->fence);
1189 dma_fence_put(&job->base.s_fence->finished);
1190 amdgpu_job_free(job);
1191 amdgpu_mn_unlock(p->mn);
1195 amdgpu_cs_post_dependencies(p);
1197 cs->out.handle = seq;
1198 job->uf_sequence = seq;
1200 amdgpu_job_free_resources(job);
1201 amdgpu_ring_priority_get(job->ring, job->base.s_priority);
1203 trace_amdgpu_cs_ioctl(job);
1204 drm_sched_entity_push_job(&job->base, entity);
1206 ttm_eu_fence_buffer_objects(&p->ticket, &p->validated, p->fence);
1207 amdgpu_mn_unlock(p->mn);
1212 int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
1214 struct amdgpu_device *adev = dev->dev_private;
1215 union drm_amdgpu_cs *cs = data;
1216 struct amdgpu_cs_parser parser = {};
1217 bool reserved_buffers = false;
1220 if (!adev->accel_working)
1226 r = amdgpu_cs_parser_init(&parser, data);
1228 DRM_ERROR("Failed to initialize parser !\n");
1232 r = amdgpu_cs_ib_fill(adev, &parser);
1236 r = amdgpu_cs_parser_bos(&parser, data);
1239 DRM_ERROR("Not enough memory for command submission!\n");
1240 else if (r != -ERESTARTSYS)
1241 DRM_ERROR("Failed to process the buffer list %d!\n", r);
1245 reserved_buffers = true;
1247 r = amdgpu_cs_dependencies(adev, &parser);
1249 DRM_ERROR("Failed in the dependencies handling %d!\n", r);
1253 for (i = 0; i < parser.job->num_ibs; i++)
1254 trace_amdgpu_cs(&parser, i);
1256 r = amdgpu_cs_ib_vm_chunk(adev, &parser);
1260 r = amdgpu_cs_submit(&parser, cs);
1263 amdgpu_cs_parser_fini(&parser, r, reserved_buffers);
1268 * amdgpu_cs_wait_ioctl - wait for a command submission to finish
1271 * @data: data from userspace
1272 * @filp: file private
1274 * Wait for the command submission identified by handle to finish.
1276 int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data,
1277 struct drm_file *filp)
1279 union drm_amdgpu_wait_cs *wait = data;
1280 struct amdgpu_device *adev = dev->dev_private;
1281 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout);
1282 struct amdgpu_ring *ring = NULL;
1283 struct amdgpu_ctx *ctx;
1284 struct dma_fence *fence;
1287 ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id);
1291 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr,
1292 wait->in.ip_type, wait->in.ip_instance,
1293 wait->in.ring, &ring);
1295 amdgpu_ctx_put(ctx);
1299 fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle);
1303 r = dma_fence_wait_timeout(fence, true, timeout);
1304 if (r > 0 && fence->error)
1306 dma_fence_put(fence);
1310 amdgpu_ctx_put(ctx);
1314 memset(wait, 0, sizeof(*wait));
1315 wait->out.status = (r == 0);
1321 * amdgpu_cs_get_fence - helper to get fence from drm_amdgpu_fence
1323 * @adev: amdgpu device
1324 * @filp: file private
1325 * @user: drm_amdgpu_fence copied from user space
1327 static struct dma_fence *amdgpu_cs_get_fence(struct amdgpu_device *adev,
1328 struct drm_file *filp,
1329 struct drm_amdgpu_fence *user)
1331 struct amdgpu_ring *ring;
1332 struct amdgpu_ctx *ctx;
1333 struct dma_fence *fence;
1336 ctx = amdgpu_ctx_get(filp->driver_priv, user->ctx_id);
1338 return ERR_PTR(-EINVAL);
1340 r = amdgpu_queue_mgr_map(adev, &ctx->queue_mgr, user->ip_type,
1341 user->ip_instance, user->ring, &ring);
1343 amdgpu_ctx_put(ctx);
1347 fence = amdgpu_ctx_get_fence(ctx, ring, user->seq_no);
1348 amdgpu_ctx_put(ctx);
1353 int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1354 struct drm_file *filp)
1356 struct amdgpu_device *adev = dev->dev_private;
1357 union drm_amdgpu_fence_to_handle *info = data;
1358 struct dma_fence *fence;
1359 struct drm_syncobj *syncobj;
1360 struct sync_file *sync_file;
1363 fence = amdgpu_cs_get_fence(adev, filp, &info->in.fence);
1365 return PTR_ERR(fence);
1367 switch (info->in.what) {
1368 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ:
1369 r = drm_syncobj_create(&syncobj, 0, fence);
1370 dma_fence_put(fence);
1373 r = drm_syncobj_get_handle(filp, syncobj, &info->out.handle);
1374 drm_syncobj_put(syncobj);
1377 case AMDGPU_FENCE_TO_HANDLE_GET_SYNCOBJ_FD:
1378 r = drm_syncobj_create(&syncobj, 0, fence);
1379 dma_fence_put(fence);
1382 r = drm_syncobj_get_fd(syncobj, (int*)&info->out.handle);
1383 drm_syncobj_put(syncobj);
1386 case AMDGPU_FENCE_TO_HANDLE_GET_SYNC_FILE_FD:
1387 fd = get_unused_fd_flags(O_CLOEXEC);
1389 dma_fence_put(fence);
1393 sync_file = sync_file_create(fence);
1394 dma_fence_put(fence);
1400 fd_install(fd, sync_file->file);
1401 info->out.handle = fd;
1410 * amdgpu_cs_wait_all_fence - wait on all fences to signal
1412 * @adev: amdgpu device
1413 * @filp: file private
1414 * @wait: wait parameters
1415 * @fences: array of drm_amdgpu_fence
1417 static int amdgpu_cs_wait_all_fences(struct amdgpu_device *adev,
1418 struct drm_file *filp,
1419 union drm_amdgpu_wait_fences *wait,
1420 struct drm_amdgpu_fence *fences)
1422 uint32_t fence_count = wait->in.fence_count;
1426 for (i = 0; i < fence_count; i++) {
1427 struct dma_fence *fence;
1428 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1430 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1432 return PTR_ERR(fence);
1436 r = dma_fence_wait_timeout(fence, true, timeout);
1437 dma_fence_put(fence);
1445 return fence->error;
1448 memset(wait, 0, sizeof(*wait));
1449 wait->out.status = (r > 0);
1455 * amdgpu_cs_wait_any_fence - wait on any fence to signal
1457 * @adev: amdgpu device
1458 * @filp: file private
1459 * @wait: wait parameters
1460 * @fences: array of drm_amdgpu_fence
1462 static int amdgpu_cs_wait_any_fence(struct amdgpu_device *adev,
1463 struct drm_file *filp,
1464 union drm_amdgpu_wait_fences *wait,
1465 struct drm_amdgpu_fence *fences)
1467 unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout_ns);
1468 uint32_t fence_count = wait->in.fence_count;
1469 uint32_t first = ~0;
1470 struct dma_fence **array;
1474 /* Prepare the fence array */
1475 array = kcalloc(fence_count, sizeof(struct dma_fence *), GFP_KERNEL);
1480 for (i = 0; i < fence_count; i++) {
1481 struct dma_fence *fence;
1483 fence = amdgpu_cs_get_fence(adev, filp, &fences[i]);
1484 if (IS_ERR(fence)) {
1486 goto err_free_fence_array;
1489 } else { /* NULL, the fence has been already signaled */
1496 r = dma_fence_wait_any_timeout(array, fence_count, true, timeout,
1499 goto err_free_fence_array;
1502 memset(wait, 0, sizeof(*wait));
1503 wait->out.status = (r > 0);
1504 wait->out.first_signaled = first;
1506 if (first < fence_count && array[first])
1507 r = array[first]->error;
1511 err_free_fence_array:
1512 for (i = 0; i < fence_count; i++)
1513 dma_fence_put(array[i]);
1520 * amdgpu_cs_wait_fences_ioctl - wait for multiple command submissions to finish
1523 * @data: data from userspace
1524 * @filp: file private
1526 int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1527 struct drm_file *filp)
1529 struct amdgpu_device *adev = dev->dev_private;
1530 union drm_amdgpu_wait_fences *wait = data;
1531 uint32_t fence_count = wait->in.fence_count;
1532 struct drm_amdgpu_fence *fences_user;
1533 struct drm_amdgpu_fence *fences;
1536 /* Get the fences from userspace */
1537 fences = kmalloc_array(fence_count, sizeof(struct drm_amdgpu_fence),
1542 fences_user = u64_to_user_ptr(wait->in.fences);
1543 if (copy_from_user(fences, fences_user,
1544 sizeof(struct drm_amdgpu_fence) * fence_count)) {
1546 goto err_free_fences;
1549 if (wait->in.wait_all)
1550 r = amdgpu_cs_wait_all_fences(adev, filp, wait, fences);
1552 r = amdgpu_cs_wait_any_fence(adev, filp, wait, fences);
1561 * amdgpu_cs_find_bo_va - find bo_va for VM address
1563 * @parser: command submission parser context
1565 * @bo: resulting BO of the mapping found
1567 * Search the buffer objects in the command submission context for a certain
1568 * virtual memory address. Returns allocation structure when found, NULL
1571 int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1572 uint64_t addr, struct amdgpu_bo **bo,
1573 struct amdgpu_bo_va_mapping **map)
1575 struct amdgpu_fpriv *fpriv = parser->filp->driver_priv;
1576 struct ttm_operation_ctx ctx = { false, false };
1577 struct amdgpu_vm *vm = &fpriv->vm;
1578 struct amdgpu_bo_va_mapping *mapping;
1581 addr /= AMDGPU_GPU_PAGE_SIZE;
1583 mapping = amdgpu_vm_bo_lookup_mapping(vm, addr);
1584 if (!mapping || !mapping->bo_va || !mapping->bo_va->base.bo)
1587 *bo = mapping->bo_va->base.bo;
1590 /* Double check that the BO is reserved by this CS */
1591 if (READ_ONCE((*bo)->tbo.resv->lock.ctx) != &parser->ticket)
1594 if (!((*bo)->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)) {
1595 (*bo)->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
1596 amdgpu_ttm_placement_from_domain(*bo, (*bo)->allowed_domains);
1597 r = ttm_bo_validate(&(*bo)->tbo, &(*bo)->placement, &ctx);
1602 return amdgpu_ttm_alloc_gart(&(*bo)->tbo);