2 * Sonics Silicon Backplane
5 * Copyright 2005, Broadcom Corporation
8 * Licensed under the GNU/GPL. See COPYING for details.
11 #include "ssb_private.h"
13 #include <linux/delay.h>
15 #include <linux/module.h>
16 #include <linux/platform_device.h>
17 #include <linux/ssb/ssb.h>
18 #include <linux/ssb/ssb_regs.h>
19 #include <linux/ssb/ssb_driver_gige.h>
20 #include <linux/dma-mapping.h>
21 #include <linux/pci.h>
22 #include <linux/mmc/sdio_func.h>
23 #include <linux/slab.h>
25 #include <pcmcia/cistpl.h>
26 #include <pcmcia/ds.h>
29 MODULE_DESCRIPTION("Sonics Silicon Backplane driver");
30 MODULE_LICENSE("GPL");
33 /* Temporary list of yet-to-be-attached buses */
34 static LIST_HEAD(attach_queue);
35 /* List if running buses */
36 static LIST_HEAD(buses);
37 /* Software ID counter */
38 static unsigned int next_busnumber;
39 /* buses_mutes locks the two buslists and the next_busnumber.
40 * Don't lock this directly, but use ssb_buses_[un]lock() below. */
41 static DEFINE_MUTEX(buses_mutex);
43 /* There are differences in the codeflow, if the bus is
44 * initialized from early boot, as various needed services
45 * are not available early. This is a mechanism to delay
46 * these initializations to after early boot has finished.
47 * It's also used to avoid mutex locking, as that's not
48 * available and needed early. */
49 static bool ssb_is_early_boot = 1;
51 static void ssb_buses_lock(void);
52 static void ssb_buses_unlock(void);
55 #ifdef CONFIG_SSB_PCIHOST
56 struct ssb_bus *ssb_pci_dev_to_bus(struct pci_dev *pdev)
61 list_for_each_entry(bus, &buses, list) {
62 if (bus->bustype == SSB_BUSTYPE_PCI &&
63 bus->host_pci == pdev)
72 #endif /* CONFIG_SSB_PCIHOST */
74 #ifdef CONFIG_SSB_PCMCIAHOST
75 struct ssb_bus *ssb_pcmcia_dev_to_bus(struct pcmcia_device *pdev)
80 list_for_each_entry(bus, &buses, list) {
81 if (bus->bustype == SSB_BUSTYPE_PCMCIA &&
82 bus->host_pcmcia == pdev)
91 #endif /* CONFIG_SSB_PCMCIAHOST */
93 int ssb_for_each_bus_call(unsigned long data,
94 int (*func)(struct ssb_bus *bus, unsigned long data))
100 list_for_each_entry(bus, &buses, list) {
101 res = func(bus, data);
112 static struct ssb_device *ssb_device_get(struct ssb_device *dev)
115 get_device(dev->dev);
119 static void ssb_device_put(struct ssb_device *dev)
122 put_device(dev->dev);
125 static int ssb_device_resume(struct device *dev)
127 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
128 struct ssb_driver *ssb_drv;
132 ssb_drv = drv_to_ssb_drv(dev->driver);
133 if (ssb_drv && ssb_drv->resume)
134 err = ssb_drv->resume(ssb_dev);
142 static int ssb_device_suspend(struct device *dev, pm_message_t state)
144 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
145 struct ssb_driver *ssb_drv;
149 ssb_drv = drv_to_ssb_drv(dev->driver);
150 if (ssb_drv && ssb_drv->suspend)
151 err = ssb_drv->suspend(ssb_dev, state);
159 int ssb_bus_resume(struct ssb_bus *bus)
163 /* Reset HW state information in memory, so that HW is
164 * completely reinitialized. */
165 bus->mapped_device = NULL;
166 #ifdef CONFIG_SSB_DRIVER_PCICORE
167 bus->pcicore.setup_done = 0;
170 err = ssb_bus_powerup(bus, 0);
173 err = ssb_pcmcia_hardware_setup(bus);
175 ssb_bus_may_powerdown(bus);
178 ssb_chipco_resume(&bus->chipco);
179 ssb_bus_may_powerdown(bus);
183 EXPORT_SYMBOL(ssb_bus_resume);
185 int ssb_bus_suspend(struct ssb_bus *bus)
187 ssb_chipco_suspend(&bus->chipco);
188 ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
192 EXPORT_SYMBOL(ssb_bus_suspend);
194 #ifdef CONFIG_SSB_SPROM
195 /** ssb_devices_freeze - Freeze all devices on the bus.
197 * After freezing no device driver will be handling a device
198 * on this bus anymore. ssb_devices_thaw() must be called after
199 * a successful freeze to reactivate the devices.
202 * @ctx: Context structure. Pass this to ssb_devices_thaw().
204 int ssb_devices_freeze(struct ssb_bus *bus, struct ssb_freeze_context *ctx)
206 struct ssb_device *sdev;
207 struct ssb_driver *sdrv;
210 memset(ctx, 0, sizeof(*ctx));
212 WARN_ON(bus->nr_devices > ARRAY_SIZE(ctx->device_frozen));
214 for (i = 0; i < bus->nr_devices; i++) {
215 sdev = ssb_device_get(&bus->devices[i]);
217 if (!sdev->dev || !sdev->dev->driver ||
218 !device_is_registered(sdev->dev)) {
219 ssb_device_put(sdev);
222 sdrv = drv_to_ssb_drv(sdev->dev->driver);
223 if (WARN_ON(!sdrv->remove))
226 ctx->device_frozen[i] = 1;
232 /** ssb_devices_thaw - Unfreeze all devices on the bus.
234 * This will re-attach the device drivers and re-init the devices.
236 * @ctx: The context structure from ssb_devices_freeze()
238 int ssb_devices_thaw(struct ssb_freeze_context *ctx)
240 struct ssb_bus *bus = ctx->bus;
241 struct ssb_device *sdev;
242 struct ssb_driver *sdrv;
246 for (i = 0; i < bus->nr_devices; i++) {
247 if (!ctx->device_frozen[i])
249 sdev = &bus->devices[i];
251 if (WARN_ON(!sdev->dev || !sdev->dev->driver))
253 sdrv = drv_to_ssb_drv(sdev->dev->driver);
254 if (WARN_ON(!sdrv || !sdrv->probe))
257 err = sdrv->probe(sdev, &sdev->id);
260 "Failed to thaw device %s\n",
261 dev_name(sdev->dev));
264 ssb_device_put(sdev);
269 #endif /* CONFIG_SSB_SPROM */
271 static void ssb_device_shutdown(struct device *dev)
273 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
274 struct ssb_driver *ssb_drv;
278 ssb_drv = drv_to_ssb_drv(dev->driver);
279 if (ssb_drv && ssb_drv->shutdown)
280 ssb_drv->shutdown(ssb_dev);
283 static int ssb_device_remove(struct device *dev)
285 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
286 struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
288 if (ssb_drv && ssb_drv->remove)
289 ssb_drv->remove(ssb_dev);
290 ssb_device_put(ssb_dev);
295 static int ssb_device_probe(struct device *dev)
297 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
298 struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
301 ssb_device_get(ssb_dev);
302 if (ssb_drv && ssb_drv->probe)
303 err = ssb_drv->probe(ssb_dev, &ssb_dev->id);
305 ssb_device_put(ssb_dev);
310 static int ssb_match_devid(const struct ssb_device_id *tabid,
311 const struct ssb_device_id *devid)
313 if ((tabid->vendor != devid->vendor) &&
314 tabid->vendor != SSB_ANY_VENDOR)
316 if ((tabid->coreid != devid->coreid) &&
317 tabid->coreid != SSB_ANY_ID)
319 if ((tabid->revision != devid->revision) &&
320 tabid->revision != SSB_ANY_REV)
325 static int ssb_bus_match(struct device *dev, struct device_driver *drv)
327 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
328 struct ssb_driver *ssb_drv = drv_to_ssb_drv(drv);
329 const struct ssb_device_id *id;
331 for (id = ssb_drv->id_table;
332 id->vendor || id->coreid || id->revision;
334 if (ssb_match_devid(id, &ssb_dev->id))
335 return 1; /* found */
341 static int ssb_device_uevent(struct device *dev, struct kobj_uevent_env *env)
343 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
348 return add_uevent_var(env,
349 "MODALIAS=ssb:v%04Xid%04Xrev%02X",
350 ssb_dev->id.vendor, ssb_dev->id.coreid,
351 ssb_dev->id.revision);
354 #define ssb_config_attr(attrib, field, format_string) \
356 attrib##_show(struct device *dev, struct device_attribute *attr, char *buf) \
358 return sprintf(buf, format_string, dev_to_ssb_dev(dev)->field); \
360 static DEVICE_ATTR_RO(attrib);
362 ssb_config_attr(core_num, core_index, "%u\n")
363 ssb_config_attr(coreid, id.coreid, "0x%04x\n")
364 ssb_config_attr(vendor, id.vendor, "0x%04x\n")
365 ssb_config_attr(revision, id.revision, "%u\n")
366 ssb_config_attr(irq, irq, "%u\n")
368 name_show(struct device *dev, struct device_attribute *attr, char *buf)
370 return sprintf(buf, "%s\n",
371 ssb_core_name(dev_to_ssb_dev(dev)->id.coreid));
373 static DEVICE_ATTR_RO(name);
375 static struct attribute *ssb_device_attrs[] = {
377 &dev_attr_core_num.attr,
378 &dev_attr_coreid.attr,
379 &dev_attr_vendor.attr,
380 &dev_attr_revision.attr,
384 ATTRIBUTE_GROUPS(ssb_device);
386 static struct bus_type ssb_bustype = {
388 .match = ssb_bus_match,
389 .probe = ssb_device_probe,
390 .remove = ssb_device_remove,
391 .shutdown = ssb_device_shutdown,
392 .suspend = ssb_device_suspend,
393 .resume = ssb_device_resume,
394 .uevent = ssb_device_uevent,
395 .dev_groups = ssb_device_groups,
398 static void ssb_buses_lock(void)
400 /* See the comment at the ssb_is_early_boot definition */
401 if (!ssb_is_early_boot)
402 mutex_lock(&buses_mutex);
405 static void ssb_buses_unlock(void)
407 /* See the comment at the ssb_is_early_boot definition */
408 if (!ssb_is_early_boot)
409 mutex_unlock(&buses_mutex);
412 static void ssb_devices_unregister(struct ssb_bus *bus)
414 struct ssb_device *sdev;
417 for (i = bus->nr_devices - 1; i >= 0; i--) {
418 sdev = &(bus->devices[i]);
420 device_unregister(sdev->dev);
423 #ifdef CONFIG_SSB_EMBEDDED
424 if (bus->bustype == SSB_BUSTYPE_SSB)
425 platform_device_unregister(bus->watchdog);
429 void ssb_bus_unregister(struct ssb_bus *bus)
433 err = ssb_gpio_unregister(bus);
435 pr_debug("Some GPIOs are still in use\n");
437 pr_debug("Can not unregister GPIO driver: %i\n", err);
440 ssb_devices_unregister(bus);
441 list_del(&bus->list);
444 ssb_pcmcia_exit(bus);
448 EXPORT_SYMBOL(ssb_bus_unregister);
450 static void ssb_release_dev(struct device *dev)
452 struct __ssb_dev_wrapper *devwrap;
454 devwrap = container_of(dev, struct __ssb_dev_wrapper, dev);
458 static int ssb_devices_register(struct ssb_bus *bus)
460 struct ssb_device *sdev;
462 struct __ssb_dev_wrapper *devwrap;
466 for (i = 0; i < bus->nr_devices; i++) {
467 sdev = &(bus->devices[i]);
469 /* We don't register SSB-system devices to the kernel,
470 * as the drivers for them are built into SSB. */
471 switch (sdev->id.coreid) {
472 case SSB_DEV_CHIPCOMMON:
477 case SSB_DEV_MIPS_3302:
482 devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
488 devwrap->sdev = sdev;
490 dev->release = ssb_release_dev;
491 dev->bus = &ssb_bustype;
492 dev_set_name(dev, "ssb%u:%d", bus->busnumber, dev_idx);
494 switch (bus->bustype) {
495 case SSB_BUSTYPE_PCI:
496 #ifdef CONFIG_SSB_PCIHOST
497 sdev->irq = bus->host_pci->irq;
498 dev->parent = &bus->host_pci->dev;
499 sdev->dma_dev = dev->parent;
502 case SSB_BUSTYPE_PCMCIA:
503 #ifdef CONFIG_SSB_PCMCIAHOST
504 sdev->irq = bus->host_pcmcia->irq;
505 dev->parent = &bus->host_pcmcia->dev;
508 case SSB_BUSTYPE_SDIO:
509 #ifdef CONFIG_SSB_SDIOHOST
510 dev->parent = &bus->host_sdio->dev;
513 case SSB_BUSTYPE_SSB:
514 dev->dma_mask = &dev->coherent_dma_mask;
520 err = device_register(dev);
522 pr_err("Could not register %s\n", dev_name(dev));
523 /* Set dev to NULL to not unregister
524 * dev on error unwinding. */
532 #ifdef CONFIG_SSB_DRIVER_MIPS
533 if (bus->mipscore.pflash.present) {
534 err = platform_device_register(&ssb_pflash_dev);
536 pr_err("Error registering parallel flash\n");
540 #ifdef CONFIG_SSB_SFLASH
541 if (bus->mipscore.sflash.present) {
542 err = platform_device_register(&ssb_sflash_dev);
544 pr_err("Error registering serial flash\n");
550 /* Unwind the already registered devices. */
551 ssb_devices_unregister(bus);
555 /* Needs ssb_buses_lock() */
556 static int ssb_attach_queued_buses(void)
558 struct ssb_bus *bus, *n;
560 int drop_them_all = 0;
562 list_for_each_entry_safe(bus, n, &attach_queue, list) {
564 list_del(&bus->list);
567 /* Can't init the PCIcore in ssb_bus_register(), as that
568 * is too early in boot for embedded systems
569 * (no udelay() available). So do it here in attach stage.
571 err = ssb_bus_powerup(bus, 0);
574 ssb_pcicore_init(&bus->pcicore);
575 if (bus->bustype == SSB_BUSTYPE_SSB)
576 ssb_watchdog_register(bus);
578 err = ssb_gpio_init(bus);
579 if (err == -ENOTSUPP)
580 pr_debug("GPIO driver not activated\n");
582 pr_debug("Error registering GPIO driver: %i\n", err);
584 ssb_bus_may_powerdown(bus);
586 err = ssb_devices_register(bus);
590 list_del(&bus->list);
593 list_move_tail(&bus->list, &buses);
599 static int ssb_fetch_invariants(struct ssb_bus *bus,
600 ssb_invariants_func_t get_invariants)
602 struct ssb_init_invariants iv;
605 memset(&iv, 0, sizeof(iv));
606 err = get_invariants(bus, &iv);
609 memcpy(&bus->boardinfo, &iv.boardinfo, sizeof(iv.boardinfo));
610 memcpy(&bus->sprom, &iv.sprom, sizeof(iv.sprom));
611 bus->has_cardbus_slot = iv.has_cardbus_slot;
616 static int __maybe_unused
617 ssb_bus_register(struct ssb_bus *bus,
618 ssb_invariants_func_t get_invariants,
619 unsigned long baseaddr)
623 spin_lock_init(&bus->bar_lock);
624 INIT_LIST_HEAD(&bus->list);
625 #ifdef CONFIG_SSB_EMBEDDED
626 spin_lock_init(&bus->gpio_lock);
629 /* Powerup the bus */
630 err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
634 /* Init SDIO-host device (if any), before the scan */
635 err = ssb_sdio_init(bus);
637 goto err_disable_xtal;
640 bus->busnumber = next_busnumber;
641 /* Scan for devices (cores) */
642 err = ssb_bus_scan(bus, baseaddr);
646 /* Init PCI-host device (if any) */
647 err = ssb_pci_init(bus);
650 /* Init PCMCIA-host device (if any) */
651 err = ssb_pcmcia_init(bus);
655 /* Initialize basic system devices (if available) */
656 err = ssb_bus_powerup(bus, 0);
658 goto err_pcmcia_exit;
659 ssb_chipcommon_init(&bus->chipco);
660 ssb_extif_init(&bus->extif);
661 ssb_mipscore_init(&bus->mipscore);
662 err = ssb_fetch_invariants(bus, get_invariants);
664 ssb_bus_may_powerdown(bus);
665 goto err_pcmcia_exit;
667 ssb_bus_may_powerdown(bus);
669 /* Queue it for attach.
670 * See the comment at the ssb_is_early_boot definition. */
671 list_add_tail(&bus->list, &attach_queue);
672 if (!ssb_is_early_boot) {
673 /* This is not early boot, so we must attach the bus now */
674 err = ssb_attach_queued_buses();
685 list_del(&bus->list);
687 ssb_pcmcia_exit(bus);
696 ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
700 #ifdef CONFIG_SSB_PCIHOST
701 int ssb_bus_pcibus_register(struct ssb_bus *bus, struct pci_dev *host_pci)
705 bus->bustype = SSB_BUSTYPE_PCI;
706 bus->host_pci = host_pci;
707 bus->ops = &ssb_pci_ops;
709 err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
711 dev_info(&host_pci->dev,
712 "Sonics Silicon Backplane found on PCI device %s\n",
713 dev_name(&host_pci->dev));
715 dev_err(&host_pci->dev,
716 "Failed to register PCI version of SSB with error %d\n",
722 #endif /* CONFIG_SSB_PCIHOST */
724 #ifdef CONFIG_SSB_PCMCIAHOST
725 int ssb_bus_pcmciabus_register(struct ssb_bus *bus,
726 struct pcmcia_device *pcmcia_dev,
727 unsigned long baseaddr)
731 bus->bustype = SSB_BUSTYPE_PCMCIA;
732 bus->host_pcmcia = pcmcia_dev;
733 bus->ops = &ssb_pcmcia_ops;
735 err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
737 dev_info(&pcmcia_dev->dev,
738 "Sonics Silicon Backplane found on PCMCIA device %s\n",
739 pcmcia_dev->devname);
744 #endif /* CONFIG_SSB_PCMCIAHOST */
746 #ifdef CONFIG_SSB_SDIOHOST
747 int ssb_bus_sdiobus_register(struct ssb_bus *bus, struct sdio_func *func,
752 bus->bustype = SSB_BUSTYPE_SDIO;
753 bus->host_sdio = func;
754 bus->ops = &ssb_sdio_ops;
755 bus->quirks = quirks;
757 err = ssb_bus_register(bus, ssb_sdio_get_invariants, ~0);
760 "Sonics Silicon Backplane found on SDIO device %s\n",
766 EXPORT_SYMBOL(ssb_bus_sdiobus_register);
767 #endif /* CONFIG_SSB_PCMCIAHOST */
769 #ifdef CONFIG_SSB_HOST_SOC
770 int ssb_bus_host_soc_register(struct ssb_bus *bus, unsigned long baseaddr)
774 bus->bustype = SSB_BUSTYPE_SSB;
775 bus->ops = &ssb_host_soc_ops;
777 err = ssb_bus_register(bus, ssb_host_soc_get_invariants, baseaddr);
779 pr_info("Sonics Silicon Backplane found at address 0x%08lX\n",
787 int __ssb_driver_register(struct ssb_driver *drv, struct module *owner)
789 drv->drv.name = drv->name;
790 drv->drv.bus = &ssb_bustype;
791 drv->drv.owner = owner;
793 return driver_register(&drv->drv);
795 EXPORT_SYMBOL(__ssb_driver_register);
797 void ssb_driver_unregister(struct ssb_driver *drv)
799 driver_unregister(&drv->drv);
801 EXPORT_SYMBOL(ssb_driver_unregister);
803 void ssb_set_devtypedata(struct ssb_device *dev, void *data)
805 struct ssb_bus *bus = dev->bus;
806 struct ssb_device *ent;
809 for (i = 0; i < bus->nr_devices; i++) {
810 ent = &(bus->devices[i]);
811 if (ent->id.vendor != dev->id.vendor)
813 if (ent->id.coreid != dev->id.coreid)
816 ent->devtypedata = data;
819 EXPORT_SYMBOL(ssb_set_devtypedata);
821 static u32 clkfactor_f6_resolve(u32 v)
823 /* map the magic values */
825 case SSB_CHIPCO_CLK_F6_2:
827 case SSB_CHIPCO_CLK_F6_3:
829 case SSB_CHIPCO_CLK_F6_4:
831 case SSB_CHIPCO_CLK_F6_5:
833 case SSB_CHIPCO_CLK_F6_6:
835 case SSB_CHIPCO_CLK_F6_7:
841 /* Calculate the speed the backplane would run at a given set of clockcontrol values */
842 u32 ssb_calc_clock_rate(u32 plltype, u32 n, u32 m)
844 u32 n1, n2, clock, m1, m2, m3, mc;
846 n1 = (n & SSB_CHIPCO_CLK_N1);
847 n2 = ((n & SSB_CHIPCO_CLK_N2) >> SSB_CHIPCO_CLK_N2_SHIFT);
850 case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
851 if (m & SSB_CHIPCO_CLK_T6_MMASK)
852 return SSB_CHIPCO_CLK_T6_M1;
853 return SSB_CHIPCO_CLK_T6_M0;
854 case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
855 case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
856 case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
857 case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
858 n1 = clkfactor_f6_resolve(n1);
859 n2 += SSB_CHIPCO_CLK_F5_BIAS;
861 case SSB_PLLTYPE_2: /* 48Mhz, 4 dividers */
862 n1 += SSB_CHIPCO_CLK_T2_BIAS;
863 n2 += SSB_CHIPCO_CLK_T2_BIAS;
864 WARN_ON(!((n1 >= 2) && (n1 <= 7)));
865 WARN_ON(!((n2 >= 5) && (n2 <= 23)));
867 case SSB_PLLTYPE_5: /* 25Mhz, 4 dividers */
874 case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
875 case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
876 clock = SSB_CHIPCO_CLK_BASE2 * n1 * n2;
879 clock = SSB_CHIPCO_CLK_BASE1 * n1 * n2;
884 m1 = (m & SSB_CHIPCO_CLK_M1);
885 m2 = ((m & SSB_CHIPCO_CLK_M2) >> SSB_CHIPCO_CLK_M2_SHIFT);
886 m3 = ((m & SSB_CHIPCO_CLK_M3) >> SSB_CHIPCO_CLK_M3_SHIFT);
887 mc = ((m & SSB_CHIPCO_CLK_MC) >> SSB_CHIPCO_CLK_MC_SHIFT);
890 case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
891 case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
892 case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
893 case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
894 m1 = clkfactor_f6_resolve(m1);
895 if ((plltype == SSB_PLLTYPE_1) ||
896 (plltype == SSB_PLLTYPE_3))
897 m2 += SSB_CHIPCO_CLK_F5_BIAS;
899 m2 = clkfactor_f6_resolve(m2);
900 m3 = clkfactor_f6_resolve(m3);
903 case SSB_CHIPCO_CLK_MC_BYPASS:
905 case SSB_CHIPCO_CLK_MC_M1:
907 case SSB_CHIPCO_CLK_MC_M1M2:
908 return (clock / (m1 * m2));
909 case SSB_CHIPCO_CLK_MC_M1M2M3:
910 return (clock / (m1 * m2 * m3));
911 case SSB_CHIPCO_CLK_MC_M1M3:
912 return (clock / (m1 * m3));
916 m1 += SSB_CHIPCO_CLK_T2_BIAS;
917 m2 += SSB_CHIPCO_CLK_T2M2_BIAS;
918 m3 += SSB_CHIPCO_CLK_T2_BIAS;
919 WARN_ON(!((m1 >= 2) && (m1 <= 7)));
920 WARN_ON(!((m2 >= 3) && (m2 <= 10)));
921 WARN_ON(!((m3 >= 2) && (m3 <= 7)));
923 if (!(mc & SSB_CHIPCO_CLK_T2MC_M1BYP))
925 if (!(mc & SSB_CHIPCO_CLK_T2MC_M2BYP))
927 if (!(mc & SSB_CHIPCO_CLK_T2MC_M3BYP))
936 /* Get the current speed the backplane is running at */
937 u32 ssb_clockspeed(struct ssb_bus *bus)
941 u32 clkctl_n, clkctl_m;
943 if (bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU)
944 return ssb_pmu_get_controlclock(&bus->chipco);
946 if (ssb_extif_available(&bus->extif))
947 ssb_extif_get_clockcontrol(&bus->extif, &plltype,
948 &clkctl_n, &clkctl_m);
949 else if (bus->chipco.dev)
950 ssb_chipco_get_clockcontrol(&bus->chipco, &plltype,
951 &clkctl_n, &clkctl_m);
955 if (bus->chip_id == 0x5365) {
958 rate = ssb_calc_clock_rate(plltype, clkctl_n, clkctl_m);
959 if (plltype == SSB_PLLTYPE_3) /* 25Mhz, 2 dividers */
965 EXPORT_SYMBOL(ssb_clockspeed);
967 static u32 ssb_tmslow_reject_bitmask(struct ssb_device *dev)
969 u32 rev = ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_SSBREV;
971 /* The REJECT bit seems to be different for Backplane rev 2.3 */
973 case SSB_IDLOW_SSBREV_22:
974 case SSB_IDLOW_SSBREV_24:
975 case SSB_IDLOW_SSBREV_26:
976 return SSB_TMSLOW_REJECT;
977 case SSB_IDLOW_SSBREV_23:
978 return SSB_TMSLOW_REJECT_23;
979 case SSB_IDLOW_SSBREV_25: /* TODO - find the proper REJECT bit */
980 case SSB_IDLOW_SSBREV_27: /* same here */
981 return SSB_TMSLOW_REJECT; /* this is a guess */
982 case SSB_IDLOW_SSBREV:
985 WARN(1, KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
987 return (SSB_TMSLOW_REJECT | SSB_TMSLOW_REJECT_23);
990 int ssb_device_is_enabled(struct ssb_device *dev)
995 reject = ssb_tmslow_reject_bitmask(dev);
996 val = ssb_read32(dev, SSB_TMSLOW);
997 val &= SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET | reject;
999 return (val == SSB_TMSLOW_CLOCK);
1001 EXPORT_SYMBOL(ssb_device_is_enabled);
1003 static void ssb_flush_tmslow(struct ssb_device *dev)
1005 /* Make _really_ sure the device has finished the TMSLOW
1006 * register write transaction, as we risk running into
1007 * a machine check exception otherwise.
1008 * Do this by reading the register back to commit the
1009 * PCI write and delay an additional usec for the device
1010 * to react to the change. */
1011 ssb_read32(dev, SSB_TMSLOW);
1015 void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags)
1019 ssb_device_disable(dev, core_specific_flags);
1020 ssb_write32(dev, SSB_TMSLOW,
1021 SSB_TMSLOW_RESET | SSB_TMSLOW_CLOCK |
1022 SSB_TMSLOW_FGC | core_specific_flags);
1023 ssb_flush_tmslow(dev);
1025 /* Clear SERR if set. This is a hw bug workaround. */
1026 if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_SERR)
1027 ssb_write32(dev, SSB_TMSHIGH, 0);
1029 val = ssb_read32(dev, SSB_IMSTATE);
1030 if (val & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
1031 val &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
1032 ssb_write32(dev, SSB_IMSTATE, val);
1035 ssb_write32(dev, SSB_TMSLOW,
1036 SSB_TMSLOW_CLOCK | SSB_TMSLOW_FGC |
1037 core_specific_flags);
1038 ssb_flush_tmslow(dev);
1040 ssb_write32(dev, SSB_TMSLOW, SSB_TMSLOW_CLOCK |
1041 core_specific_flags);
1042 ssb_flush_tmslow(dev);
1044 EXPORT_SYMBOL(ssb_device_enable);
1046 /* Wait for bitmask in a register to get set or cleared.
1047 * timeout is in units of ten-microseconds */
1048 static int ssb_wait_bits(struct ssb_device *dev, u16 reg, u32 bitmask,
1049 int timeout, int set)
1054 for (i = 0; i < timeout; i++) {
1055 val = ssb_read32(dev, reg);
1057 if ((val & bitmask) == bitmask)
1060 if (!(val & bitmask))
1066 "Timeout waiting for bitmask %08X on register %04X to %s\n",
1067 bitmask, reg, set ? "set" : "clear");
1072 void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags)
1076 if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_RESET)
1079 reject = ssb_tmslow_reject_bitmask(dev);
1081 if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_CLOCK) {
1082 ssb_write32(dev, SSB_TMSLOW, reject | SSB_TMSLOW_CLOCK);
1083 ssb_wait_bits(dev, SSB_TMSLOW, reject, 1000, 1);
1084 ssb_wait_bits(dev, SSB_TMSHIGH, SSB_TMSHIGH_BUSY, 1000, 0);
1086 if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
1087 val = ssb_read32(dev, SSB_IMSTATE);
1088 val |= SSB_IMSTATE_REJECT;
1089 ssb_write32(dev, SSB_IMSTATE, val);
1090 ssb_wait_bits(dev, SSB_IMSTATE, SSB_IMSTATE_BUSY, 1000,
1094 ssb_write32(dev, SSB_TMSLOW,
1095 SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
1096 reject | SSB_TMSLOW_RESET |
1097 core_specific_flags);
1098 ssb_flush_tmslow(dev);
1100 if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
1101 val = ssb_read32(dev, SSB_IMSTATE);
1102 val &= ~SSB_IMSTATE_REJECT;
1103 ssb_write32(dev, SSB_IMSTATE, val);
1107 ssb_write32(dev, SSB_TMSLOW,
1108 reject | SSB_TMSLOW_RESET |
1109 core_specific_flags);
1110 ssb_flush_tmslow(dev);
1112 EXPORT_SYMBOL(ssb_device_disable);
1114 /* Some chipsets need routing known for PCIe and 64-bit DMA */
1115 static bool ssb_dma_translation_special_bit(struct ssb_device *dev)
1117 u16 chip_id = dev->bus->chip_id;
1119 if (dev->id.coreid == SSB_DEV_80211) {
1120 return (chip_id == 0x4322 || chip_id == 43221 ||
1121 chip_id == 43231 || chip_id == 43222);
1127 u32 ssb_dma_translation(struct ssb_device *dev)
1129 switch (dev->bus->bustype) {
1130 case SSB_BUSTYPE_SSB:
1132 case SSB_BUSTYPE_PCI:
1133 if (pci_is_pcie(dev->bus->host_pci) &&
1134 ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64) {
1135 return SSB_PCIE_DMA_H32;
1137 if (ssb_dma_translation_special_bit(dev))
1138 return SSB_PCIE_DMA_H32;
1143 __ssb_dma_not_implemented(dev);
1147 EXPORT_SYMBOL(ssb_dma_translation);
1149 int ssb_bus_may_powerdown(struct ssb_bus *bus)
1151 struct ssb_chipcommon *cc;
1154 /* On buses where more than one core may be working
1155 * at a time, we must not powerdown stuff if there are
1156 * still cores that may want to run. */
1157 if (bus->bustype == SSB_BUSTYPE_SSB)
1164 if (cc->dev->id.revision < 5)
1167 ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
1168 err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
1172 bus->powered_up = 0;
1175 pr_err("Bus powerdown failed\n");
1178 EXPORT_SYMBOL(ssb_bus_may_powerdown);
1180 int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl)
1183 enum ssb_clkmode mode;
1185 err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
1189 bus->powered_up = 1;
1191 mode = dynamic_pctl ? SSB_CLKMODE_DYNAMIC : SSB_CLKMODE_FAST;
1192 ssb_chipco_set_clockmode(&bus->chipco, mode);
1196 pr_err("Bus powerup failed\n");
1199 EXPORT_SYMBOL(ssb_bus_powerup);
1201 static void ssb_broadcast_value(struct ssb_device *dev,
1202 u32 address, u32 data)
1204 #ifdef CONFIG_SSB_DRIVER_PCICORE
1205 /* This is used for both, PCI and ChipCommon core, so be careful. */
1206 BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
1207 BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
1210 ssb_write32(dev, SSB_CHIPCO_BCAST_ADDR, address);
1211 ssb_read32(dev, SSB_CHIPCO_BCAST_ADDR); /* flush */
1212 ssb_write32(dev, SSB_CHIPCO_BCAST_DATA, data);
1213 ssb_read32(dev, SSB_CHIPCO_BCAST_DATA); /* flush */
1216 void ssb_commit_settings(struct ssb_bus *bus)
1218 struct ssb_device *dev;
1220 #ifdef CONFIG_SSB_DRIVER_PCICORE
1221 dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
1223 dev = bus->chipco.dev;
1227 /* This forces an update of the cached registers. */
1228 ssb_broadcast_value(dev, 0xFD8, 0);
1230 EXPORT_SYMBOL(ssb_commit_settings);
1232 u32 ssb_admatch_base(u32 adm)
1236 switch (adm & SSB_ADM_TYPE) {
1238 base = (adm & SSB_ADM_BASE0);
1241 WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
1242 base = (adm & SSB_ADM_BASE1);
1245 WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
1246 base = (adm & SSB_ADM_BASE2);
1254 EXPORT_SYMBOL(ssb_admatch_base);
1256 u32 ssb_admatch_size(u32 adm)
1260 switch (adm & SSB_ADM_TYPE) {
1262 size = ((adm & SSB_ADM_SZ0) >> SSB_ADM_SZ0_SHIFT);
1265 WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
1266 size = ((adm & SSB_ADM_SZ1) >> SSB_ADM_SZ1_SHIFT);
1269 WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
1270 size = ((adm & SSB_ADM_SZ2) >> SSB_ADM_SZ2_SHIFT);
1275 size = (1 << (size + 1));
1279 EXPORT_SYMBOL(ssb_admatch_size);
1281 static int __init ssb_modinit(void)
1285 /* See the comment at the ssb_is_early_boot definition */
1286 ssb_is_early_boot = 0;
1287 err = bus_register(&ssb_bustype);
1291 /* Maybe we already registered some buses at early boot.
1292 * Check for this and attach them
1295 err = ssb_attach_queued_buses();
1298 bus_unregister(&ssb_bustype);
1302 err = b43_pci_ssb_bridge_init();
1304 pr_err("Broadcom 43xx PCI-SSB-bridge initialization failed\n");
1305 /* don't fail SSB init because of this */
1308 err = ssb_host_pcmcia_init();
1310 pr_err("PCMCIA host initialization failed\n");
1311 /* don't fail SSB init because of this */
1314 err = ssb_gige_init();
1316 pr_err("SSB Broadcom Gigabit Ethernet driver initialization failed\n");
1317 /* don't fail SSB init because of this */
1323 /* ssb must be initialized after PCI but before the ssb drivers.
1324 * That means we must use some initcall between subsys_initcall
1325 * and device_initcall. */
1326 fs_initcall(ssb_modinit);
1328 static void __exit ssb_modexit(void)
1331 ssb_host_pcmcia_exit();
1332 b43_pci_ssb_bridge_exit();
1333 bus_unregister(&ssb_bustype);
1335 module_exit(ssb_modexit)