2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/power_supply.h>
29 #include <linux/kthread.h>
30 #include <linux/module.h>
31 #include <linux/console.h>
32 #include <linux/slab.h>
33 #include <linux/iommu.h>
34 #include <linux/pci.h>
35 #include <linux/devcoredump.h>
36 #include <generated/utsrelease.h>
37 #include <linux/pci-p2pdma.h>
39 #include <drm/drm_aperture.h>
40 #include <drm/drm_atomic_helper.h>
41 #include <drm/drm_fb_helper.h>
42 #include <drm/drm_probe_helper.h>
43 #include <drm/amdgpu_drm.h>
44 #include <linux/vgaarb.h>
45 #include <linux/vga_switcheroo.h>
46 #include <linux/efi.h>
48 #include "amdgpu_trace.h"
49 #include "amdgpu_i2c.h"
51 #include "amdgpu_atombios.h"
52 #include "amdgpu_atomfirmware.h"
54 #ifdef CONFIG_DRM_AMDGPU_SI
57 #ifdef CONFIG_DRM_AMDGPU_CIK
63 #include "bif/bif_4_1_d.h"
64 #include <linux/firmware.h>
65 #include "amdgpu_vf_error.h"
67 #include "amdgpu_amdkfd.h"
68 #include "amdgpu_pm.h"
70 #include "amdgpu_xgmi.h"
71 #include "amdgpu_ras.h"
72 #include "amdgpu_pmu.h"
73 #include "amdgpu_fru_eeprom.h"
74 #include "amdgpu_reset.h"
76 #include <linux/suspend.h>
77 #include <drm/task_barrier.h>
78 #include <linux/pm_runtime.h>
80 #include <drm/drm_drv.h>
82 MODULE_FIRMWARE("amdgpu/vega10_gpu_info.bin");
83 MODULE_FIRMWARE("amdgpu/vega12_gpu_info.bin");
84 MODULE_FIRMWARE("amdgpu/raven_gpu_info.bin");
85 MODULE_FIRMWARE("amdgpu/picasso_gpu_info.bin");
86 MODULE_FIRMWARE("amdgpu/raven2_gpu_info.bin");
87 MODULE_FIRMWARE("amdgpu/arcturus_gpu_info.bin");
88 MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");
90 #define AMDGPU_RESUME_MS 2000
91 #define AMDGPU_MAX_RETRY_LIMIT 2
92 #define AMDGPU_RETRY_SRIOV_RESET(r) ((r) == -EBUSY || (r) == -ETIMEDOUT || (r) == -EINVAL)
94 static const struct drm_driver amdgpu_kms_driver;
96 const char *amdgpu_asic_name[] = {
138 * DOC: pcie_replay_count
140 * The amdgpu driver provides a sysfs API for reporting the total number
141 * of PCIe replays (NAKs)
142 * The file pcie_replay_count is used for this and returns the total
143 * number of replays as a sum of the NAKs generated and NAKs received
146 static ssize_t amdgpu_device_get_pcie_replay_count(struct device *dev,
147 struct device_attribute *attr, char *buf)
149 struct drm_device *ddev = dev_get_drvdata(dev);
150 struct amdgpu_device *adev = drm_to_adev(ddev);
151 uint64_t cnt = amdgpu_asic_get_pcie_replay_count(adev);
153 return sysfs_emit(buf, "%llu\n", cnt);
156 static DEVICE_ATTR(pcie_replay_count, S_IRUGO,
157 amdgpu_device_get_pcie_replay_count, NULL);
159 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
164 * The amdgpu driver provides a sysfs API for reporting the product name
166 * The file serial_number is used for this and returns the product name
167 * as returned from the FRU.
168 * NOTE: This is only available for certain server cards
171 static ssize_t amdgpu_device_get_product_name(struct device *dev,
172 struct device_attribute *attr, char *buf)
174 struct drm_device *ddev = dev_get_drvdata(dev);
175 struct amdgpu_device *adev = drm_to_adev(ddev);
177 return sysfs_emit(buf, "%s\n", adev->product_name);
180 static DEVICE_ATTR(product_name, S_IRUGO,
181 amdgpu_device_get_product_name, NULL);
184 * DOC: product_number
186 * The amdgpu driver provides a sysfs API for reporting the part number
188 * The file serial_number is used for this and returns the part number
189 * as returned from the FRU.
190 * NOTE: This is only available for certain server cards
193 static ssize_t amdgpu_device_get_product_number(struct device *dev,
194 struct device_attribute *attr, char *buf)
196 struct drm_device *ddev = dev_get_drvdata(dev);
197 struct amdgpu_device *adev = drm_to_adev(ddev);
199 return sysfs_emit(buf, "%s\n", adev->product_number);
202 static DEVICE_ATTR(product_number, S_IRUGO,
203 amdgpu_device_get_product_number, NULL);
208 * The amdgpu driver provides a sysfs API for reporting the serial number
210 * The file serial_number is used for this and returns the serial number
211 * as returned from the FRU.
212 * NOTE: This is only available for certain server cards
215 static ssize_t amdgpu_device_get_serial_number(struct device *dev,
216 struct device_attribute *attr, char *buf)
218 struct drm_device *ddev = dev_get_drvdata(dev);
219 struct amdgpu_device *adev = drm_to_adev(ddev);
221 return sysfs_emit(buf, "%s\n", adev->serial);
224 static DEVICE_ATTR(serial_number, S_IRUGO,
225 amdgpu_device_get_serial_number, NULL);
228 * amdgpu_device_supports_px - Is the device a dGPU with ATPX power control
230 * @dev: drm_device pointer
232 * Returns true if the device is a dGPU with ATPX power control,
233 * otherwise return false.
235 bool amdgpu_device_supports_px(struct drm_device *dev)
237 struct amdgpu_device *adev = drm_to_adev(dev);
239 if ((adev->flags & AMD_IS_PX) && !amdgpu_is_atpx_hybrid())
245 * amdgpu_device_supports_boco - Is the device a dGPU with ACPI power resources
247 * @dev: drm_device pointer
249 * Returns true if the device is a dGPU with ACPI power control,
250 * otherwise return false.
252 bool amdgpu_device_supports_boco(struct drm_device *dev)
254 struct amdgpu_device *adev = drm_to_adev(dev);
257 ((adev->flags & AMD_IS_PX) && amdgpu_is_atpx_hybrid()))
263 * amdgpu_device_supports_baco - Does the device support BACO
265 * @dev: drm_device pointer
267 * Returns true if the device supporte BACO,
268 * otherwise return false.
270 bool amdgpu_device_supports_baco(struct drm_device *dev)
272 struct amdgpu_device *adev = drm_to_adev(dev);
274 return amdgpu_asic_supports_baco(adev);
278 * amdgpu_device_supports_smart_shift - Is the device dGPU with
279 * smart shift support
281 * @dev: drm_device pointer
283 * Returns true if the device is a dGPU with Smart Shift support,
284 * otherwise returns false.
286 bool amdgpu_device_supports_smart_shift(struct drm_device *dev)
288 return (amdgpu_device_supports_boco(dev) &&
289 amdgpu_acpi_is_power_shift_control_supported());
293 * VRAM access helper functions
297 * amdgpu_device_mm_access - access vram by MM_INDEX/MM_DATA
299 * @adev: amdgpu_device pointer
300 * @pos: offset of the buffer in vram
301 * @buf: virtual address of the buffer in system memory
302 * @size: read/write size, sizeof(@buf) must > @size
303 * @write: true - write to vram, otherwise - read from vram
305 void amdgpu_device_mm_access(struct amdgpu_device *adev, loff_t pos,
306 void *buf, size_t size, bool write)
309 uint32_t hi = ~0, tmp = 0;
310 uint32_t *data = buf;
314 if (!drm_dev_enter(adev_to_drm(adev), &idx))
317 BUG_ON(!IS_ALIGNED(pos, 4) || !IS_ALIGNED(size, 4));
319 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
320 for (last = pos + size; pos < last; pos += 4) {
323 WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)pos) | 0x80000000);
325 WREG32_NO_KIQ(mmMM_INDEX_HI, tmp);
329 WREG32_NO_KIQ(mmMM_DATA, *data++);
331 *data++ = RREG32_NO_KIQ(mmMM_DATA);
334 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
339 * amdgpu_device_aper_access - access vram by vram aperature
341 * @adev: amdgpu_device pointer
342 * @pos: offset of the buffer in vram
343 * @buf: virtual address of the buffer in system memory
344 * @size: read/write size, sizeof(@buf) must > @size
345 * @write: true - write to vram, otherwise - read from vram
347 * The return value means how many bytes have been transferred.
349 size_t amdgpu_device_aper_access(struct amdgpu_device *adev, loff_t pos,
350 void *buf, size_t size, bool write)
357 if (!adev->mman.aper_base_kaddr)
360 last = min(pos + size, adev->gmc.visible_vram_size);
362 addr = adev->mman.aper_base_kaddr + pos;
366 memcpy_toio(addr, buf, count);
368 amdgpu_device_flush_hdp(adev, NULL);
370 amdgpu_device_invalidate_hdp(adev, NULL);
372 memcpy_fromio(buf, addr, count);
384 * amdgpu_device_vram_access - read/write a buffer in vram
386 * @adev: amdgpu_device pointer
387 * @pos: offset of the buffer in vram
388 * @buf: virtual address of the buffer in system memory
389 * @size: read/write size, sizeof(@buf) must > @size
390 * @write: true - write to vram, otherwise - read from vram
392 void amdgpu_device_vram_access(struct amdgpu_device *adev, loff_t pos,
393 void *buf, size_t size, bool write)
397 /* try to using vram apreature to access vram first */
398 count = amdgpu_device_aper_access(adev, pos, buf, size, write);
401 /* using MM to access rest vram */
404 amdgpu_device_mm_access(adev, pos, buf, size, write);
409 * register access helper functions.
412 /* Check if hw access should be skipped because of hotplug or device error */
413 bool amdgpu_device_skip_hw_access(struct amdgpu_device *adev)
415 if (adev->no_hw_access)
418 #ifdef CONFIG_LOCKDEP
420 * This is a bit complicated to understand, so worth a comment. What we assert
421 * here is that the GPU reset is not running on another thread in parallel.
423 * For this we trylock the read side of the reset semaphore, if that succeeds
424 * we know that the reset is not running in paralell.
426 * If the trylock fails we assert that we are either already holding the read
427 * side of the lock or are the reset thread itself and hold the write side of
431 if (down_read_trylock(&adev->reset_domain->sem))
432 up_read(&adev->reset_domain->sem);
434 lockdep_assert_held(&adev->reset_domain->sem);
441 * amdgpu_device_rreg - read a memory mapped IO or indirect register
443 * @adev: amdgpu_device pointer
444 * @reg: dword aligned register offset
445 * @acc_flags: access flags which require special behavior
447 * Returns the 32 bit value from the offset specified.
449 uint32_t amdgpu_device_rreg(struct amdgpu_device *adev,
450 uint32_t reg, uint32_t acc_flags)
454 if (amdgpu_device_skip_hw_access(adev))
457 if ((reg * 4) < adev->rmmio_size) {
458 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
459 amdgpu_sriov_runtime(adev) &&
460 down_read_trylock(&adev->reset_domain->sem)) {
461 ret = amdgpu_kiq_rreg(adev, reg);
462 up_read(&adev->reset_domain->sem);
464 ret = readl(((void __iomem *)adev->rmmio) + (reg * 4));
467 ret = adev->pcie_rreg(adev, reg * 4);
470 trace_amdgpu_device_rreg(adev->pdev->device, reg, ret);
476 * MMIO register read with bytes helper functions
477 * @offset:bytes offset from MMIO start
482 * amdgpu_mm_rreg8 - read a memory mapped IO register
484 * @adev: amdgpu_device pointer
485 * @offset: byte aligned register offset
487 * Returns the 8 bit value from the offset specified.
489 uint8_t amdgpu_mm_rreg8(struct amdgpu_device *adev, uint32_t offset)
491 if (amdgpu_device_skip_hw_access(adev))
494 if (offset < adev->rmmio_size)
495 return (readb(adev->rmmio + offset));
500 * MMIO register write with bytes helper functions
501 * @offset:bytes offset from MMIO start
502 * @value: the value want to be written to the register
506 * amdgpu_mm_wreg8 - read a memory mapped IO register
508 * @adev: amdgpu_device pointer
509 * @offset: byte aligned register offset
510 * @value: 8 bit value to write
512 * Writes the value specified to the offset specified.
514 void amdgpu_mm_wreg8(struct amdgpu_device *adev, uint32_t offset, uint8_t value)
516 if (amdgpu_device_skip_hw_access(adev))
519 if (offset < adev->rmmio_size)
520 writeb(value, adev->rmmio + offset);
526 * amdgpu_device_wreg - write to a memory mapped IO or indirect register
528 * @adev: amdgpu_device pointer
529 * @reg: dword aligned register offset
530 * @v: 32 bit value to write to the register
531 * @acc_flags: access flags which require special behavior
533 * Writes the value specified to the offset specified.
535 void amdgpu_device_wreg(struct amdgpu_device *adev,
536 uint32_t reg, uint32_t v,
539 if (amdgpu_device_skip_hw_access(adev))
542 if ((reg * 4) < adev->rmmio_size) {
543 if (!(acc_flags & AMDGPU_REGS_NO_KIQ) &&
544 amdgpu_sriov_runtime(adev) &&
545 down_read_trylock(&adev->reset_domain->sem)) {
546 amdgpu_kiq_wreg(adev, reg, v);
547 up_read(&adev->reset_domain->sem);
549 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
552 adev->pcie_wreg(adev, reg * 4, v);
555 trace_amdgpu_device_wreg(adev->pdev->device, reg, v);
559 * amdgpu_mm_wreg_mmio_rlc - write register either with direct/indirect mmio or with RLC path if in range
561 * @adev: amdgpu_device pointer
562 * @reg: mmio/rlc register
565 * this function is invoked only for the debugfs register access
567 void amdgpu_mm_wreg_mmio_rlc(struct amdgpu_device *adev,
568 uint32_t reg, uint32_t v)
570 if (amdgpu_device_skip_hw_access(adev))
573 if (amdgpu_sriov_fullaccess(adev) &&
574 adev->gfx.rlc.funcs &&
575 adev->gfx.rlc.funcs->is_rlcg_access_range) {
576 if (adev->gfx.rlc.funcs->is_rlcg_access_range(adev, reg))
577 return amdgpu_sriov_wreg(adev, reg, v, 0, 0);
578 } else if ((reg * 4) >= adev->rmmio_size) {
579 adev->pcie_wreg(adev, reg * 4, v);
581 writel(v, ((void __iomem *)adev->rmmio) + (reg * 4));
586 * amdgpu_mm_rdoorbell - read a doorbell dword
588 * @adev: amdgpu_device pointer
589 * @index: doorbell index
591 * Returns the value in the doorbell aperture at the
592 * requested doorbell index (CIK).
594 u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index)
596 if (amdgpu_device_skip_hw_access(adev))
599 if (index < adev->doorbell.num_doorbells) {
600 return readl(adev->doorbell.ptr + index);
602 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
608 * amdgpu_mm_wdoorbell - write a doorbell dword
610 * @adev: amdgpu_device pointer
611 * @index: doorbell index
614 * Writes @v to the doorbell aperture at the
615 * requested doorbell index (CIK).
617 void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v)
619 if (amdgpu_device_skip_hw_access(adev))
622 if (index < adev->doorbell.num_doorbells) {
623 writel(v, adev->doorbell.ptr + index);
625 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
630 * amdgpu_mm_rdoorbell64 - read a doorbell Qword
632 * @adev: amdgpu_device pointer
633 * @index: doorbell index
635 * Returns the value in the doorbell aperture at the
636 * requested doorbell index (VEGA10+).
638 u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index)
640 if (amdgpu_device_skip_hw_access(adev))
643 if (index < adev->doorbell.num_doorbells) {
644 return atomic64_read((atomic64_t *)(adev->doorbell.ptr + index));
646 DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", index);
652 * amdgpu_mm_wdoorbell64 - write a doorbell Qword
654 * @adev: amdgpu_device pointer
655 * @index: doorbell index
658 * Writes @v to the doorbell aperture at the
659 * requested doorbell index (VEGA10+).
661 void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v)
663 if (amdgpu_device_skip_hw_access(adev))
666 if (index < adev->doorbell.num_doorbells) {
667 atomic64_set((atomic64_t *)(adev->doorbell.ptr + index), v);
669 DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", index);
674 * amdgpu_device_indirect_rreg - read an indirect register
676 * @adev: amdgpu_device pointer
677 * @pcie_index: mmio register offset
678 * @pcie_data: mmio register offset
679 * @reg_addr: indirect register address to read from
681 * Returns the value of indirect register @reg_addr
683 u32 amdgpu_device_indirect_rreg(struct amdgpu_device *adev,
684 u32 pcie_index, u32 pcie_data,
689 void __iomem *pcie_index_offset;
690 void __iomem *pcie_data_offset;
692 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
693 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
694 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
696 writel(reg_addr, pcie_index_offset);
697 readl(pcie_index_offset);
698 r = readl(pcie_data_offset);
699 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
705 * amdgpu_device_indirect_rreg64 - read a 64bits indirect register
707 * @adev: amdgpu_device pointer
708 * @pcie_index: mmio register offset
709 * @pcie_data: mmio register offset
710 * @reg_addr: indirect register address to read from
712 * Returns the value of indirect register @reg_addr
714 u64 amdgpu_device_indirect_rreg64(struct amdgpu_device *adev,
715 u32 pcie_index, u32 pcie_data,
720 void __iomem *pcie_index_offset;
721 void __iomem *pcie_data_offset;
723 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
724 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
725 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
727 /* read low 32 bits */
728 writel(reg_addr, pcie_index_offset);
729 readl(pcie_index_offset);
730 r = readl(pcie_data_offset);
731 /* read high 32 bits */
732 writel(reg_addr + 4, pcie_index_offset);
733 readl(pcie_index_offset);
734 r |= ((u64)readl(pcie_data_offset) << 32);
735 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
741 * amdgpu_device_indirect_wreg - write an indirect register address
743 * @adev: amdgpu_device pointer
744 * @pcie_index: mmio register offset
745 * @pcie_data: mmio register offset
746 * @reg_addr: indirect register offset
747 * @reg_data: indirect register data
750 void amdgpu_device_indirect_wreg(struct amdgpu_device *adev,
751 u32 pcie_index, u32 pcie_data,
752 u32 reg_addr, u32 reg_data)
755 void __iomem *pcie_index_offset;
756 void __iomem *pcie_data_offset;
758 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
759 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
760 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
762 writel(reg_addr, pcie_index_offset);
763 readl(pcie_index_offset);
764 writel(reg_data, pcie_data_offset);
765 readl(pcie_data_offset);
766 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
770 * amdgpu_device_indirect_wreg64 - write a 64bits indirect register address
772 * @adev: amdgpu_device pointer
773 * @pcie_index: mmio register offset
774 * @pcie_data: mmio register offset
775 * @reg_addr: indirect register offset
776 * @reg_data: indirect register data
779 void amdgpu_device_indirect_wreg64(struct amdgpu_device *adev,
780 u32 pcie_index, u32 pcie_data,
781 u32 reg_addr, u64 reg_data)
784 void __iomem *pcie_index_offset;
785 void __iomem *pcie_data_offset;
787 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
788 pcie_index_offset = (void __iomem *)adev->rmmio + pcie_index * 4;
789 pcie_data_offset = (void __iomem *)adev->rmmio + pcie_data * 4;
791 /* write low 32 bits */
792 writel(reg_addr, pcie_index_offset);
793 readl(pcie_index_offset);
794 writel((u32)(reg_data & 0xffffffffULL), pcie_data_offset);
795 readl(pcie_data_offset);
796 /* write high 32 bits */
797 writel(reg_addr + 4, pcie_index_offset);
798 readl(pcie_index_offset);
799 writel((u32)(reg_data >> 32), pcie_data_offset);
800 readl(pcie_data_offset);
801 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
805 * amdgpu_invalid_rreg - dummy reg read function
807 * @adev: amdgpu_device pointer
808 * @reg: offset of register
810 * Dummy register read function. Used for register blocks
811 * that certain asics don't have (all asics).
812 * Returns the value in the register.
814 static uint32_t amdgpu_invalid_rreg(struct amdgpu_device *adev, uint32_t reg)
816 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
822 * amdgpu_invalid_wreg - dummy reg write function
824 * @adev: amdgpu_device pointer
825 * @reg: offset of register
826 * @v: value to write to the register
828 * Dummy register read function. Used for register blocks
829 * that certain asics don't have (all asics).
831 static void amdgpu_invalid_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
833 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
839 * amdgpu_invalid_rreg64 - dummy 64 bit reg read function
841 * @adev: amdgpu_device pointer
842 * @reg: offset of register
844 * Dummy register read function. Used for register blocks
845 * that certain asics don't have (all asics).
846 * Returns the value in the register.
848 static uint64_t amdgpu_invalid_rreg64(struct amdgpu_device *adev, uint32_t reg)
850 DRM_ERROR("Invalid callback to read 64 bit register 0x%04X\n", reg);
856 * amdgpu_invalid_wreg64 - dummy reg write function
858 * @adev: amdgpu_device pointer
859 * @reg: offset of register
860 * @v: value to write to the register
862 * Dummy register read function. Used for register blocks
863 * that certain asics don't have (all asics).
865 static void amdgpu_invalid_wreg64(struct amdgpu_device *adev, uint32_t reg, uint64_t v)
867 DRM_ERROR("Invalid callback to write 64 bit register 0x%04X with 0x%08llX\n",
873 * amdgpu_block_invalid_rreg - dummy reg read function
875 * @adev: amdgpu_device pointer
876 * @block: offset of instance
877 * @reg: offset of register
879 * Dummy register read function. Used for register blocks
880 * that certain asics don't have (all asics).
881 * Returns the value in the register.
883 static uint32_t amdgpu_block_invalid_rreg(struct amdgpu_device *adev,
884 uint32_t block, uint32_t reg)
886 DRM_ERROR("Invalid callback to read register 0x%04X in block 0x%04X\n",
893 * amdgpu_block_invalid_wreg - dummy reg write function
895 * @adev: amdgpu_device pointer
896 * @block: offset of instance
897 * @reg: offset of register
898 * @v: value to write to the register
900 * Dummy register read function. Used for register blocks
901 * that certain asics don't have (all asics).
903 static void amdgpu_block_invalid_wreg(struct amdgpu_device *adev,
905 uint32_t reg, uint32_t v)
907 DRM_ERROR("Invalid block callback to write register 0x%04X in block 0x%04X with 0x%08X\n",
913 * amdgpu_device_asic_init - Wrapper for atom asic_init
915 * @adev: amdgpu_device pointer
917 * Does any asic specific work and then calls atom asic init.
919 static int amdgpu_device_asic_init(struct amdgpu_device *adev)
921 amdgpu_asic_pre_asic_init(adev);
923 if (adev->ip_versions[GC_HWIP][0] >= IP_VERSION(11, 0, 0))
924 return amdgpu_atomfirmware_asic_init(adev, true);
926 return amdgpu_atom_asic_init(adev->mode_info.atom_context);
930 * amdgpu_device_vram_scratch_init - allocate the VRAM scratch page
932 * @adev: amdgpu_device pointer
934 * Allocates a scratch page of VRAM for use by various things in the
937 static int amdgpu_device_vram_scratch_init(struct amdgpu_device *adev)
939 return amdgpu_bo_create_kernel(adev, AMDGPU_GPU_PAGE_SIZE,
940 PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
941 &adev->vram_scratch.robj,
942 &adev->vram_scratch.gpu_addr,
943 (void **)&adev->vram_scratch.ptr);
947 * amdgpu_device_vram_scratch_fini - Free the VRAM scratch page
949 * @adev: amdgpu_device pointer
951 * Frees the VRAM scratch page.
953 static void amdgpu_device_vram_scratch_fini(struct amdgpu_device *adev)
955 amdgpu_bo_free_kernel(&adev->vram_scratch.robj, NULL, NULL);
959 * amdgpu_device_program_register_sequence - program an array of registers.
961 * @adev: amdgpu_device pointer
962 * @registers: pointer to the register array
963 * @array_size: size of the register array
965 * Programs an array or registers with and and or masks.
966 * This is a helper for setting golden registers.
968 void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
969 const u32 *registers,
970 const u32 array_size)
972 u32 tmp, reg, and_mask, or_mask;
978 for (i = 0; i < array_size; i +=3) {
979 reg = registers[i + 0];
980 and_mask = registers[i + 1];
981 or_mask = registers[i + 2];
983 if (and_mask == 0xffffffff) {
988 if (adev->family >= AMDGPU_FAMILY_AI)
989 tmp |= (or_mask & and_mask);
998 * amdgpu_device_pci_config_reset - reset the GPU
1000 * @adev: amdgpu_device pointer
1002 * Resets the GPU using the pci config reset sequence.
1003 * Only applicable to asics prior to vega10.
1005 void amdgpu_device_pci_config_reset(struct amdgpu_device *adev)
1007 pci_write_config_dword(adev->pdev, 0x7c, AMDGPU_ASIC_RESET_DATA);
1011 * amdgpu_device_pci_reset - reset the GPU using generic PCI means
1013 * @adev: amdgpu_device pointer
1015 * Resets the GPU using generic pci reset interfaces (FLR, SBR, etc.).
1017 int amdgpu_device_pci_reset(struct amdgpu_device *adev)
1019 return pci_reset_function(adev->pdev);
1023 * GPU doorbell aperture helpers function.
1026 * amdgpu_device_doorbell_init - Init doorbell driver information.
1028 * @adev: amdgpu_device pointer
1030 * Init doorbell driver information (CIK)
1031 * Returns 0 on success, error on failure.
1033 static int amdgpu_device_doorbell_init(struct amdgpu_device *adev)
1036 /* No doorbell on SI hardware generation */
1037 if (adev->asic_type < CHIP_BONAIRE) {
1038 adev->doorbell.base = 0;
1039 adev->doorbell.size = 0;
1040 adev->doorbell.num_doorbells = 0;
1041 adev->doorbell.ptr = NULL;
1045 if (pci_resource_flags(adev->pdev, 2) & IORESOURCE_UNSET)
1048 amdgpu_asic_init_doorbell_index(adev);
1050 /* doorbell bar mapping */
1051 adev->doorbell.base = pci_resource_start(adev->pdev, 2);
1052 adev->doorbell.size = pci_resource_len(adev->pdev, 2);
1054 if (adev->enable_mes) {
1055 adev->doorbell.num_doorbells =
1056 adev->doorbell.size / sizeof(u32);
1058 adev->doorbell.num_doorbells =
1059 min_t(u32, adev->doorbell.size / sizeof(u32),
1060 adev->doorbell_index.max_assignment+1);
1061 if (adev->doorbell.num_doorbells == 0)
1064 /* For Vega, reserve and map two pages on doorbell BAR since SDMA
1065 * paging queue doorbell use the second page. The
1066 * AMDGPU_DOORBELL64_MAX_ASSIGNMENT definition assumes all the
1067 * doorbells are in the first page. So with paging queue enabled,
1068 * the max num_doorbells should + 1 page (0x400 in dword)
1070 if (adev->asic_type >= CHIP_VEGA10)
1071 adev->doorbell.num_doorbells += 0x400;
1074 adev->doorbell.ptr = ioremap(adev->doorbell.base,
1075 adev->doorbell.num_doorbells *
1077 if (adev->doorbell.ptr == NULL)
1084 * amdgpu_device_doorbell_fini - Tear down doorbell driver information.
1086 * @adev: amdgpu_device pointer
1088 * Tear down doorbell driver information (CIK)
1090 static void amdgpu_device_doorbell_fini(struct amdgpu_device *adev)
1092 iounmap(adev->doorbell.ptr);
1093 adev->doorbell.ptr = NULL;
1099 * amdgpu_device_wb_*()
1100 * Writeback is the method by which the GPU updates special pages in memory
1101 * with the status of certain GPU events (fences, ring pointers,etc.).
1105 * amdgpu_device_wb_fini - Disable Writeback and free memory
1107 * @adev: amdgpu_device pointer
1109 * Disables Writeback and frees the Writeback memory (all asics).
1110 * Used at driver shutdown.
1112 static void amdgpu_device_wb_fini(struct amdgpu_device *adev)
1114 if (adev->wb.wb_obj) {
1115 amdgpu_bo_free_kernel(&adev->wb.wb_obj,
1117 (void **)&adev->wb.wb);
1118 adev->wb.wb_obj = NULL;
1123 * amdgpu_device_wb_init - Init Writeback driver info and allocate memory
1125 * @adev: amdgpu_device pointer
1127 * Initializes writeback and allocates writeback memory (all asics).
1128 * Used at driver startup.
1129 * Returns 0 on success or an -error on failure.
1131 static int amdgpu_device_wb_init(struct amdgpu_device *adev)
1135 if (adev->wb.wb_obj == NULL) {
1136 /* AMDGPU_MAX_WB * sizeof(uint32_t) * 8 = AMDGPU_MAX_WB 256bit slots */
1137 r = amdgpu_bo_create_kernel(adev, AMDGPU_MAX_WB * sizeof(uint32_t) * 8,
1138 PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
1139 &adev->wb.wb_obj, &adev->wb.gpu_addr,
1140 (void **)&adev->wb.wb);
1142 dev_warn(adev->dev, "(%d) create WB bo failed\n", r);
1146 adev->wb.num_wb = AMDGPU_MAX_WB;
1147 memset(&adev->wb.used, 0, sizeof(adev->wb.used));
1149 /* clear wb memory */
1150 memset((char *)adev->wb.wb, 0, AMDGPU_MAX_WB * sizeof(uint32_t) * 8);
1157 * amdgpu_device_wb_get - Allocate a wb entry
1159 * @adev: amdgpu_device pointer
1162 * Allocate a wb slot for use by the driver (all asics).
1163 * Returns 0 on success or -EINVAL on failure.
1165 int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb)
1167 unsigned long offset = find_first_zero_bit(adev->wb.used, adev->wb.num_wb);
1169 if (offset < adev->wb.num_wb) {
1170 __set_bit(offset, adev->wb.used);
1171 *wb = offset << 3; /* convert to dw offset */
1179 * amdgpu_device_wb_free - Free a wb entry
1181 * @adev: amdgpu_device pointer
1184 * Free a wb slot allocated for use by the driver (all asics)
1186 void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb)
1189 if (wb < adev->wb.num_wb)
1190 __clear_bit(wb, adev->wb.used);
1194 * amdgpu_device_resize_fb_bar - try to resize FB BAR
1196 * @adev: amdgpu_device pointer
1198 * Try to resize FB BAR to make all VRAM CPU accessible. We try very hard not
1199 * to fail, but if any of the BARs is not accessible after the size we abort
1200 * driver loading by returning -ENODEV.
1202 int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev)
1204 int rbar_size = pci_rebar_bytes_to_size(adev->gmc.real_vram_size);
1205 struct pci_bus *root;
1206 struct resource *res;
1212 if (amdgpu_sriov_vf(adev))
1215 /* skip if the bios has already enabled large BAR */
1216 if (adev->gmc.real_vram_size &&
1217 (pci_resource_len(adev->pdev, 0) >= adev->gmc.real_vram_size))
1220 /* Check if the root BUS has 64bit memory resources */
1221 root = adev->pdev->bus;
1222 while (root->parent)
1223 root = root->parent;
1225 pci_bus_for_each_resource(root, res, i) {
1226 if (res && res->flags & (IORESOURCE_MEM | IORESOURCE_MEM_64) &&
1227 res->start > 0x100000000ull)
1231 /* Trying to resize is pointless without a root hub window above 4GB */
1235 /* Limit the BAR size to what is available */
1236 rbar_size = min(fls(pci_rebar_get_possible_sizes(adev->pdev, 0)) - 1,
1239 /* Disable memory decoding while we change the BAR addresses and size */
1240 pci_read_config_word(adev->pdev, PCI_COMMAND, &cmd);
1241 pci_write_config_word(adev->pdev, PCI_COMMAND,
1242 cmd & ~PCI_COMMAND_MEMORY);
1244 /* Free the VRAM and doorbell BAR, we most likely need to move both. */
1245 amdgpu_device_doorbell_fini(adev);
1246 if (adev->asic_type >= CHIP_BONAIRE)
1247 pci_release_resource(adev->pdev, 2);
1249 pci_release_resource(adev->pdev, 0);
1251 r = pci_resize_resource(adev->pdev, 0, rbar_size);
1253 DRM_INFO("Not enough PCI address space for a large BAR.");
1254 else if (r && r != -ENOTSUPP)
1255 DRM_ERROR("Problem resizing BAR0 (%d).", r);
1257 pci_assign_unassigned_bus_resources(adev->pdev->bus);
1259 /* When the doorbell or fb BAR isn't available we have no chance of
1262 r = amdgpu_device_doorbell_init(adev);
1263 if (r || (pci_resource_flags(adev->pdev, 0) & IORESOURCE_UNSET))
1266 pci_write_config_word(adev->pdev, PCI_COMMAND, cmd);
1272 * GPU helpers function.
1275 * amdgpu_device_need_post - check if the hw need post or not
1277 * @adev: amdgpu_device pointer
1279 * Check if the asic has been initialized (all asics) at driver startup
1280 * or post is needed if hw reset is performed.
1281 * Returns true if need or false if not.
1283 bool amdgpu_device_need_post(struct amdgpu_device *adev)
1287 if (amdgpu_sriov_vf(adev))
1290 if (amdgpu_passthrough(adev)) {
1291 /* for FIJI: In whole GPU pass-through virtualization case, after VM reboot
1292 * some old smc fw still need driver do vPost otherwise gpu hang, while
1293 * those smc fw version above 22.15 doesn't have this flaw, so we force
1294 * vpost executed for smc version below 22.15
1296 if (adev->asic_type == CHIP_FIJI) {
1299 err = request_firmware(&adev->pm.fw, "amdgpu/fiji_smc.bin", adev->dev);
1300 /* force vPost if error occured */
1304 fw_ver = *((uint32_t *)adev->pm.fw->data + 69);
1305 if (fw_ver < 0x00160e00)
1310 /* Don't post if we need to reset whole hive on init */
1311 if (adev->gmc.xgmi.pending_reset)
1314 if (adev->has_hw_reset) {
1315 adev->has_hw_reset = false;
1319 /* bios scratch used on CIK+ */
1320 if (adev->asic_type >= CHIP_BONAIRE)
1321 return amdgpu_atombios_scratch_need_asic_init(adev);
1323 /* check MEM_SIZE for older asics */
1324 reg = amdgpu_asic_get_config_memsize(adev);
1326 if ((reg != 0) && (reg != 0xffffffff))
1333 * amdgpu_device_should_use_aspm - check if the device should program ASPM
1335 * @adev: amdgpu_device pointer
1337 * Confirm whether the module parameter and pcie bridge agree that ASPM should
1338 * be set for this device.
1340 * Returns true if it should be used or false if not.
1342 bool amdgpu_device_should_use_aspm(struct amdgpu_device *adev)
1344 switch (amdgpu_aspm) {
1354 return pcie_aspm_enabled(adev->pdev);
1357 /* if we get transitioned to only one device, take VGA back */
1359 * amdgpu_device_vga_set_decode - enable/disable vga decode
1361 * @pdev: PCI device pointer
1362 * @state: enable/disable vga decode
1364 * Enable/disable vga decode (all asics).
1365 * Returns VGA resource flags.
1367 static unsigned int amdgpu_device_vga_set_decode(struct pci_dev *pdev,
1370 struct amdgpu_device *adev = drm_to_adev(pci_get_drvdata(pdev));
1371 amdgpu_asic_set_vga_state(adev, state);
1373 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1374 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1376 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1380 * amdgpu_device_check_block_size - validate the vm block size
1382 * @adev: amdgpu_device pointer
1384 * Validates the vm block size specified via module parameter.
1385 * The vm block size defines number of bits in page table versus page directory,
1386 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1387 * page table and the remaining bits are in the page directory.
1389 static void amdgpu_device_check_block_size(struct amdgpu_device *adev)
1391 /* defines number of bits in page table versus page directory,
1392 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1393 * page table and the remaining bits are in the page directory */
1394 if (amdgpu_vm_block_size == -1)
1397 if (amdgpu_vm_block_size < 9) {
1398 dev_warn(adev->dev, "VM page table size (%d) too small\n",
1399 amdgpu_vm_block_size);
1400 amdgpu_vm_block_size = -1;
1405 * amdgpu_device_check_vm_size - validate the vm size
1407 * @adev: amdgpu_device pointer
1409 * Validates the vm size in GB specified via module parameter.
1410 * The VM size is the size of the GPU virtual memory space in GB.
1412 static void amdgpu_device_check_vm_size(struct amdgpu_device *adev)
1414 /* no need to check the default value */
1415 if (amdgpu_vm_size == -1)
1418 if (amdgpu_vm_size < 1) {
1419 dev_warn(adev->dev, "VM size (%d) too small, min is 1GB\n",
1421 amdgpu_vm_size = -1;
1425 static void amdgpu_device_check_smu_prv_buffer_size(struct amdgpu_device *adev)
1428 bool is_os_64 = (sizeof(void *) == 8);
1429 uint64_t total_memory;
1430 uint64_t dram_size_seven_GB = 0x1B8000000;
1431 uint64_t dram_size_three_GB = 0xB8000000;
1433 if (amdgpu_smu_memory_pool_size == 0)
1437 DRM_WARN("Not 64-bit OS, feature not supported\n");
1441 total_memory = (uint64_t)si.totalram * si.mem_unit;
1443 if ((amdgpu_smu_memory_pool_size == 1) ||
1444 (amdgpu_smu_memory_pool_size == 2)) {
1445 if (total_memory < dram_size_three_GB)
1447 } else if ((amdgpu_smu_memory_pool_size == 4) ||
1448 (amdgpu_smu_memory_pool_size == 8)) {
1449 if (total_memory < dram_size_seven_GB)
1452 DRM_WARN("Smu memory pool size not supported\n");
1455 adev->pm.smu_prv_buffer_size = amdgpu_smu_memory_pool_size << 28;
1460 DRM_WARN("No enough system memory\n");
1462 adev->pm.smu_prv_buffer_size = 0;
1465 static int amdgpu_device_init_apu_flags(struct amdgpu_device *adev)
1467 if (!(adev->flags & AMD_IS_APU) ||
1468 adev->asic_type < CHIP_RAVEN)
1471 switch (adev->asic_type) {
1473 if (adev->pdev->device == 0x15dd)
1474 adev->apu_flags |= AMD_APU_IS_RAVEN;
1475 if (adev->pdev->device == 0x15d8)
1476 adev->apu_flags |= AMD_APU_IS_PICASSO;
1479 if ((adev->pdev->device == 0x1636) ||
1480 (adev->pdev->device == 0x164c))
1481 adev->apu_flags |= AMD_APU_IS_RENOIR;
1483 adev->apu_flags |= AMD_APU_IS_GREEN_SARDINE;
1486 adev->apu_flags |= AMD_APU_IS_VANGOGH;
1488 case CHIP_YELLOW_CARP:
1490 case CHIP_CYAN_SKILLFISH:
1491 if ((adev->pdev->device == 0x13FE) ||
1492 (adev->pdev->device == 0x143F))
1493 adev->apu_flags |= AMD_APU_IS_CYAN_SKILLFISH2;
1503 * amdgpu_device_check_arguments - validate module params
1505 * @adev: amdgpu_device pointer
1507 * Validates certain module parameters and updates
1508 * the associated values used by the driver (all asics).
1510 static int amdgpu_device_check_arguments(struct amdgpu_device *adev)
1512 if (amdgpu_sched_jobs < 4) {
1513 dev_warn(adev->dev, "sched jobs (%d) must be at least 4\n",
1515 amdgpu_sched_jobs = 4;
1516 } else if (!is_power_of_2(amdgpu_sched_jobs)){
1517 dev_warn(adev->dev, "sched jobs (%d) must be a power of 2\n",
1519 amdgpu_sched_jobs = roundup_pow_of_two(amdgpu_sched_jobs);
1522 if (amdgpu_gart_size != -1 && amdgpu_gart_size < 32) {
1523 /* gart size must be greater or equal to 32M */
1524 dev_warn(adev->dev, "gart size (%d) too small\n",
1526 amdgpu_gart_size = -1;
1529 if (amdgpu_gtt_size != -1 && amdgpu_gtt_size < 32) {
1530 /* gtt size must be greater or equal to 32M */
1531 dev_warn(adev->dev, "gtt size (%d) too small\n",
1533 amdgpu_gtt_size = -1;
1536 /* valid range is between 4 and 9 inclusive */
1537 if (amdgpu_vm_fragment_size != -1 &&
1538 (amdgpu_vm_fragment_size > 9 || amdgpu_vm_fragment_size < 4)) {
1539 dev_warn(adev->dev, "valid range is between 4 and 9\n");
1540 amdgpu_vm_fragment_size = -1;
1543 if (amdgpu_sched_hw_submission < 2) {
1544 dev_warn(adev->dev, "sched hw submission jobs (%d) must be at least 2\n",
1545 amdgpu_sched_hw_submission);
1546 amdgpu_sched_hw_submission = 2;
1547 } else if (!is_power_of_2(amdgpu_sched_hw_submission)) {
1548 dev_warn(adev->dev, "sched hw submission jobs (%d) must be a power of 2\n",
1549 amdgpu_sched_hw_submission);
1550 amdgpu_sched_hw_submission = roundup_pow_of_two(amdgpu_sched_hw_submission);
1553 if (amdgpu_reset_method < -1 || amdgpu_reset_method > 4) {
1554 dev_warn(adev->dev, "invalid option for reset method, reverting to default\n");
1555 amdgpu_reset_method = -1;
1558 amdgpu_device_check_smu_prv_buffer_size(adev);
1560 amdgpu_device_check_vm_size(adev);
1562 amdgpu_device_check_block_size(adev);
1564 adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
1570 * amdgpu_switcheroo_set_state - set switcheroo state
1572 * @pdev: pci dev pointer
1573 * @state: vga_switcheroo state
1575 * Callback for the switcheroo driver. Suspends or resumes
1576 * the asics before or after it is powered up using ACPI methods.
1578 static void amdgpu_switcheroo_set_state(struct pci_dev *pdev,
1579 enum vga_switcheroo_state state)
1581 struct drm_device *dev = pci_get_drvdata(pdev);
1584 if (amdgpu_device_supports_px(dev) && state == VGA_SWITCHEROO_OFF)
1587 if (state == VGA_SWITCHEROO_ON) {
1588 pr_info("switched on\n");
1589 /* don't suspend or resume card normally */
1590 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1592 pci_set_power_state(pdev, PCI_D0);
1593 amdgpu_device_load_pci_state(pdev);
1594 r = pci_enable_device(pdev);
1596 DRM_WARN("pci_enable_device failed (%d)\n", r);
1597 amdgpu_device_resume(dev, true);
1599 dev->switch_power_state = DRM_SWITCH_POWER_ON;
1601 pr_info("switched off\n");
1602 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1603 amdgpu_device_suspend(dev, true);
1604 amdgpu_device_cache_pci_state(pdev);
1605 /* Shut down the device */
1606 pci_disable_device(pdev);
1607 pci_set_power_state(pdev, PCI_D3cold);
1608 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1613 * amdgpu_switcheroo_can_switch - see if switcheroo state can change
1615 * @pdev: pci dev pointer
1617 * Callback for the switcheroo driver. Check of the switcheroo
1618 * state can be changed.
1619 * Returns true if the state can be changed, false if not.
1621 static bool amdgpu_switcheroo_can_switch(struct pci_dev *pdev)
1623 struct drm_device *dev = pci_get_drvdata(pdev);
1626 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1627 * locking inversion with the driver load path. And the access here is
1628 * completely racy anyway. So don't bother with locking for now.
1630 return atomic_read(&dev->open_count) == 0;
1633 static const struct vga_switcheroo_client_ops amdgpu_switcheroo_ops = {
1634 .set_gpu_state = amdgpu_switcheroo_set_state,
1636 .can_switch = amdgpu_switcheroo_can_switch,
1640 * amdgpu_device_ip_set_clockgating_state - set the CG state
1642 * @dev: amdgpu_device pointer
1643 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1644 * @state: clockgating state (gate or ungate)
1646 * Sets the requested clockgating state for all instances of
1647 * the hardware IP specified.
1648 * Returns the error code from the last instance.
1650 int amdgpu_device_ip_set_clockgating_state(void *dev,
1651 enum amd_ip_block_type block_type,
1652 enum amd_clockgating_state state)
1654 struct amdgpu_device *adev = dev;
1657 for (i = 0; i < adev->num_ip_blocks; i++) {
1658 if (!adev->ip_blocks[i].status.valid)
1660 if (adev->ip_blocks[i].version->type != block_type)
1662 if (!adev->ip_blocks[i].version->funcs->set_clockgating_state)
1664 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
1665 (void *)adev, state);
1667 DRM_ERROR("set_clockgating_state of IP block <%s> failed %d\n",
1668 adev->ip_blocks[i].version->funcs->name, r);
1674 * amdgpu_device_ip_set_powergating_state - set the PG state
1676 * @dev: amdgpu_device pointer
1677 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1678 * @state: powergating state (gate or ungate)
1680 * Sets the requested powergating state for all instances of
1681 * the hardware IP specified.
1682 * Returns the error code from the last instance.
1684 int amdgpu_device_ip_set_powergating_state(void *dev,
1685 enum amd_ip_block_type block_type,
1686 enum amd_powergating_state state)
1688 struct amdgpu_device *adev = dev;
1691 for (i = 0; i < adev->num_ip_blocks; i++) {
1692 if (!adev->ip_blocks[i].status.valid)
1694 if (adev->ip_blocks[i].version->type != block_type)
1696 if (!adev->ip_blocks[i].version->funcs->set_powergating_state)
1698 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
1699 (void *)adev, state);
1701 DRM_ERROR("set_powergating_state of IP block <%s> failed %d\n",
1702 adev->ip_blocks[i].version->funcs->name, r);
1708 * amdgpu_device_ip_get_clockgating_state - get the CG state
1710 * @adev: amdgpu_device pointer
1711 * @flags: clockgating feature flags
1713 * Walks the list of IPs on the device and updates the clockgating
1714 * flags for each IP.
1715 * Updates @flags with the feature flags for each hardware IP where
1716 * clockgating is enabled.
1718 void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
1723 for (i = 0; i < adev->num_ip_blocks; i++) {
1724 if (!adev->ip_blocks[i].status.valid)
1726 if (adev->ip_blocks[i].version->funcs->get_clockgating_state)
1727 adev->ip_blocks[i].version->funcs->get_clockgating_state((void *)adev, flags);
1732 * amdgpu_device_ip_wait_for_idle - wait for idle
1734 * @adev: amdgpu_device pointer
1735 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1737 * Waits for the request hardware IP to be idle.
1738 * Returns 0 for success or a negative error code on failure.
1740 int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
1741 enum amd_ip_block_type block_type)
1745 for (i = 0; i < adev->num_ip_blocks; i++) {
1746 if (!adev->ip_blocks[i].status.valid)
1748 if (adev->ip_blocks[i].version->type == block_type) {
1749 r = adev->ip_blocks[i].version->funcs->wait_for_idle((void *)adev);
1760 * amdgpu_device_ip_is_idle - is the hardware IP idle
1762 * @adev: amdgpu_device pointer
1763 * @block_type: Type of hardware IP (SMU, GFX, UVD, etc.)
1765 * Check if the hardware IP is idle or not.
1766 * Returns true if it the IP is idle, false if not.
1768 bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
1769 enum amd_ip_block_type block_type)
1773 for (i = 0; i < adev->num_ip_blocks; i++) {
1774 if (!adev->ip_blocks[i].status.valid)
1776 if (adev->ip_blocks[i].version->type == block_type)
1777 return adev->ip_blocks[i].version->funcs->is_idle((void *)adev);
1784 * amdgpu_device_ip_get_ip_block - get a hw IP pointer
1786 * @adev: amdgpu_device pointer
1787 * @type: Type of hardware IP (SMU, GFX, UVD, etc.)
1789 * Returns a pointer to the hardware IP block structure
1790 * if it exists for the asic, otherwise NULL.
1792 struct amdgpu_ip_block *
1793 amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
1794 enum amd_ip_block_type type)
1798 for (i = 0; i < adev->num_ip_blocks; i++)
1799 if (adev->ip_blocks[i].version->type == type)
1800 return &adev->ip_blocks[i];
1806 * amdgpu_device_ip_block_version_cmp
1808 * @adev: amdgpu_device pointer
1809 * @type: enum amd_ip_block_type
1810 * @major: major version
1811 * @minor: minor version
1813 * return 0 if equal or greater
1814 * return 1 if smaller or the ip_block doesn't exist
1816 int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
1817 enum amd_ip_block_type type,
1818 u32 major, u32 minor)
1820 struct amdgpu_ip_block *ip_block = amdgpu_device_ip_get_ip_block(adev, type);
1822 if (ip_block && ((ip_block->version->major > major) ||
1823 ((ip_block->version->major == major) &&
1824 (ip_block->version->minor >= minor))))
1831 * amdgpu_device_ip_block_add
1833 * @adev: amdgpu_device pointer
1834 * @ip_block_version: pointer to the IP to add
1836 * Adds the IP block driver information to the collection of IPs
1839 int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
1840 const struct amdgpu_ip_block_version *ip_block_version)
1842 if (!ip_block_version)
1845 switch (ip_block_version->type) {
1846 case AMD_IP_BLOCK_TYPE_VCN:
1847 if (adev->harvest_ip_mask & AMD_HARVEST_IP_VCN_MASK)
1850 case AMD_IP_BLOCK_TYPE_JPEG:
1851 if (adev->harvest_ip_mask & AMD_HARVEST_IP_JPEG_MASK)
1858 DRM_INFO("add ip block number %d <%s>\n", adev->num_ip_blocks,
1859 ip_block_version->funcs->name);
1861 adev->ip_blocks[adev->num_ip_blocks++].version = ip_block_version;
1867 * amdgpu_device_enable_virtual_display - enable virtual display feature
1869 * @adev: amdgpu_device pointer
1871 * Enabled the virtual display feature if the user has enabled it via
1872 * the module parameter virtual_display. This feature provides a virtual
1873 * display hardware on headless boards or in virtualized environments.
1874 * This function parses and validates the configuration string specified by
1875 * the user and configues the virtual display configuration (number of
1876 * virtual connectors, crtcs, etc.) specified.
1878 static void amdgpu_device_enable_virtual_display(struct amdgpu_device *adev)
1880 adev->enable_virtual_display = false;
1882 if (amdgpu_virtual_display) {
1883 const char *pci_address_name = pci_name(adev->pdev);
1884 char *pciaddstr, *pciaddstr_tmp, *pciaddname_tmp, *pciaddname;
1886 pciaddstr = kstrdup(amdgpu_virtual_display, GFP_KERNEL);
1887 pciaddstr_tmp = pciaddstr;
1888 while ((pciaddname_tmp = strsep(&pciaddstr_tmp, ";"))) {
1889 pciaddname = strsep(&pciaddname_tmp, ",");
1890 if (!strcmp("all", pciaddname)
1891 || !strcmp(pci_address_name, pciaddname)) {
1895 adev->enable_virtual_display = true;
1898 res = kstrtol(pciaddname_tmp, 10,
1906 adev->mode_info.num_crtc = num_crtc;
1908 adev->mode_info.num_crtc = 1;
1914 DRM_INFO("virtual display string:%s, %s:virtual_display:%d, num_crtc:%d\n",
1915 amdgpu_virtual_display, pci_address_name,
1916 adev->enable_virtual_display, adev->mode_info.num_crtc);
1922 void amdgpu_device_set_sriov_virtual_display(struct amdgpu_device *adev)
1924 if (amdgpu_sriov_vf(adev) && !adev->enable_virtual_display) {
1925 adev->mode_info.num_crtc = 1;
1926 adev->enable_virtual_display = true;
1927 DRM_INFO("virtual_display:%d, num_crtc:%d\n",
1928 adev->enable_virtual_display, adev->mode_info.num_crtc);
1933 * amdgpu_device_parse_gpu_info_fw - parse gpu info firmware
1935 * @adev: amdgpu_device pointer
1937 * Parses the asic configuration parameters specified in the gpu info
1938 * firmware and makes them availale to the driver for use in configuring
1940 * Returns 0 on success, -EINVAL on failure.
1942 static int amdgpu_device_parse_gpu_info_fw(struct amdgpu_device *adev)
1944 const char *chip_name;
1947 const struct gpu_info_firmware_header_v1_0 *hdr;
1949 adev->firmware.gpu_info_fw = NULL;
1951 if (adev->mman.discovery_bin) {
1953 * FIXME: The bounding box is still needed by Navi12, so
1954 * temporarily read it from gpu_info firmware. Should be dropped
1955 * when DAL no longer needs it.
1957 if (adev->asic_type != CHIP_NAVI12)
1961 switch (adev->asic_type) {
1965 chip_name = "vega10";
1968 chip_name = "vega12";
1971 if (adev->apu_flags & AMD_APU_IS_RAVEN2)
1972 chip_name = "raven2";
1973 else if (adev->apu_flags & AMD_APU_IS_PICASSO)
1974 chip_name = "picasso";
1976 chip_name = "raven";
1979 chip_name = "arcturus";
1982 chip_name = "navi12";
1986 snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_gpu_info.bin", chip_name);
1987 err = request_firmware(&adev->firmware.gpu_info_fw, fw_name, adev->dev);
1990 "Failed to load gpu_info firmware \"%s\"\n",
1994 err = amdgpu_ucode_validate(adev->firmware.gpu_info_fw);
1997 "Failed to validate gpu_info firmware \"%s\"\n",
2002 hdr = (const struct gpu_info_firmware_header_v1_0 *)adev->firmware.gpu_info_fw->data;
2003 amdgpu_ucode_print_gpu_info_hdr(&hdr->header);
2005 switch (hdr->version_major) {
2008 const struct gpu_info_firmware_v1_0 *gpu_info_fw =
2009 (const struct gpu_info_firmware_v1_0 *)(adev->firmware.gpu_info_fw->data +
2010 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2013 * Should be droped when DAL no longer needs it.
2015 if (adev->asic_type == CHIP_NAVI12)
2016 goto parse_soc_bounding_box;
2018 adev->gfx.config.max_shader_engines = le32_to_cpu(gpu_info_fw->gc_num_se);
2019 adev->gfx.config.max_cu_per_sh = le32_to_cpu(gpu_info_fw->gc_num_cu_per_sh);
2020 adev->gfx.config.max_sh_per_se = le32_to_cpu(gpu_info_fw->gc_num_sh_per_se);
2021 adev->gfx.config.max_backends_per_se = le32_to_cpu(gpu_info_fw->gc_num_rb_per_se);
2022 adev->gfx.config.max_texture_channel_caches =
2023 le32_to_cpu(gpu_info_fw->gc_num_tccs);
2024 adev->gfx.config.max_gprs = le32_to_cpu(gpu_info_fw->gc_num_gprs);
2025 adev->gfx.config.max_gs_threads = le32_to_cpu(gpu_info_fw->gc_num_max_gs_thds);
2026 adev->gfx.config.gs_vgt_table_depth = le32_to_cpu(gpu_info_fw->gc_gs_table_depth);
2027 adev->gfx.config.gs_prim_buffer_depth = le32_to_cpu(gpu_info_fw->gc_gsprim_buff_depth);
2028 adev->gfx.config.double_offchip_lds_buf =
2029 le32_to_cpu(gpu_info_fw->gc_double_offchip_lds_buffer);
2030 adev->gfx.cu_info.wave_front_size = le32_to_cpu(gpu_info_fw->gc_wave_size);
2031 adev->gfx.cu_info.max_waves_per_simd =
2032 le32_to_cpu(gpu_info_fw->gc_max_waves_per_simd);
2033 adev->gfx.cu_info.max_scratch_slots_per_cu =
2034 le32_to_cpu(gpu_info_fw->gc_max_scratch_slots_per_cu);
2035 adev->gfx.cu_info.lds_size = le32_to_cpu(gpu_info_fw->gc_lds_size);
2036 if (hdr->version_minor >= 1) {
2037 const struct gpu_info_firmware_v1_1 *gpu_info_fw =
2038 (const struct gpu_info_firmware_v1_1 *)(adev->firmware.gpu_info_fw->data +
2039 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2040 adev->gfx.config.num_sc_per_sh =
2041 le32_to_cpu(gpu_info_fw->num_sc_per_sh);
2042 adev->gfx.config.num_packer_per_sc =
2043 le32_to_cpu(gpu_info_fw->num_packer_per_sc);
2046 parse_soc_bounding_box:
2048 * soc bounding box info is not integrated in disocovery table,
2049 * we always need to parse it from gpu info firmware if needed.
2051 if (hdr->version_minor == 2) {
2052 const struct gpu_info_firmware_v1_2 *gpu_info_fw =
2053 (const struct gpu_info_firmware_v1_2 *)(adev->firmware.gpu_info_fw->data +
2054 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
2055 adev->dm.soc_bounding_box = &gpu_info_fw->soc_bounding_box;
2061 "Unsupported gpu_info table %d\n", hdr->header.ucode_version);
2070 * amdgpu_device_ip_early_init - run early init for hardware IPs
2072 * @adev: amdgpu_device pointer
2074 * Early initialization pass for hardware IPs. The hardware IPs that make
2075 * up each asic are discovered each IP's early_init callback is run. This
2076 * is the first stage in initializing the asic.
2077 * Returns 0 on success, negative error code on failure.
2079 static int amdgpu_device_ip_early_init(struct amdgpu_device *adev)
2081 struct drm_device *dev = adev_to_drm(adev);
2082 struct pci_dev *parent;
2085 amdgpu_device_enable_virtual_display(adev);
2087 if (amdgpu_sriov_vf(adev)) {
2088 r = amdgpu_virt_request_full_gpu(adev, true);
2093 switch (adev->asic_type) {
2094 #ifdef CONFIG_DRM_AMDGPU_SI
2100 adev->family = AMDGPU_FAMILY_SI;
2101 r = si_set_ip_blocks(adev);
2106 #ifdef CONFIG_DRM_AMDGPU_CIK
2112 if (adev->flags & AMD_IS_APU)
2113 adev->family = AMDGPU_FAMILY_KV;
2115 adev->family = AMDGPU_FAMILY_CI;
2117 r = cik_set_ip_blocks(adev);
2125 case CHIP_POLARIS10:
2126 case CHIP_POLARIS11:
2127 case CHIP_POLARIS12:
2131 if (adev->flags & AMD_IS_APU)
2132 adev->family = AMDGPU_FAMILY_CZ;
2134 adev->family = AMDGPU_FAMILY_VI;
2136 r = vi_set_ip_blocks(adev);
2141 r = amdgpu_discovery_set_ip_blocks(adev);
2147 if (amdgpu_has_atpx() &&
2148 (amdgpu_is_atpx_hybrid() ||
2149 amdgpu_has_atpx_dgpu_power_cntl()) &&
2150 ((adev->flags & AMD_IS_APU) == 0) &&
2151 !pci_is_thunderbolt_attached(to_pci_dev(dev->dev)))
2152 adev->flags |= AMD_IS_PX;
2154 if (!(adev->flags & AMD_IS_APU)) {
2155 parent = pci_upstream_bridge(adev->pdev);
2156 adev->has_pr3 = parent ? pci_pr3_present(parent) : false;
2159 amdgpu_amdkfd_device_probe(adev);
2161 adev->pm.pp_feature = amdgpu_pp_feature_mask;
2162 if (amdgpu_sriov_vf(adev) || sched_policy == KFD_SCHED_POLICY_NO_HWS)
2163 adev->pm.pp_feature &= ~PP_GFXOFF_MASK;
2164 if (amdgpu_sriov_vf(adev) && adev->asic_type == CHIP_SIENNA_CICHLID)
2165 adev->pm.pp_feature &= ~PP_OVERDRIVE_MASK;
2167 for (i = 0; i < adev->num_ip_blocks; i++) {
2168 if ((amdgpu_ip_block_mask & (1 << i)) == 0) {
2169 DRM_ERROR("disabled ip block: %d <%s>\n",
2170 i, adev->ip_blocks[i].version->funcs->name);
2171 adev->ip_blocks[i].status.valid = false;
2173 if (adev->ip_blocks[i].version->funcs->early_init) {
2174 r = adev->ip_blocks[i].version->funcs->early_init((void *)adev);
2176 adev->ip_blocks[i].status.valid = false;
2178 DRM_ERROR("early_init of IP block <%s> failed %d\n",
2179 adev->ip_blocks[i].version->funcs->name, r);
2182 adev->ip_blocks[i].status.valid = true;
2185 adev->ip_blocks[i].status.valid = true;
2188 /* get the vbios after the asic_funcs are set up */
2189 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2190 r = amdgpu_device_parse_gpu_info_fw(adev);
2195 if (!amdgpu_get_bios(adev))
2198 r = amdgpu_atombios_init(adev);
2200 dev_err(adev->dev, "amdgpu_atombios_init failed\n");
2201 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_INIT_FAIL, 0, 0);
2205 /*get pf2vf msg info at it's earliest time*/
2206 if (amdgpu_sriov_vf(adev))
2207 amdgpu_virt_init_data_exchange(adev);
2212 adev->cg_flags &= amdgpu_cg_mask;
2213 adev->pg_flags &= amdgpu_pg_mask;
2218 static int amdgpu_device_ip_hw_init_phase1(struct amdgpu_device *adev)
2222 for (i = 0; i < adev->num_ip_blocks; i++) {
2223 if (!adev->ip_blocks[i].status.sw)
2225 if (adev->ip_blocks[i].status.hw)
2227 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
2228 (amdgpu_sriov_vf(adev) && (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)) ||
2229 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH) {
2230 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2232 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2233 adev->ip_blocks[i].version->funcs->name, r);
2236 adev->ip_blocks[i].status.hw = true;
2243 static int amdgpu_device_ip_hw_init_phase2(struct amdgpu_device *adev)
2247 for (i = 0; i < adev->num_ip_blocks; i++) {
2248 if (!adev->ip_blocks[i].status.sw)
2250 if (adev->ip_blocks[i].status.hw)
2252 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2254 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2255 adev->ip_blocks[i].version->funcs->name, r);
2258 adev->ip_blocks[i].status.hw = true;
2264 static int amdgpu_device_fw_loading(struct amdgpu_device *adev)
2268 uint32_t smu_version;
2270 if (adev->asic_type >= CHIP_VEGA10) {
2271 for (i = 0; i < adev->num_ip_blocks; i++) {
2272 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_PSP)
2275 if (!adev->ip_blocks[i].status.sw)
2278 /* no need to do the fw loading again if already done*/
2279 if (adev->ip_blocks[i].status.hw == true)
2282 if (amdgpu_in_reset(adev) || adev->in_suspend) {
2283 r = adev->ip_blocks[i].version->funcs->resume(adev);
2285 DRM_ERROR("resume of IP block <%s> failed %d\n",
2286 adev->ip_blocks[i].version->funcs->name, r);
2290 r = adev->ip_blocks[i].version->funcs->hw_init(adev);
2292 DRM_ERROR("hw_init of IP block <%s> failed %d\n",
2293 adev->ip_blocks[i].version->funcs->name, r);
2298 adev->ip_blocks[i].status.hw = true;
2303 if (!amdgpu_sriov_vf(adev) || adev->asic_type == CHIP_TONGA)
2304 r = amdgpu_pm_load_smu_firmware(adev, &smu_version);
2309 static int amdgpu_device_init_schedulers(struct amdgpu_device *adev)
2314 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
2315 struct amdgpu_ring *ring = adev->rings[i];
2317 /* No need to setup the GPU scheduler for rings that don't need it */
2318 if (!ring || ring->no_scheduler)
2321 switch (ring->funcs->type) {
2322 case AMDGPU_RING_TYPE_GFX:
2323 timeout = adev->gfx_timeout;
2325 case AMDGPU_RING_TYPE_COMPUTE:
2326 timeout = adev->compute_timeout;
2328 case AMDGPU_RING_TYPE_SDMA:
2329 timeout = adev->sdma_timeout;
2332 timeout = adev->video_timeout;
2336 r = drm_sched_init(&ring->sched, &amdgpu_sched_ops,
2337 ring->num_hw_submission, amdgpu_job_hang_limit,
2338 timeout, adev->reset_domain->wq,
2339 ring->sched_score, ring->name,
2342 DRM_ERROR("Failed to create scheduler on ring %s.\n",
2353 * amdgpu_device_ip_init - run init for hardware IPs
2355 * @adev: amdgpu_device pointer
2357 * Main initialization pass for hardware IPs. The list of all the hardware
2358 * IPs that make up the asic is walked and the sw_init and hw_init callbacks
2359 * are run. sw_init initializes the software state associated with each IP
2360 * and hw_init initializes the hardware associated with each IP.
2361 * Returns 0 on success, negative error code on failure.
2363 static int amdgpu_device_ip_init(struct amdgpu_device *adev)
2367 r = amdgpu_ras_init(adev);
2371 for (i = 0; i < adev->num_ip_blocks; i++) {
2372 if (!adev->ip_blocks[i].status.valid)
2374 r = adev->ip_blocks[i].version->funcs->sw_init((void *)adev);
2376 DRM_ERROR("sw_init of IP block <%s> failed %d\n",
2377 adev->ip_blocks[i].version->funcs->name, r);
2380 adev->ip_blocks[i].status.sw = true;
2382 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON) {
2383 /* need to do common hw init early so everything is set up for gmc */
2384 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2386 DRM_ERROR("hw_init %d failed %d\n", i, r);
2389 adev->ip_blocks[i].status.hw = true;
2390 } else if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2391 /* need to do gmc hw init early so we can allocate gpu mem */
2392 /* Try to reserve bad pages early */
2393 if (amdgpu_sriov_vf(adev))
2394 amdgpu_virt_exchange_data(adev);
2396 r = amdgpu_device_vram_scratch_init(adev);
2398 DRM_ERROR("amdgpu_vram_scratch_init failed %d\n", r);
2401 r = adev->ip_blocks[i].version->funcs->hw_init((void *)adev);
2403 DRM_ERROR("hw_init %d failed %d\n", i, r);
2406 r = amdgpu_device_wb_init(adev);
2408 DRM_ERROR("amdgpu_device_wb_init failed %d\n", r);
2411 adev->ip_blocks[i].status.hw = true;
2413 /* right after GMC hw init, we create CSA */
2415 r = amdgpu_allocate_static_csa(adev, &adev->virt.csa_obj,
2416 AMDGPU_GEM_DOMAIN_VRAM,
2419 DRM_ERROR("allocate CSA failed %d\n", r);
2426 if (amdgpu_sriov_vf(adev))
2427 amdgpu_virt_init_data_exchange(adev);
2429 r = amdgpu_ib_pool_init(adev);
2431 dev_err(adev->dev, "IB initialization failed (%d).\n", r);
2432 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_IB_INIT_FAIL, 0, r);
2436 r = amdgpu_ucode_create_bo(adev); /* create ucode bo when sw_init complete*/
2440 r = amdgpu_device_ip_hw_init_phase1(adev);
2444 r = amdgpu_device_fw_loading(adev);
2448 r = amdgpu_device_ip_hw_init_phase2(adev);
2453 * retired pages will be loaded from eeprom and reserved here,
2454 * it should be called after amdgpu_device_ip_hw_init_phase2 since
2455 * for some ASICs the RAS EEPROM code relies on SMU fully functioning
2456 * for I2C communication which only true at this point.
2458 * amdgpu_ras_recovery_init may fail, but the upper only cares the
2459 * failure from bad gpu situation and stop amdgpu init process
2460 * accordingly. For other failed cases, it will still release all
2461 * the resource and print error message, rather than returning one
2462 * negative value to upper level.
2464 * Note: theoretically, this should be called before all vram allocations
2465 * to protect retired page from abusing
2467 r = amdgpu_ras_recovery_init(adev);
2472 * In case of XGMI grab extra reference for reset domain for this device
2474 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2475 if (amdgpu_xgmi_add_device(adev) == 0) {
2476 if (!amdgpu_sriov_vf(adev)) {
2477 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
2479 if (WARN_ON(!hive)) {
2484 if (!hive->reset_domain ||
2485 !amdgpu_reset_get_reset_domain(hive->reset_domain)) {
2487 amdgpu_put_xgmi_hive(hive);
2491 /* Drop the early temporary reset domain we created for device */
2492 amdgpu_reset_put_reset_domain(adev->reset_domain);
2493 adev->reset_domain = hive->reset_domain;
2494 amdgpu_put_xgmi_hive(hive);
2499 r = amdgpu_device_init_schedulers(adev);
2503 /* Don't init kfd if whole hive need to be reset during init */
2504 if (!adev->gmc.xgmi.pending_reset)
2505 amdgpu_amdkfd_device_init(adev);
2507 amdgpu_fru_get_product_info(adev);
2510 if (amdgpu_sriov_vf(adev))
2511 amdgpu_virt_release_full_gpu(adev, true);
2517 * amdgpu_device_fill_reset_magic - writes reset magic to gart pointer
2519 * @adev: amdgpu_device pointer
2521 * Writes a reset magic value to the gart pointer in VRAM. The driver calls
2522 * this function before a GPU reset. If the value is retained after a
2523 * GPU reset, VRAM has not been lost. Some GPU resets may destry VRAM contents.
2525 static void amdgpu_device_fill_reset_magic(struct amdgpu_device *adev)
2527 memcpy(adev->reset_magic, adev->gart.ptr, AMDGPU_RESET_MAGIC_NUM);
2531 * amdgpu_device_check_vram_lost - check if vram is valid
2533 * @adev: amdgpu_device pointer
2535 * Checks the reset magic value written to the gart pointer in VRAM.
2536 * The driver calls this after a GPU reset to see if the contents of
2537 * VRAM is lost or now.
2538 * returns true if vram is lost, false if not.
2540 static bool amdgpu_device_check_vram_lost(struct amdgpu_device *adev)
2542 if (memcmp(adev->gart.ptr, adev->reset_magic,
2543 AMDGPU_RESET_MAGIC_NUM))
2546 if (!amdgpu_in_reset(adev))
2550 * For all ASICs with baco/mode1 reset, the VRAM is
2551 * always assumed to be lost.
2553 switch (amdgpu_asic_reset_method(adev)) {
2554 case AMD_RESET_METHOD_BACO:
2555 case AMD_RESET_METHOD_MODE1:
2563 * amdgpu_device_set_cg_state - set clockgating for amdgpu device
2565 * @adev: amdgpu_device pointer
2566 * @state: clockgating state (gate or ungate)
2568 * The list of all the hardware IPs that make up the asic is walked and the
2569 * set_clockgating_state callbacks are run.
2570 * Late initialization pass enabling clockgating for hardware IPs.
2571 * Fini or suspend, pass disabling clockgating for hardware IPs.
2572 * Returns 0 on success, negative error code on failure.
2575 int amdgpu_device_set_cg_state(struct amdgpu_device *adev,
2576 enum amd_clockgating_state state)
2580 if (amdgpu_emu_mode == 1)
2583 for (j = 0; j < adev->num_ip_blocks; j++) {
2584 i = state == AMD_CG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2585 if (!adev->ip_blocks[i].status.late_initialized)
2587 /* skip CG for GFX on S0ix */
2588 if (adev->in_s0ix &&
2589 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2591 /* skip CG for VCE/UVD, it's handled specially */
2592 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2593 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2594 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2595 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2596 adev->ip_blocks[i].version->funcs->set_clockgating_state) {
2597 /* enable clockgating to save power */
2598 r = adev->ip_blocks[i].version->funcs->set_clockgating_state((void *)adev,
2601 DRM_ERROR("set_clockgating_state(gate) of IP block <%s> failed %d\n",
2602 adev->ip_blocks[i].version->funcs->name, r);
2611 int amdgpu_device_set_pg_state(struct amdgpu_device *adev,
2612 enum amd_powergating_state state)
2616 if (amdgpu_emu_mode == 1)
2619 for (j = 0; j < adev->num_ip_blocks; j++) {
2620 i = state == AMD_PG_STATE_GATE ? j : adev->num_ip_blocks - j - 1;
2621 if (!adev->ip_blocks[i].status.late_initialized)
2623 /* skip PG for GFX on S0ix */
2624 if (adev->in_s0ix &&
2625 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX)
2627 /* skip CG for VCE/UVD, it's handled specially */
2628 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_UVD &&
2629 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCE &&
2630 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_VCN &&
2631 adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_JPEG &&
2632 adev->ip_blocks[i].version->funcs->set_powergating_state) {
2633 /* enable powergating to save power */
2634 r = adev->ip_blocks[i].version->funcs->set_powergating_state((void *)adev,
2637 DRM_ERROR("set_powergating_state(gate) of IP block <%s> failed %d\n",
2638 adev->ip_blocks[i].version->funcs->name, r);
2646 static int amdgpu_device_enable_mgpu_fan_boost(void)
2648 struct amdgpu_gpu_instance *gpu_ins;
2649 struct amdgpu_device *adev;
2652 mutex_lock(&mgpu_info.mutex);
2655 * MGPU fan boost feature should be enabled
2656 * only when there are two or more dGPUs in
2659 if (mgpu_info.num_dgpu < 2)
2662 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2663 gpu_ins = &(mgpu_info.gpu_ins[i]);
2664 adev = gpu_ins->adev;
2665 if (!(adev->flags & AMD_IS_APU) &&
2666 !gpu_ins->mgpu_fan_enabled) {
2667 ret = amdgpu_dpm_enable_mgpu_fan_boost(adev);
2671 gpu_ins->mgpu_fan_enabled = 1;
2676 mutex_unlock(&mgpu_info.mutex);
2682 * amdgpu_device_ip_late_init - run late init for hardware IPs
2684 * @adev: amdgpu_device pointer
2686 * Late initialization pass for hardware IPs. The list of all the hardware
2687 * IPs that make up the asic is walked and the late_init callbacks are run.
2688 * late_init covers any special initialization that an IP requires
2689 * after all of the have been initialized or something that needs to happen
2690 * late in the init process.
2691 * Returns 0 on success, negative error code on failure.
2693 static int amdgpu_device_ip_late_init(struct amdgpu_device *adev)
2695 struct amdgpu_gpu_instance *gpu_instance;
2698 for (i = 0; i < adev->num_ip_blocks; i++) {
2699 if (!adev->ip_blocks[i].status.hw)
2701 if (adev->ip_blocks[i].version->funcs->late_init) {
2702 r = adev->ip_blocks[i].version->funcs->late_init((void *)adev);
2704 DRM_ERROR("late_init of IP block <%s> failed %d\n",
2705 adev->ip_blocks[i].version->funcs->name, r);
2709 adev->ip_blocks[i].status.late_initialized = true;
2712 r = amdgpu_ras_late_init(adev);
2714 DRM_ERROR("amdgpu_ras_late_init failed %d", r);
2718 amdgpu_ras_set_error_query_ready(adev, true);
2720 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_GATE);
2721 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_GATE);
2723 amdgpu_device_fill_reset_magic(adev);
2725 r = amdgpu_device_enable_mgpu_fan_boost();
2727 DRM_ERROR("enable mgpu fan boost failed (%d).\n", r);
2729 /* For passthrough configuration on arcturus and aldebaran, enable special handling SBR */
2730 if (amdgpu_passthrough(adev) && ((adev->asic_type == CHIP_ARCTURUS && adev->gmc.xgmi.num_physical_nodes > 1)||
2731 adev->asic_type == CHIP_ALDEBARAN ))
2732 amdgpu_dpm_handle_passthrough_sbr(adev, true);
2734 if (adev->gmc.xgmi.num_physical_nodes > 1) {
2735 mutex_lock(&mgpu_info.mutex);
2738 * Reset device p-state to low as this was booted with high.
2740 * This should be performed only after all devices from the same
2741 * hive get initialized.
2743 * However, it's unknown how many device in the hive in advance.
2744 * As this is counted one by one during devices initializations.
2746 * So, we wait for all XGMI interlinked devices initialized.
2747 * This may bring some delays as those devices may come from
2748 * different hives. But that should be OK.
2750 if (mgpu_info.num_dgpu == adev->gmc.xgmi.num_physical_nodes) {
2751 for (i = 0; i < mgpu_info.num_gpu; i++) {
2752 gpu_instance = &(mgpu_info.gpu_ins[i]);
2753 if (gpu_instance->adev->flags & AMD_IS_APU)
2756 r = amdgpu_xgmi_set_pstate(gpu_instance->adev,
2757 AMDGPU_XGMI_PSTATE_MIN);
2759 DRM_ERROR("pstate setting failed (%d).\n", r);
2765 mutex_unlock(&mgpu_info.mutex);
2772 * amdgpu_device_smu_fini_early - smu hw_fini wrapper
2774 * @adev: amdgpu_device pointer
2776 * For ASICs need to disable SMC first
2778 static void amdgpu_device_smu_fini_early(struct amdgpu_device *adev)
2782 if (adev->ip_versions[GC_HWIP][0] > IP_VERSION(9, 0, 0))
2785 for (i = 0; i < adev->num_ip_blocks; i++) {
2786 if (!adev->ip_blocks[i].status.hw)
2788 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
2789 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2790 /* XXX handle errors */
2792 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2793 adev->ip_blocks[i].version->funcs->name, r);
2795 adev->ip_blocks[i].status.hw = false;
2801 static int amdgpu_device_ip_fini_early(struct amdgpu_device *adev)
2805 for (i = 0; i < adev->num_ip_blocks; i++) {
2806 if (!adev->ip_blocks[i].version->funcs->early_fini)
2809 r = adev->ip_blocks[i].version->funcs->early_fini((void *)adev);
2811 DRM_DEBUG("early_fini of IP block <%s> failed %d\n",
2812 adev->ip_blocks[i].version->funcs->name, r);
2816 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2817 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2819 amdgpu_amdkfd_suspend(adev, false);
2821 /* Workaroud for ASICs need to disable SMC first */
2822 amdgpu_device_smu_fini_early(adev);
2824 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2825 if (!adev->ip_blocks[i].status.hw)
2828 r = adev->ip_blocks[i].version->funcs->hw_fini((void *)adev);
2829 /* XXX handle errors */
2831 DRM_DEBUG("hw_fini of IP block <%s> failed %d\n",
2832 adev->ip_blocks[i].version->funcs->name, r);
2835 adev->ip_blocks[i].status.hw = false;
2838 if (amdgpu_sriov_vf(adev)) {
2839 if (amdgpu_virt_release_full_gpu(adev, false))
2840 DRM_ERROR("failed to release exclusive mode on fini\n");
2847 * amdgpu_device_ip_fini - run fini for hardware IPs
2849 * @adev: amdgpu_device pointer
2851 * Main teardown pass for hardware IPs. The list of all the hardware
2852 * IPs that make up the asic is walked and the hw_fini and sw_fini callbacks
2853 * are run. hw_fini tears down the hardware associated with each IP
2854 * and sw_fini tears down any software state associated with each IP.
2855 * Returns 0 on success, negative error code on failure.
2857 static int amdgpu_device_ip_fini(struct amdgpu_device *adev)
2861 if (amdgpu_sriov_vf(adev) && adev->virt.ras_init_done)
2862 amdgpu_virt_release_ras_err_handler_data(adev);
2864 if (adev->gmc.xgmi.num_physical_nodes > 1)
2865 amdgpu_xgmi_remove_device(adev);
2867 amdgpu_amdkfd_device_fini_sw(adev);
2869 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2870 if (!adev->ip_blocks[i].status.sw)
2873 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) {
2874 amdgpu_ucode_free_bo(adev);
2875 amdgpu_free_static_csa(&adev->virt.csa_obj);
2876 amdgpu_device_wb_fini(adev);
2877 amdgpu_device_vram_scratch_fini(adev);
2878 amdgpu_ib_pool_fini(adev);
2881 r = adev->ip_blocks[i].version->funcs->sw_fini((void *)adev);
2882 /* XXX handle errors */
2884 DRM_DEBUG("sw_fini of IP block <%s> failed %d\n",
2885 adev->ip_blocks[i].version->funcs->name, r);
2887 adev->ip_blocks[i].status.sw = false;
2888 adev->ip_blocks[i].status.valid = false;
2891 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2892 if (!adev->ip_blocks[i].status.late_initialized)
2894 if (adev->ip_blocks[i].version->funcs->late_fini)
2895 adev->ip_blocks[i].version->funcs->late_fini((void *)adev);
2896 adev->ip_blocks[i].status.late_initialized = false;
2899 amdgpu_ras_fini(adev);
2905 * amdgpu_device_delayed_init_work_handler - work handler for IB tests
2907 * @work: work_struct.
2909 static void amdgpu_device_delayed_init_work_handler(struct work_struct *work)
2911 struct amdgpu_device *adev =
2912 container_of(work, struct amdgpu_device, delayed_init_work.work);
2915 r = amdgpu_ib_ring_tests(adev);
2917 DRM_ERROR("ib ring test failed (%d).\n", r);
2920 static void amdgpu_device_delay_enable_gfx_off(struct work_struct *work)
2922 struct amdgpu_device *adev =
2923 container_of(work, struct amdgpu_device, gfx.gfx_off_delay_work.work);
2925 WARN_ON_ONCE(adev->gfx.gfx_off_state);
2926 WARN_ON_ONCE(adev->gfx.gfx_off_req_count);
2928 if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true))
2929 adev->gfx.gfx_off_state = true;
2933 * amdgpu_device_ip_suspend_phase1 - run suspend for hardware IPs (phase 1)
2935 * @adev: amdgpu_device pointer
2937 * Main suspend function for hardware IPs. The list of all the hardware
2938 * IPs that make up the asic is walked, clockgating is disabled and the
2939 * suspend callbacks are run. suspend puts the hardware and software state
2940 * in each IP into a state suitable for suspend.
2941 * Returns 0 on success, negative error code on failure.
2943 static int amdgpu_device_ip_suspend_phase1(struct amdgpu_device *adev)
2947 amdgpu_device_set_pg_state(adev, AMD_PG_STATE_UNGATE);
2948 amdgpu_device_set_cg_state(adev, AMD_CG_STATE_UNGATE);
2951 * Per PMFW team's suggestion, driver needs to handle gfxoff
2952 * and df cstate features disablement for gpu reset(e.g. Mode1Reset)
2953 * scenario. Add the missing df cstate disablement here.
2955 if (amdgpu_dpm_set_df_cstate(adev, DF_CSTATE_DISALLOW))
2956 dev_warn(adev->dev, "Failed to disallow df cstate");
2958 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
2959 if (!adev->ip_blocks[i].status.valid)
2962 /* displays are handled separately */
2963 if (adev->ip_blocks[i].version->type != AMD_IP_BLOCK_TYPE_DCE)
2966 /* XXX handle errors */
2967 r = adev->ip_blocks[i].version->funcs->suspend(adev);
2968 /* XXX handle errors */
2970 DRM_ERROR("suspend of IP block <%s> failed %d\n",
2971 adev->ip_blocks[i].version->funcs->name, r);
2975 adev->ip_blocks[i].status.hw = false;
2982 * amdgpu_device_ip_suspend_phase2 - run suspend for hardware IPs (phase 2)
2984 * @adev: amdgpu_device pointer
2986 * Main suspend function for hardware IPs. The list of all the hardware
2987 * IPs that make up the asic is walked, clockgating is disabled and the
2988 * suspend callbacks are run. suspend puts the hardware and software state
2989 * in each IP into a state suitable for suspend.
2990 * Returns 0 on success, negative error code on failure.
2992 static int amdgpu_device_ip_suspend_phase2(struct amdgpu_device *adev)
2997 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D3Entry);
2999 for (i = adev->num_ip_blocks - 1; i >= 0; i--) {
3000 if (!adev->ip_blocks[i].status.valid)
3002 /* displays are handled in phase1 */
3003 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE)
3005 /* PSP lost connection when err_event_athub occurs */
3006 if (amdgpu_ras_intr_triggered() &&
3007 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
3008 adev->ip_blocks[i].status.hw = false;
3012 /* skip unnecessary suspend if we do not initialize them yet */
3013 if (adev->gmc.xgmi.pending_reset &&
3014 !(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3015 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC ||
3016 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3017 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH)) {
3018 adev->ip_blocks[i].status.hw = false;
3022 /* skip suspend of gfx/mes and psp for S0ix
3023 * gfx is in gfxoff state, so on resume it will exit gfxoff just
3024 * like at runtime. PSP is also part of the always on hardware
3025 * so no need to suspend it.
3027 if (adev->in_s0ix &&
3028 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP ||
3029 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GFX ||
3030 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_MES))
3033 /* XXX handle errors */
3034 r = adev->ip_blocks[i].version->funcs->suspend(adev);
3035 /* XXX handle errors */
3037 DRM_ERROR("suspend of IP block <%s> failed %d\n",
3038 adev->ip_blocks[i].version->funcs->name, r);
3040 adev->ip_blocks[i].status.hw = false;
3041 /* handle putting the SMC in the appropriate state */
3042 if(!amdgpu_sriov_vf(adev)){
3043 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3044 r = amdgpu_dpm_set_mp1_state(adev, adev->mp1_state);
3046 DRM_ERROR("SMC failed to set mp1 state %d, %d\n",
3047 adev->mp1_state, r);
3058 * amdgpu_device_ip_suspend - run suspend for hardware IPs
3060 * @adev: amdgpu_device pointer
3062 * Main suspend function for hardware IPs. The list of all the hardware
3063 * IPs that make up the asic is walked, clockgating is disabled and the
3064 * suspend callbacks are run. suspend puts the hardware and software state
3065 * in each IP into a state suitable for suspend.
3066 * Returns 0 on success, negative error code on failure.
3068 int amdgpu_device_ip_suspend(struct amdgpu_device *adev)
3072 if (amdgpu_sriov_vf(adev)) {
3073 amdgpu_virt_fini_data_exchange(adev);
3074 amdgpu_virt_request_full_gpu(adev, false);
3077 r = amdgpu_device_ip_suspend_phase1(adev);
3080 r = amdgpu_device_ip_suspend_phase2(adev);
3082 if (amdgpu_sriov_vf(adev))
3083 amdgpu_virt_release_full_gpu(adev, false);
3088 static int amdgpu_device_ip_reinit_early_sriov(struct amdgpu_device *adev)
3092 static enum amd_ip_block_type ip_order[] = {
3093 AMD_IP_BLOCK_TYPE_COMMON,
3094 AMD_IP_BLOCK_TYPE_GMC,
3095 AMD_IP_BLOCK_TYPE_PSP,
3096 AMD_IP_BLOCK_TYPE_IH,
3099 for (i = 0; i < adev->num_ip_blocks; i++) {
3101 struct amdgpu_ip_block *block;
3103 block = &adev->ip_blocks[i];
3104 block->status.hw = false;
3106 for (j = 0; j < ARRAY_SIZE(ip_order); j++) {
3108 if (block->version->type != ip_order[j] ||
3109 !block->status.valid)
3112 r = block->version->funcs->hw_init(adev);
3113 DRM_INFO("RE-INIT-early: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3116 block->status.hw = true;
3123 static int amdgpu_device_ip_reinit_late_sriov(struct amdgpu_device *adev)
3127 static enum amd_ip_block_type ip_order[] = {
3128 AMD_IP_BLOCK_TYPE_SMC,
3129 AMD_IP_BLOCK_TYPE_DCE,
3130 AMD_IP_BLOCK_TYPE_GFX,
3131 AMD_IP_BLOCK_TYPE_SDMA,
3132 AMD_IP_BLOCK_TYPE_UVD,
3133 AMD_IP_BLOCK_TYPE_VCE,
3134 AMD_IP_BLOCK_TYPE_VCN
3137 for (i = 0; i < ARRAY_SIZE(ip_order); i++) {
3139 struct amdgpu_ip_block *block;
3141 for (j = 0; j < adev->num_ip_blocks; j++) {
3142 block = &adev->ip_blocks[j];
3144 if (block->version->type != ip_order[i] ||
3145 !block->status.valid ||
3149 if (block->version->type == AMD_IP_BLOCK_TYPE_SMC)
3150 r = block->version->funcs->resume(adev);
3152 r = block->version->funcs->hw_init(adev);
3154 DRM_INFO("RE-INIT-late: %s %s\n", block->version->funcs->name, r?"failed":"succeeded");
3157 block->status.hw = true;
3165 * amdgpu_device_ip_resume_phase1 - run resume for hardware IPs
3167 * @adev: amdgpu_device pointer
3169 * First resume function for hardware IPs. The list of all the hardware
3170 * IPs that make up the asic is walked and the resume callbacks are run for
3171 * COMMON, GMC, and IH. resume puts the hardware into a functional state
3172 * after a suspend and updates the software state as necessary. This
3173 * function is also used for restoring the GPU after a GPU reset.
3174 * Returns 0 on success, negative error code on failure.
3176 static int amdgpu_device_ip_resume_phase1(struct amdgpu_device *adev)
3180 for (i = 0; i < adev->num_ip_blocks; i++) {
3181 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3183 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3184 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3185 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3186 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP && amdgpu_sriov_vf(adev))) {
3188 r = adev->ip_blocks[i].version->funcs->resume(adev);
3190 DRM_ERROR("resume of IP block <%s> failed %d\n",
3191 adev->ip_blocks[i].version->funcs->name, r);
3194 adev->ip_blocks[i].status.hw = true;
3202 * amdgpu_device_ip_resume_phase2 - run resume for hardware IPs
3204 * @adev: amdgpu_device pointer
3206 * First resume function for hardware IPs. The list of all the hardware
3207 * IPs that make up the asic is walked and the resume callbacks are run for
3208 * all blocks except COMMON, GMC, and IH. resume puts the hardware into a
3209 * functional state after a suspend and updates the software state as
3210 * necessary. This function is also used for restoring the GPU after a GPU
3212 * Returns 0 on success, negative error code on failure.
3214 static int amdgpu_device_ip_resume_phase2(struct amdgpu_device *adev)
3218 for (i = 0; i < adev->num_ip_blocks; i++) {
3219 if (!adev->ip_blocks[i].status.valid || adev->ip_blocks[i].status.hw)
3221 if (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3222 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3223 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3224 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP)
3226 r = adev->ip_blocks[i].version->funcs->resume(adev);
3228 DRM_ERROR("resume of IP block <%s> failed %d\n",
3229 adev->ip_blocks[i].version->funcs->name, r);
3232 adev->ip_blocks[i].status.hw = true;
3234 if (adev->in_s0ix && adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) {
3235 /* disable gfxoff for IP resume. The gfxoff will be re-enabled in
3236 * amdgpu_device_resume() after IP resume.
3238 amdgpu_gfx_off_ctrl(adev, false);
3239 DRM_DEBUG("will disable gfxoff for re-initializing other blocks\n");
3248 * amdgpu_device_ip_resume - run resume for hardware IPs
3250 * @adev: amdgpu_device pointer
3252 * Main resume function for hardware IPs. The hardware IPs
3253 * are split into two resume functions because they are
3254 * are also used in in recovering from a GPU reset and some additional
3255 * steps need to be take between them. In this case (S3/S4) they are
3257 * Returns 0 on success, negative error code on failure.
3259 static int amdgpu_device_ip_resume(struct amdgpu_device *adev)
3263 r = amdgpu_amdkfd_resume_iommu(adev);
3267 r = amdgpu_device_ip_resume_phase1(adev);
3271 r = amdgpu_device_fw_loading(adev);
3275 r = amdgpu_device_ip_resume_phase2(adev);
3281 * amdgpu_device_detect_sriov_bios - determine if the board supports SR-IOV
3283 * @adev: amdgpu_device pointer
3285 * Query the VBIOS data tables to determine if the board supports SR-IOV.
3287 static void amdgpu_device_detect_sriov_bios(struct amdgpu_device *adev)
3289 if (amdgpu_sriov_vf(adev)) {
3290 if (adev->is_atom_fw) {
3291 if (amdgpu_atomfirmware_gpu_virtualization_supported(adev))
3292 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3294 if (amdgpu_atombios_has_gpu_virtualization_table(adev))
3295 adev->virt.caps |= AMDGPU_SRIOV_CAPS_SRIOV_VBIOS;
3298 if (!(adev->virt.caps & AMDGPU_SRIOV_CAPS_SRIOV_VBIOS))
3299 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_NO_VBIOS, 0, 0);
3304 * amdgpu_device_asic_has_dc_support - determine if DC supports the asic
3306 * @asic_type: AMD asic type
3308 * Check if there is DC (new modesetting infrastructre) support for an asic.
3309 * returns true if DC has support, false if not.
3311 bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type)
3313 switch (asic_type) {
3314 #ifdef CONFIG_DRM_AMDGPU_SI
3318 /* chips with no display hardware */
3320 #if defined(CONFIG_DRM_AMD_DC)
3326 * We have systems in the wild with these ASICs that require
3327 * LVDS and VGA support which is not supported with DC.
3329 * Fallback to the non-DC driver here by default so as not to
3330 * cause regressions.
3332 #if defined(CONFIG_DRM_AMD_DC_SI)
3333 return amdgpu_dc > 0;
3342 * We have systems in the wild with these ASICs that require
3343 * VGA support which is not supported with DC.
3345 * Fallback to the non-DC driver here by default so as not to
3346 * cause regressions.
3348 return amdgpu_dc > 0;
3350 return amdgpu_dc != 0;
3354 DRM_INFO_ONCE("Display Core has been requested via kernel parameter "
3355 "but isn't supported by ASIC, ignoring\n");
3362 * amdgpu_device_has_dc_support - check if dc is supported
3364 * @adev: amdgpu_device pointer
3366 * Returns true for supported, false for not supported
3368 bool amdgpu_device_has_dc_support(struct amdgpu_device *adev)
3370 if (adev->enable_virtual_display ||
3371 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))
3374 return amdgpu_device_asic_has_dc_support(adev->asic_type);
3377 static void amdgpu_device_xgmi_reset_func(struct work_struct *__work)
3379 struct amdgpu_device *adev =
3380 container_of(__work, struct amdgpu_device, xgmi_reset_work);
3381 struct amdgpu_hive_info *hive = amdgpu_get_xgmi_hive(adev);
3383 /* It's a bug to not have a hive within this function */
3388 * Use task barrier to synchronize all xgmi reset works across the
3389 * hive. task_barrier_enter and task_barrier_exit will block
3390 * until all the threads running the xgmi reset works reach
3391 * those points. task_barrier_full will do both blocks.
3393 if (amdgpu_asic_reset_method(adev) == AMD_RESET_METHOD_BACO) {
3395 task_barrier_enter(&hive->tb);
3396 adev->asic_reset_res = amdgpu_device_baco_enter(adev_to_drm(adev));
3398 if (adev->asic_reset_res)
3401 task_barrier_exit(&hive->tb);
3402 adev->asic_reset_res = amdgpu_device_baco_exit(adev_to_drm(adev));
3404 if (adev->asic_reset_res)
3407 if (adev->mmhub.ras && adev->mmhub.ras->ras_block.hw_ops &&
3408 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
3409 adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(adev);
3412 task_barrier_full(&hive->tb);
3413 adev->asic_reset_res = amdgpu_asic_reset(adev);
3417 if (adev->asic_reset_res)
3418 DRM_WARN("ASIC reset failed with error, %d for drm dev, %s",
3419 adev->asic_reset_res, adev_to_drm(adev)->unique);
3420 amdgpu_put_xgmi_hive(hive);
3423 static int amdgpu_device_get_job_timeout_settings(struct amdgpu_device *adev)
3425 char *input = amdgpu_lockup_timeout;
3426 char *timeout_setting = NULL;
3432 * By default timeout for non compute jobs is 10000
3433 * and 60000 for compute jobs.
3434 * In SR-IOV or passthrough mode, timeout for compute
3435 * jobs are 60000 by default.
3437 adev->gfx_timeout = msecs_to_jiffies(10000);
3438 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3439 if (amdgpu_sriov_vf(adev))
3440 adev->compute_timeout = amdgpu_sriov_is_pp_one_vf(adev) ?
3441 msecs_to_jiffies(60000) : msecs_to_jiffies(10000);
3443 adev->compute_timeout = msecs_to_jiffies(60000);
3445 if (strnlen(input, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3446 while ((timeout_setting = strsep(&input, ",")) &&
3447 strnlen(timeout_setting, AMDGPU_MAX_TIMEOUT_PARAM_LENGTH)) {
3448 ret = kstrtol(timeout_setting, 0, &timeout);
3455 } else if (timeout < 0) {
3456 timeout = MAX_SCHEDULE_TIMEOUT;
3457 dev_warn(adev->dev, "lockup timeout disabled");
3458 add_taint(TAINT_SOFTLOCKUP, LOCKDEP_STILL_OK);
3460 timeout = msecs_to_jiffies(timeout);
3465 adev->gfx_timeout = timeout;
3468 adev->compute_timeout = timeout;
3471 adev->sdma_timeout = timeout;
3474 adev->video_timeout = timeout;
3481 * There is only one value specified and
3482 * it should apply to all non-compute jobs.
3485 adev->sdma_timeout = adev->video_timeout = adev->gfx_timeout;
3486 if (amdgpu_sriov_vf(adev) || amdgpu_passthrough(adev))
3487 adev->compute_timeout = adev->gfx_timeout;
3495 * amdgpu_device_check_iommu_direct_map - check if RAM direct mapped to GPU
3497 * @adev: amdgpu_device pointer
3499 * RAM direct mapped to GPU if IOMMU is not enabled or is pass through mode
3501 static void amdgpu_device_check_iommu_direct_map(struct amdgpu_device *adev)
3503 struct iommu_domain *domain;
3505 domain = iommu_get_domain_for_dev(adev->dev);
3506 if (!domain || domain->type == IOMMU_DOMAIN_IDENTITY)
3507 adev->ram_is_direct_mapped = true;
3510 static const struct attribute *amdgpu_dev_attributes[] = {
3511 &dev_attr_product_name.attr,
3512 &dev_attr_product_number.attr,
3513 &dev_attr_serial_number.attr,
3514 &dev_attr_pcie_replay_count.attr,
3519 * amdgpu_device_init - initialize the driver
3521 * @adev: amdgpu_device pointer
3522 * @flags: driver flags
3524 * Initializes the driver info and hw (all asics).
3525 * Returns 0 for success or an error on failure.
3526 * Called at driver startup.
3528 int amdgpu_device_init(struct amdgpu_device *adev,
3531 struct drm_device *ddev = adev_to_drm(adev);
3532 struct pci_dev *pdev = adev->pdev;
3537 adev->shutdown = false;
3538 adev->flags = flags;
3540 if (amdgpu_force_asic_type >= 0 && amdgpu_force_asic_type < CHIP_LAST)
3541 adev->asic_type = amdgpu_force_asic_type;
3543 adev->asic_type = flags & AMD_ASIC_MASK;
3545 adev->usec_timeout = AMDGPU_MAX_USEC_TIMEOUT;
3546 if (amdgpu_emu_mode == 1)
3547 adev->usec_timeout *= 10;
3548 adev->gmc.gart_size = 512 * 1024 * 1024;
3549 adev->accel_working = false;
3550 adev->num_rings = 0;
3551 RCU_INIT_POINTER(adev->gang_submit, dma_fence_get_stub());
3552 adev->mman.buffer_funcs = NULL;
3553 adev->mman.buffer_funcs_ring = NULL;
3554 adev->vm_manager.vm_pte_funcs = NULL;
3555 adev->vm_manager.vm_pte_num_scheds = 0;
3556 adev->gmc.gmc_funcs = NULL;
3557 adev->harvest_ip_mask = 0x0;
3558 adev->fence_context = dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3559 bitmap_zero(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
3561 adev->smc_rreg = &amdgpu_invalid_rreg;
3562 adev->smc_wreg = &amdgpu_invalid_wreg;
3563 adev->pcie_rreg = &amdgpu_invalid_rreg;
3564 adev->pcie_wreg = &amdgpu_invalid_wreg;
3565 adev->pciep_rreg = &amdgpu_invalid_rreg;
3566 adev->pciep_wreg = &amdgpu_invalid_wreg;
3567 adev->pcie_rreg64 = &amdgpu_invalid_rreg64;
3568 adev->pcie_wreg64 = &amdgpu_invalid_wreg64;
3569 adev->uvd_ctx_rreg = &amdgpu_invalid_rreg;
3570 adev->uvd_ctx_wreg = &amdgpu_invalid_wreg;
3571 adev->didt_rreg = &amdgpu_invalid_rreg;
3572 adev->didt_wreg = &amdgpu_invalid_wreg;
3573 adev->gc_cac_rreg = &amdgpu_invalid_rreg;
3574 adev->gc_cac_wreg = &amdgpu_invalid_wreg;
3575 adev->audio_endpt_rreg = &amdgpu_block_invalid_rreg;
3576 adev->audio_endpt_wreg = &amdgpu_block_invalid_wreg;
3578 DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X 0x%02X).\n",
3579 amdgpu_asic_name[adev->asic_type], pdev->vendor, pdev->device,
3580 pdev->subsystem_vendor, pdev->subsystem_device, pdev->revision);
3582 /* mutex initialization are all done here so we
3583 * can recall function without having locking issues */
3584 mutex_init(&adev->firmware.mutex);
3585 mutex_init(&adev->pm.mutex);
3586 mutex_init(&adev->gfx.gpu_clock_mutex);
3587 mutex_init(&adev->srbm_mutex);
3588 mutex_init(&adev->gfx.pipe_reserve_mutex);
3589 mutex_init(&adev->gfx.gfx_off_mutex);
3590 mutex_init(&adev->grbm_idx_mutex);
3591 mutex_init(&adev->mn_lock);
3592 mutex_init(&adev->virt.vf_errors.lock);
3593 hash_init(adev->mn_hash);
3594 mutex_init(&adev->psp.mutex);
3595 mutex_init(&adev->notifier_lock);
3596 mutex_init(&adev->pm.stable_pstate_ctx_lock);
3597 mutex_init(&adev->benchmark_mutex);
3599 amdgpu_device_init_apu_flags(adev);
3601 r = amdgpu_device_check_arguments(adev);
3605 spin_lock_init(&adev->mmio_idx_lock);
3606 spin_lock_init(&adev->smc_idx_lock);
3607 spin_lock_init(&adev->pcie_idx_lock);
3608 spin_lock_init(&adev->uvd_ctx_idx_lock);
3609 spin_lock_init(&adev->didt_idx_lock);
3610 spin_lock_init(&adev->gc_cac_idx_lock);
3611 spin_lock_init(&adev->se_cac_idx_lock);
3612 spin_lock_init(&adev->audio_endpt_idx_lock);
3613 spin_lock_init(&adev->mm_stats.lock);
3615 INIT_LIST_HEAD(&adev->shadow_list);
3616 mutex_init(&adev->shadow_list_lock);
3618 INIT_LIST_HEAD(&adev->reset_list);
3620 INIT_LIST_HEAD(&adev->ras_list);
3622 INIT_DELAYED_WORK(&adev->delayed_init_work,
3623 amdgpu_device_delayed_init_work_handler);
3624 INIT_DELAYED_WORK(&adev->gfx.gfx_off_delay_work,
3625 amdgpu_device_delay_enable_gfx_off);
3627 INIT_WORK(&adev->xgmi_reset_work, amdgpu_device_xgmi_reset_func);
3629 adev->gfx.gfx_off_req_count = 1;
3630 adev->gfx.gfx_off_residency = 0;
3631 adev->gfx.gfx_off_entrycount = 0;
3632 adev->pm.ac_power = power_supply_is_system_supplied() > 0;
3634 atomic_set(&adev->throttling_logging_enabled, 1);
3636 * If throttling continues, logging will be performed every minute
3637 * to avoid log flooding. "-1" is subtracted since the thermal
3638 * throttling interrupt comes every second. Thus, the total logging
3639 * interval is 59 seconds(retelimited printk interval) + 1(waiting
3640 * for throttling interrupt) = 60 seconds.
3642 ratelimit_state_init(&adev->throttling_logging_rs, (60 - 1) * HZ, 1);
3643 ratelimit_set_flags(&adev->throttling_logging_rs, RATELIMIT_MSG_ON_RELEASE);
3645 /* Registers mapping */
3646 /* TODO: block userspace mapping of io register */
3647 if (adev->asic_type >= CHIP_BONAIRE) {
3648 adev->rmmio_base = pci_resource_start(adev->pdev, 5);
3649 adev->rmmio_size = pci_resource_len(adev->pdev, 5);
3651 adev->rmmio_base = pci_resource_start(adev->pdev, 2);
3652 adev->rmmio_size = pci_resource_len(adev->pdev, 2);
3655 for (i = 0; i < AMD_IP_BLOCK_TYPE_NUM; i++)
3656 atomic_set(&adev->pm.pwr_state[i], POWER_STATE_UNKNOWN);
3658 adev->rmmio = ioremap(adev->rmmio_base, adev->rmmio_size);
3659 if (adev->rmmio == NULL) {
3662 DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)adev->rmmio_base);
3663 DRM_INFO("register mmio size: %u\n", (unsigned)adev->rmmio_size);
3665 amdgpu_device_get_pcie_info(adev);
3668 DRM_INFO("MCBP is enabled\n");
3671 * Reset domain needs to be present early, before XGMI hive discovered
3672 * (if any) and intitialized to use reset sem and in_gpu reset flag
3673 * early on during init and before calling to RREG32.
3675 adev->reset_domain = amdgpu_reset_create_reset_domain(SINGLE_DEVICE, "amdgpu-reset-dev");
3676 if (!adev->reset_domain)
3679 /* detect hw virtualization here */
3680 amdgpu_detect_virtualization(adev);
3682 r = amdgpu_device_get_job_timeout_settings(adev);
3684 dev_err(adev->dev, "invalid lockup_timeout parameter syntax\n");
3688 /* early init functions */
3689 r = amdgpu_device_ip_early_init(adev);
3693 /* Get rid of things like offb */
3694 r = drm_aperture_remove_conflicting_pci_framebuffers(adev->pdev, &amdgpu_kms_driver);
3698 /* Enable TMZ based on IP_VERSION */
3699 amdgpu_gmc_tmz_set(adev);
3701 amdgpu_gmc_noretry_set(adev);
3702 /* Need to get xgmi info early to decide the reset behavior*/
3703 if (adev->gmc.xgmi.supported) {
3704 r = adev->gfxhub.funcs->get_xgmi_info(adev);
3709 /* enable PCIE atomic ops */
3710 if (amdgpu_sriov_vf(adev))
3711 adev->have_atomics_support = ((struct amd_sriov_msg_pf2vf_info *)
3712 adev->virt.fw_reserve.p_pf2vf)->pcie_atomic_ops_support_flags ==
3713 (PCI_EXP_DEVCAP2_ATOMIC_COMP32 | PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3715 adev->have_atomics_support =
3716 !pci_enable_atomic_ops_to_root(adev->pdev,
3717 PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
3718 PCI_EXP_DEVCAP2_ATOMIC_COMP64);
3719 if (!adev->have_atomics_support)
3720 dev_info(adev->dev, "PCIE atomic ops is not supported\n");
3722 /* doorbell bar mapping and doorbell index init*/
3723 amdgpu_device_doorbell_init(adev);
3725 if (amdgpu_emu_mode == 1) {
3726 /* post the asic on emulation mode */
3727 emu_soc_asic_init(adev);
3728 goto fence_driver_init;
3731 amdgpu_reset_init(adev);
3733 /* detect if we are with an SRIOV vbios */
3734 amdgpu_device_detect_sriov_bios(adev);
3736 /* check if we need to reset the asic
3737 * E.g., driver was not cleanly unloaded previously, etc.
3739 if (!amdgpu_sriov_vf(adev) && amdgpu_asic_need_reset_on_init(adev)) {
3740 if (adev->gmc.xgmi.num_physical_nodes) {
3741 dev_info(adev->dev, "Pending hive reset.\n");
3742 adev->gmc.xgmi.pending_reset = true;
3743 /* Only need to init necessary block for SMU to handle the reset */
3744 for (i = 0; i < adev->num_ip_blocks; i++) {
3745 if (!adev->ip_blocks[i].status.valid)
3747 if (!(adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC ||
3748 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_COMMON ||
3749 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_IH ||
3750 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC)) {
3751 DRM_DEBUG("IP %s disabled for hw_init.\n",
3752 adev->ip_blocks[i].version->funcs->name);
3753 adev->ip_blocks[i].status.hw = true;
3757 r = amdgpu_asic_reset(adev);
3759 dev_err(adev->dev, "asic reset on init failed\n");
3765 pci_enable_pcie_error_reporting(adev->pdev);
3767 /* Post card if necessary */
3768 if (amdgpu_device_need_post(adev)) {
3770 dev_err(adev->dev, "no vBIOS found\n");
3774 DRM_INFO("GPU posting now...\n");
3775 r = amdgpu_device_asic_init(adev);
3777 dev_err(adev->dev, "gpu post error!\n");
3782 if (adev->is_atom_fw) {
3783 /* Initialize clocks */
3784 r = amdgpu_atomfirmware_get_clock_info(adev);
3786 dev_err(adev->dev, "amdgpu_atomfirmware_get_clock_info failed\n");
3787 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3791 /* Initialize clocks */
3792 r = amdgpu_atombios_get_clock_info(adev);
3794 dev_err(adev->dev, "amdgpu_atombios_get_clock_info failed\n");
3795 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_ATOMBIOS_GET_CLOCK_FAIL, 0, 0);
3798 /* init i2c buses */
3799 if (!amdgpu_device_has_dc_support(adev))
3800 amdgpu_atombios_i2c_init(adev);
3805 r = amdgpu_fence_driver_sw_init(adev);
3807 dev_err(adev->dev, "amdgpu_fence_driver_sw_init failed\n");
3808 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_FENCE_INIT_FAIL, 0, 0);
3812 /* init the mode config */
3813 drm_mode_config_init(adev_to_drm(adev));
3815 r = amdgpu_device_ip_init(adev);
3817 /* failed in exclusive mode due to timeout */
3818 if (amdgpu_sriov_vf(adev) &&
3819 !amdgpu_sriov_runtime(adev) &&
3820 amdgpu_virt_mmio_blocked(adev) &&
3821 !amdgpu_virt_wait_reset(adev)) {
3822 dev_err(adev->dev, "VF exclusive mode timeout\n");
3823 /* Don't send request since VF is inactive. */
3824 adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
3825 adev->virt.ops = NULL;
3827 goto release_ras_con;
3829 dev_err(adev->dev, "amdgpu_device_ip_init failed\n");
3830 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_INIT_FAIL, 0, 0);
3831 goto release_ras_con;
3834 amdgpu_fence_driver_hw_init(adev);
3837 "SE %d, SH per SE %d, CU per SH %d, active_cu_number %d\n",
3838 adev->gfx.config.max_shader_engines,
3839 adev->gfx.config.max_sh_per_se,
3840 adev->gfx.config.max_cu_per_sh,
3841 adev->gfx.cu_info.number);
3843 adev->accel_working = true;
3845 amdgpu_vm_check_compute_bug(adev);
3847 /* Initialize the buffer migration limit. */
3848 if (amdgpu_moverate >= 0)
3849 max_MBps = amdgpu_moverate;
3851 max_MBps = 8; /* Allow 8 MB/s. */
3852 /* Get a log2 for easy divisions. */
3853 adev->mm_stats.log2_max_MBps = ilog2(max(1u, max_MBps));
3855 r = amdgpu_pm_sysfs_init(adev);
3857 adev->pm_sysfs_en = false;
3858 DRM_ERROR("registering pm debugfs failed (%d).\n", r);
3860 adev->pm_sysfs_en = true;
3862 r = amdgpu_ucode_sysfs_init(adev);
3864 adev->ucode_sysfs_en = false;
3865 DRM_ERROR("Creating firmware sysfs failed (%d).\n", r);
3867 adev->ucode_sysfs_en = true;
3869 r = amdgpu_psp_sysfs_init(adev);
3871 adev->psp_sysfs_en = false;
3872 if (!amdgpu_sriov_vf(adev))
3873 DRM_ERROR("Creating psp sysfs failed\n");
3875 adev->psp_sysfs_en = true;
3878 * Register gpu instance before amdgpu_device_enable_mgpu_fan_boost.
3879 * Otherwise the mgpu fan boost feature will be skipped due to the
3880 * gpu instance is counted less.
3882 amdgpu_register_gpu_instance(adev);
3884 /* enable clockgating, etc. after ib tests, etc. since some blocks require
3885 * explicit gating rather than handling it automatically.
3887 if (!adev->gmc.xgmi.pending_reset) {
3888 r = amdgpu_device_ip_late_init(adev);
3890 dev_err(adev->dev, "amdgpu_device_ip_late_init failed\n");
3891 amdgpu_vf_error_put(adev, AMDGIM_ERROR_VF_AMDGPU_LATE_INIT_FAIL, 0, r);
3892 goto release_ras_con;
3895 amdgpu_ras_resume(adev);
3896 queue_delayed_work(system_wq, &adev->delayed_init_work,
3897 msecs_to_jiffies(AMDGPU_RESUME_MS));
3900 if (amdgpu_sriov_vf(adev))
3901 flush_delayed_work(&adev->delayed_init_work);
3903 r = sysfs_create_files(&adev->dev->kobj, amdgpu_dev_attributes);
3905 dev_err(adev->dev, "Could not create amdgpu device attr\n");
3907 if (IS_ENABLED(CONFIG_PERF_EVENTS))
3908 r = amdgpu_pmu_init(adev);
3910 dev_err(adev->dev, "amdgpu_pmu_init failed\n");
3912 /* Have stored pci confspace at hand for restore in sudden PCI error */
3913 if (amdgpu_device_cache_pci_state(adev->pdev))
3914 pci_restore_state(pdev);
3916 /* if we have > 1 VGA cards, then disable the amdgpu VGA resources */
3917 /* this will fail for cards that aren't VGA class devices, just
3919 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
3920 vga_client_register(adev->pdev, amdgpu_device_vga_set_decode);
3922 if (amdgpu_device_supports_px(ddev)) {
3924 vga_switcheroo_register_client(adev->pdev,
3925 &amdgpu_switcheroo_ops, px);
3926 vga_switcheroo_init_domain_pm_ops(adev->dev, &adev->vga_pm_domain);
3929 if (adev->gmc.xgmi.pending_reset)
3930 queue_delayed_work(system_wq, &mgpu_info.delayed_reset_work,
3931 msecs_to_jiffies(AMDGPU_RESUME_MS));
3933 amdgpu_device_check_iommu_direct_map(adev);
3938 amdgpu_release_ras_context(adev);
3941 amdgpu_vf_error_trans_all(adev);
3946 static void amdgpu_device_unmap_mmio(struct amdgpu_device *adev)
3949 /* Clear all CPU mappings pointing to this device */
3950 unmap_mapping_range(adev->ddev.anon_inode->i_mapping, 0, 0, 1);
3952 /* Unmap all mapped bars - Doorbell, registers and VRAM */
3953 amdgpu_device_doorbell_fini(adev);
3955 iounmap(adev->rmmio);
3957 if (adev->mman.aper_base_kaddr)
3958 iounmap(adev->mman.aper_base_kaddr);
3959 adev->mman.aper_base_kaddr = NULL;
3961 /* Memory manager related */
3962 if (!adev->gmc.xgmi.connected_to_cpu) {
3963 arch_phys_wc_del(adev->gmc.vram_mtrr);
3964 arch_io_free_memtype_wc(adev->gmc.aper_base, adev->gmc.aper_size);
3969 * amdgpu_device_fini_hw - tear down the driver
3971 * @adev: amdgpu_device pointer
3973 * Tear down the driver info (all asics).
3974 * Called at driver shutdown.
3976 void amdgpu_device_fini_hw(struct amdgpu_device *adev)
3978 dev_info(adev->dev, "amdgpu: finishing device.\n");
3979 flush_delayed_work(&adev->delayed_init_work);
3980 adev->shutdown = true;
3982 /* make sure IB test finished before entering exclusive mode
3983 * to avoid preemption on IB test
3985 if (amdgpu_sriov_vf(adev)) {
3986 amdgpu_virt_request_full_gpu(adev, false);
3987 amdgpu_virt_fini_data_exchange(adev);
3990 /* disable all interrupts */
3991 amdgpu_irq_disable_all(adev);
3992 if (adev->mode_info.mode_config_initialized){
3993 if (!drm_drv_uses_atomic_modeset(adev_to_drm(adev)))
3994 drm_helper_force_disable_all(adev_to_drm(adev));
3996 drm_atomic_helper_shutdown(adev_to_drm(adev));
3998 amdgpu_fence_driver_hw_fini(adev);
4000 if (adev->mman.initialized) {
4001 flush_delayed_work(&adev->mman.bdev.wq);
4002 ttm_bo_lock_delayed_workqueue(&adev->mman.bdev);
4005 if (adev->pm_sysfs_en)
4006 amdgpu_pm_sysfs_fini(adev);
4007 if (adev->ucode_sysfs_en)
4008 amdgpu_ucode_sysfs_fini(adev);
4009 if (adev->psp_sysfs_en)
4010 amdgpu_psp_sysfs_fini(adev);
4011 sysfs_remove_files(&adev->dev->kobj, amdgpu_dev_attributes);
4013 /* disable ras feature must before hw fini */
4014 amdgpu_ras_pre_fini(adev);
4016 amdgpu_device_ip_fini_early(adev);
4018 amdgpu_irq_fini_hw(adev);
4020 if (adev->mman.initialized)
4021 ttm_device_clear_dma_mappings(&adev->mman.bdev);
4023 amdgpu_gart_dummy_page_fini(adev);
4025 amdgpu_device_unmap_mmio(adev);
4029 void amdgpu_device_fini_sw(struct amdgpu_device *adev)
4033 amdgpu_fence_driver_sw_fini(adev);
4034 amdgpu_device_ip_fini(adev);
4035 release_firmware(adev->firmware.gpu_info_fw);
4036 adev->firmware.gpu_info_fw = NULL;
4037 adev->accel_working = false;
4038 dma_fence_put(rcu_dereference_protected(adev->gang_submit, true));
4040 amdgpu_reset_fini(adev);
4042 /* free i2c buses */
4043 if (!amdgpu_device_has_dc_support(adev))
4044 amdgpu_i2c_fini(adev);
4046 if (amdgpu_emu_mode != 1)
4047 amdgpu_atombios_fini(adev);
4051 if (amdgpu_device_supports_px(adev_to_drm(adev))) {
4052 vga_switcheroo_unregister_client(adev->pdev);
4053 vga_switcheroo_fini_domain_pm_ops(adev->dev);
4055 if ((adev->pdev->class >> 8) == PCI_CLASS_DISPLAY_VGA)
4056 vga_client_unregister(adev->pdev);
4058 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
4060 iounmap(adev->rmmio);
4062 amdgpu_device_doorbell_fini(adev);
4066 if (IS_ENABLED(CONFIG_PERF_EVENTS))
4067 amdgpu_pmu_fini(adev);
4068 if (adev->mman.discovery_bin)
4069 amdgpu_discovery_fini(adev);
4071 amdgpu_reset_put_reset_domain(adev->reset_domain);
4072 adev->reset_domain = NULL;
4074 kfree(adev->pci_state);
4079 * amdgpu_device_evict_resources - evict device resources
4080 * @adev: amdgpu device object
4082 * Evicts all ttm device resources(vram BOs, gart table) from the lru list
4083 * of the vram memory type. Mainly used for evicting device resources
4087 static int amdgpu_device_evict_resources(struct amdgpu_device *adev)
4091 /* No need to evict vram on APUs for suspend to ram or s2idle */
4092 if ((adev->in_s3 || adev->in_s0ix) && (adev->flags & AMD_IS_APU))
4095 ret = amdgpu_ttm_evict_resources(adev, TTM_PL_VRAM);
4097 DRM_WARN("evicting device resources failed\n");
4105 * amdgpu_device_suspend - initiate device suspend
4107 * @dev: drm dev pointer
4108 * @fbcon : notify the fbdev of suspend
4110 * Puts the hw in the suspend state (all asics).
4111 * Returns 0 for success or an error on failure.
4112 * Called at driver suspend.
4114 int amdgpu_device_suspend(struct drm_device *dev, bool fbcon)
4116 struct amdgpu_device *adev = drm_to_adev(dev);
4119 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4122 adev->in_suspend = true;
4124 /* Evict the majority of BOs before grabbing the full access */
4125 r = amdgpu_device_evict_resources(adev);
4129 if (amdgpu_sriov_vf(adev)) {
4130 amdgpu_virt_fini_data_exchange(adev);
4131 r = amdgpu_virt_request_full_gpu(adev, false);
4136 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D3))
4137 DRM_WARN("smart shift update failed\n");
4139 drm_kms_helper_poll_disable(dev);
4142 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, true);
4144 cancel_delayed_work_sync(&adev->delayed_init_work);
4146 amdgpu_ras_suspend(adev);
4148 amdgpu_device_ip_suspend_phase1(adev);
4151 amdgpu_amdkfd_suspend(adev, adev->in_runpm);
4153 r = amdgpu_device_evict_resources(adev);
4157 amdgpu_fence_driver_hw_fini(adev);
4159 amdgpu_device_ip_suspend_phase2(adev);
4161 if (amdgpu_sriov_vf(adev))
4162 amdgpu_virt_release_full_gpu(adev, false);
4168 * amdgpu_device_resume - initiate device resume
4170 * @dev: drm dev pointer
4171 * @fbcon : notify the fbdev of resume
4173 * Bring the hw back to operating state (all asics).
4174 * Returns 0 for success or an error on failure.
4175 * Called at driver resume.
4177 int amdgpu_device_resume(struct drm_device *dev, bool fbcon)
4179 struct amdgpu_device *adev = drm_to_adev(dev);
4182 if (amdgpu_sriov_vf(adev)) {
4183 r = amdgpu_virt_request_full_gpu(adev, true);
4188 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
4192 amdgpu_dpm_gfx_state_change(adev, sGpuChangeState_D0Entry);
4195 if (amdgpu_device_need_post(adev)) {
4196 r = amdgpu_device_asic_init(adev);
4198 dev_err(adev->dev, "amdgpu asic init failed\n");
4201 r = amdgpu_device_ip_resume(adev);
4204 dev_err(adev->dev, "amdgpu_device_ip_resume failed (%d).\n", r);
4207 amdgpu_fence_driver_hw_init(adev);
4209 r = amdgpu_device_ip_late_init(adev);
4213 queue_delayed_work(system_wq, &adev->delayed_init_work,
4214 msecs_to_jiffies(AMDGPU_RESUME_MS));
4216 if (!adev->in_s0ix) {
4217 r = amdgpu_amdkfd_resume(adev, adev->in_runpm);
4223 if (amdgpu_sriov_vf(adev)) {
4224 amdgpu_virt_init_data_exchange(adev);
4225 amdgpu_virt_release_full_gpu(adev, true);
4231 /* Make sure IB tests flushed */
4232 flush_delayed_work(&adev->delayed_init_work);
4234 if (adev->in_s0ix) {
4235 /* re-enable gfxoff after IP resume. This re-enables gfxoff after
4236 * it was disabled for IP resume in amdgpu_device_ip_resume_phase2().
4238 amdgpu_gfx_off_ctrl(adev, true);
4239 DRM_DEBUG("will enable gfxoff for the mission mode\n");
4242 drm_fb_helper_set_suspend_unlocked(adev_to_drm(adev)->fb_helper, false);
4244 drm_kms_helper_poll_enable(dev);
4246 amdgpu_ras_resume(adev);
4248 if (adev->mode_info.num_crtc) {
4250 * Most of the connector probing functions try to acquire runtime pm
4251 * refs to ensure that the GPU is powered on when connector polling is
4252 * performed. Since we're calling this from a runtime PM callback,
4253 * trying to acquire rpm refs will cause us to deadlock.
4255 * Since we're guaranteed to be holding the rpm lock, it's safe to
4256 * temporarily disable the rpm helpers so this doesn't deadlock us.
4259 dev->dev->power.disable_depth++;
4261 if (!adev->dc_enabled)
4262 drm_helper_hpd_irq_event(dev);
4264 drm_kms_helper_hotplug_event(dev);
4266 dev->dev->power.disable_depth--;
4269 adev->in_suspend = false;
4271 if (amdgpu_acpi_smart_shift_update(dev, AMDGPU_SS_DEV_D0))
4272 DRM_WARN("smart shift update failed\n");
4278 * amdgpu_device_ip_check_soft_reset - did soft reset succeed
4280 * @adev: amdgpu_device pointer
4282 * The list of all the hardware IPs that make up the asic is walked and
4283 * the check_soft_reset callbacks are run. check_soft_reset determines
4284 * if the asic is still hung or not.
4285 * Returns true if any of the IPs are still in a hung state, false if not.
4287 static bool amdgpu_device_ip_check_soft_reset(struct amdgpu_device *adev)
4290 bool asic_hang = false;
4292 if (amdgpu_sriov_vf(adev))
4295 if (amdgpu_asic_need_full_reset(adev))
4298 for (i = 0; i < adev->num_ip_blocks; i++) {
4299 if (!adev->ip_blocks[i].status.valid)
4301 if (adev->ip_blocks[i].version->funcs->check_soft_reset)
4302 adev->ip_blocks[i].status.hang =
4303 adev->ip_blocks[i].version->funcs->check_soft_reset(adev);
4304 if (adev->ip_blocks[i].status.hang) {
4305 dev_info(adev->dev, "IP block:%s is hung!\n", adev->ip_blocks[i].version->funcs->name);
4313 * amdgpu_device_ip_pre_soft_reset - prepare for soft reset
4315 * @adev: amdgpu_device pointer
4317 * The list of all the hardware IPs that make up the asic is walked and the
4318 * pre_soft_reset callbacks are run if the block is hung. pre_soft_reset
4319 * handles any IP specific hardware or software state changes that are
4320 * necessary for a soft reset to succeed.
4321 * Returns 0 on success, negative error code on failure.
4323 static int amdgpu_device_ip_pre_soft_reset(struct amdgpu_device *adev)
4327 for (i = 0; i < adev->num_ip_blocks; i++) {
4328 if (!adev->ip_blocks[i].status.valid)
4330 if (adev->ip_blocks[i].status.hang &&
4331 adev->ip_blocks[i].version->funcs->pre_soft_reset) {
4332 r = adev->ip_blocks[i].version->funcs->pre_soft_reset(adev);
4342 * amdgpu_device_ip_need_full_reset - check if a full asic reset is needed
4344 * @adev: amdgpu_device pointer
4346 * Some hardware IPs cannot be soft reset. If they are hung, a full gpu
4347 * reset is necessary to recover.
4348 * Returns true if a full asic reset is required, false if not.
4350 static bool amdgpu_device_ip_need_full_reset(struct amdgpu_device *adev)
4354 if (amdgpu_asic_need_full_reset(adev))
4357 for (i = 0; i < adev->num_ip_blocks; i++) {
4358 if (!adev->ip_blocks[i].status.valid)
4360 if ((adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_GMC) ||
4361 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_SMC) ||
4362 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_ACP) ||
4363 (adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_DCE) ||
4364 adev->ip_blocks[i].version->type == AMD_IP_BLOCK_TYPE_PSP) {
4365 if (adev->ip_blocks[i].status.hang) {
4366 dev_info(adev->dev, "Some block need full reset!\n");
4375 * amdgpu_device_ip_soft_reset - do a soft reset
4377 * @adev: amdgpu_device pointer
4379 * The list of all the hardware IPs that make up the asic is walked and the
4380 * soft_reset callbacks are run if the block is hung. soft_reset handles any
4381 * IP specific hardware or software state changes that are necessary to soft
4383 * Returns 0 on success, negative error code on failure.
4385 static int amdgpu_device_ip_soft_reset(struct amdgpu_device *adev)
4389 for (i = 0; i < adev->num_ip_blocks; i++) {
4390 if (!adev->ip_blocks[i].status.valid)
4392 if (adev->ip_blocks[i].status.hang &&
4393 adev->ip_blocks[i].version->funcs->soft_reset) {
4394 r = adev->ip_blocks[i].version->funcs->soft_reset(adev);
4404 * amdgpu_device_ip_post_soft_reset - clean up from soft reset
4406 * @adev: amdgpu_device pointer
4408 * The list of all the hardware IPs that make up the asic is walked and the
4409 * post_soft_reset callbacks are run if the asic was hung. post_soft_reset
4410 * handles any IP specific hardware or software state changes that are
4411 * necessary after the IP has been soft reset.
4412 * Returns 0 on success, negative error code on failure.
4414 static int amdgpu_device_ip_post_soft_reset(struct amdgpu_device *adev)
4418 for (i = 0; i < adev->num_ip_blocks; i++) {
4419 if (!adev->ip_blocks[i].status.valid)
4421 if (adev->ip_blocks[i].status.hang &&
4422 adev->ip_blocks[i].version->funcs->post_soft_reset)
4423 r = adev->ip_blocks[i].version->funcs->post_soft_reset(adev);
4432 * amdgpu_device_recover_vram - Recover some VRAM contents
4434 * @adev: amdgpu_device pointer
4436 * Restores the contents of VRAM buffers from the shadows in GTT. Used to
4437 * restore things like GPUVM page tables after a GPU reset where
4438 * the contents of VRAM might be lost.
4441 * 0 on success, negative error code on failure.
4443 static int amdgpu_device_recover_vram(struct amdgpu_device *adev)
4445 struct dma_fence *fence = NULL, *next = NULL;
4446 struct amdgpu_bo *shadow;
4447 struct amdgpu_bo_vm *vmbo;
4450 if (amdgpu_sriov_runtime(adev))
4451 tmo = msecs_to_jiffies(8000);
4453 tmo = msecs_to_jiffies(100);
4455 dev_info(adev->dev, "recover vram bo from shadow start\n");
4456 mutex_lock(&adev->shadow_list_lock);
4457 list_for_each_entry(vmbo, &adev->shadow_list, shadow_list) {
4459 /* No need to recover an evicted BO */
4460 if (shadow->tbo.resource->mem_type != TTM_PL_TT ||
4461 shadow->tbo.resource->start == AMDGPU_BO_INVALID_OFFSET ||
4462 shadow->parent->tbo.resource->mem_type != TTM_PL_VRAM)
4465 r = amdgpu_bo_restore_shadow(shadow, &next);
4470 tmo = dma_fence_wait_timeout(fence, false, tmo);
4471 dma_fence_put(fence);
4476 } else if (tmo < 0) {
4484 mutex_unlock(&adev->shadow_list_lock);
4487 tmo = dma_fence_wait_timeout(fence, false, tmo);
4488 dma_fence_put(fence);
4490 if (r < 0 || tmo <= 0) {
4491 dev_err(adev->dev, "recover vram bo from shadow failed, r is %ld, tmo is %ld\n", r, tmo);
4495 dev_info(adev->dev, "recover vram bo from shadow done\n");
4501 * amdgpu_device_reset_sriov - reset ASIC for SR-IOV vf
4503 * @adev: amdgpu_device pointer
4504 * @from_hypervisor: request from hypervisor
4506 * do VF FLR and reinitialize Asic
4507 * return 0 means succeeded otherwise failed
4509 static int amdgpu_device_reset_sriov(struct amdgpu_device *adev,
4510 bool from_hypervisor)
4513 struct amdgpu_hive_info *hive = NULL;
4514 int retry_limit = 0;
4517 amdgpu_amdkfd_pre_reset(adev);
4519 if (from_hypervisor)
4520 r = amdgpu_virt_request_full_gpu(adev, true);
4522 r = amdgpu_virt_reset_gpu(adev);
4526 /* Resume IP prior to SMC */
4527 r = amdgpu_device_ip_reinit_early_sriov(adev);
4531 amdgpu_virt_init_data_exchange(adev);
4533 r = amdgpu_device_fw_loading(adev);
4537 /* now we are okay to resume SMC/CP/SDMA */
4538 r = amdgpu_device_ip_reinit_late_sriov(adev);
4542 hive = amdgpu_get_xgmi_hive(adev);
4543 /* Update PSP FW topology after reset */
4544 if (hive && adev->gmc.xgmi.num_physical_nodes > 1)
4545 r = amdgpu_xgmi_update_topology(hive, adev);
4548 amdgpu_put_xgmi_hive(hive);
4551 amdgpu_irq_gpu_reset_resume_helper(adev);
4552 r = amdgpu_ib_ring_tests(adev);
4554 amdgpu_amdkfd_post_reset(adev);
4558 if (!r && adev->virt.gim_feature & AMDGIM_FEATURE_GIM_FLR_VRAMLOST) {
4559 amdgpu_inc_vram_lost(adev);
4560 r = amdgpu_device_recover_vram(adev);
4562 amdgpu_virt_release_full_gpu(adev, true);
4564 if (AMDGPU_RETRY_SRIOV_RESET(r)) {
4565 if (retry_limit < AMDGPU_MAX_RETRY_LIMIT) {
4569 DRM_ERROR("GPU reset retry is beyond the retry limit\n");
4576 * amdgpu_device_has_job_running - check if there is any job in mirror list
4578 * @adev: amdgpu_device pointer
4580 * check if there is any job in mirror list
4582 bool amdgpu_device_has_job_running(struct amdgpu_device *adev)
4585 struct drm_sched_job *job;
4587 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4588 struct amdgpu_ring *ring = adev->rings[i];
4590 if (!ring || !ring->sched.thread)
4593 spin_lock(&ring->sched.job_list_lock);
4594 job = list_first_entry_or_null(&ring->sched.pending_list,
4595 struct drm_sched_job, list);
4596 spin_unlock(&ring->sched.job_list_lock);
4604 * amdgpu_device_should_recover_gpu - check if we should try GPU recovery
4606 * @adev: amdgpu_device pointer
4608 * Check amdgpu_gpu_recovery and SRIOV status to see if we should try to recover
4611 bool amdgpu_device_should_recover_gpu(struct amdgpu_device *adev)
4614 if (amdgpu_gpu_recovery == 0)
4617 /* Skip soft reset check in fatal error mode */
4618 if (!amdgpu_ras_is_poison_mode_supported(adev))
4621 if (!amdgpu_device_ip_check_soft_reset(adev)) {
4622 dev_info(adev->dev,"Timeout, but no hardware hang detected.\n");
4626 if (amdgpu_sriov_vf(adev))
4629 if (amdgpu_gpu_recovery == -1) {
4630 switch (adev->asic_type) {
4631 #ifdef CONFIG_DRM_AMDGPU_SI
4638 #ifdef CONFIG_DRM_AMDGPU_CIK
4645 case CHIP_CYAN_SKILLFISH:
4655 dev_info(adev->dev, "GPU recovery disabled.\n");
4659 int amdgpu_device_mode1_reset(struct amdgpu_device *adev)
4664 amdgpu_atombios_scratch_regs_engine_hung(adev, true);
4666 dev_info(adev->dev, "GPU mode1 reset\n");
4669 pci_clear_master(adev->pdev);
4671 amdgpu_device_cache_pci_state(adev->pdev);
4673 if (amdgpu_dpm_is_mode1_reset_supported(adev)) {
4674 dev_info(adev->dev, "GPU smu mode1 reset\n");
4675 ret = amdgpu_dpm_mode1_reset(adev);
4677 dev_info(adev->dev, "GPU psp mode1 reset\n");
4678 ret = psp_gpu_reset(adev);
4682 dev_err(adev->dev, "GPU mode1 reset failed\n");
4684 amdgpu_device_load_pci_state(adev->pdev);
4686 /* wait for asic to come out of reset */
4687 for (i = 0; i < adev->usec_timeout; i++) {
4688 u32 memsize = adev->nbio.funcs->get_memsize(adev);
4690 if (memsize != 0xffffffff)
4695 amdgpu_atombios_scratch_regs_engine_hung(adev, false);
4699 int amdgpu_device_pre_asic_reset(struct amdgpu_device *adev,
4700 struct amdgpu_reset_context *reset_context)
4703 struct amdgpu_job *job = NULL;
4704 bool need_full_reset =
4705 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4707 if (reset_context->reset_req_dev == adev)
4708 job = reset_context->job;
4710 if (amdgpu_sriov_vf(adev)) {
4711 /* stop the data exchange thread */
4712 amdgpu_virt_fini_data_exchange(adev);
4715 amdgpu_fence_driver_isr_toggle(adev, true);
4717 /* block all schedulers and reset given job's ring */
4718 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
4719 struct amdgpu_ring *ring = adev->rings[i];
4721 if (!ring || !ring->sched.thread)
4724 /*clear job fence from fence drv to avoid force_completion
4725 *leave NULL and vm flush fence in fence drv */
4726 amdgpu_fence_driver_clear_job_fences(ring);
4728 /* after all hw jobs are reset, hw fence is meaningless, so force_completion */
4729 amdgpu_fence_driver_force_completion(ring);
4732 amdgpu_fence_driver_isr_toggle(adev, false);
4735 drm_sched_increase_karma(&job->base);
4737 r = amdgpu_reset_prepare_hwcontext(adev, reset_context);
4738 /* If reset handler not implemented, continue; otherwise return */
4744 /* Don't suspend on bare metal if we are not going to HW reset the ASIC */
4745 if (!amdgpu_sriov_vf(adev)) {
4747 if (!need_full_reset)
4748 need_full_reset = amdgpu_device_ip_need_full_reset(adev);
4750 if (!need_full_reset && amdgpu_gpu_recovery) {
4751 amdgpu_device_ip_pre_soft_reset(adev);
4752 r = amdgpu_device_ip_soft_reset(adev);
4753 amdgpu_device_ip_post_soft_reset(adev);
4754 if (r || amdgpu_device_ip_check_soft_reset(adev)) {
4755 dev_info(adev->dev, "soft reset failed, will fallback to full reset!\n");
4756 need_full_reset = true;
4760 if (need_full_reset)
4761 r = amdgpu_device_ip_suspend(adev);
4762 if (need_full_reset)
4763 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4765 clear_bit(AMDGPU_NEED_FULL_RESET,
4766 &reset_context->flags);
4772 static int amdgpu_reset_reg_dumps(struct amdgpu_device *adev)
4776 lockdep_assert_held(&adev->reset_domain->sem);
4778 for (i = 0; i < adev->num_regs; i++) {
4779 adev->reset_dump_reg_value[i] = RREG32(adev->reset_dump_reg_list[i]);
4780 trace_amdgpu_reset_reg_dumps(adev->reset_dump_reg_list[i],
4781 adev->reset_dump_reg_value[i]);
4787 #ifdef CONFIG_DEV_COREDUMP
4788 static ssize_t amdgpu_devcoredump_read(char *buffer, loff_t offset,
4789 size_t count, void *data, size_t datalen)
4791 struct drm_printer p;
4792 struct amdgpu_device *adev = data;
4793 struct drm_print_iterator iter;
4798 iter.start = offset;
4799 iter.remain = count;
4801 p = drm_coredump_printer(&iter);
4803 drm_printf(&p, "**** AMDGPU Device Coredump ****\n");
4804 drm_printf(&p, "kernel: " UTS_RELEASE "\n");
4805 drm_printf(&p, "module: " KBUILD_MODNAME "\n");
4806 drm_printf(&p, "time: %lld.%09ld\n", adev->reset_time.tv_sec, adev->reset_time.tv_nsec);
4807 if (adev->reset_task_info.pid)
4808 drm_printf(&p, "process_name: %s PID: %d\n",
4809 adev->reset_task_info.process_name,
4810 adev->reset_task_info.pid);
4812 if (adev->reset_vram_lost)
4813 drm_printf(&p, "VRAM is lost due to GPU reset!\n");
4814 if (adev->num_regs) {
4815 drm_printf(&p, "AMDGPU register dumps:\nOffset: Value:\n");
4817 for (i = 0; i < adev->num_regs; i++)
4818 drm_printf(&p, "0x%08x: 0x%08x\n",
4819 adev->reset_dump_reg_list[i],
4820 adev->reset_dump_reg_value[i]);
4823 return count - iter.remain;
4826 static void amdgpu_devcoredump_free(void *data)
4830 static void amdgpu_reset_capture_coredumpm(struct amdgpu_device *adev)
4832 struct drm_device *dev = adev_to_drm(adev);
4834 ktime_get_ts64(&adev->reset_time);
4835 dev_coredumpm(dev->dev, THIS_MODULE, adev, 0, GFP_KERNEL,
4836 amdgpu_devcoredump_read, amdgpu_devcoredump_free);
4840 int amdgpu_do_asic_reset(struct list_head *device_list_handle,
4841 struct amdgpu_reset_context *reset_context)
4843 struct amdgpu_device *tmp_adev = NULL;
4844 bool need_full_reset, skip_hw_reset, vram_lost = false;
4846 bool gpu_reset_for_dev_remove = 0;
4848 /* Try reset handler method first */
4849 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
4851 amdgpu_reset_reg_dumps(tmp_adev);
4853 reset_context->reset_device_list = device_list_handle;
4854 r = amdgpu_reset_perform_reset(tmp_adev, reset_context);
4855 /* If reset handler not implemented, continue; otherwise return */
4861 /* Reset handler not implemented, use the default method */
4863 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4864 skip_hw_reset = test_bit(AMDGPU_SKIP_HW_RESET, &reset_context->flags);
4866 gpu_reset_for_dev_remove =
4867 test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
4868 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
4871 * ASIC reset has to be done on all XGMI hive nodes ASAP
4872 * to allow proper links negotiation in FW (within 1 sec)
4874 if (!skip_hw_reset && need_full_reset) {
4875 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4876 /* For XGMI run all resets in parallel to speed up the process */
4877 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4878 tmp_adev->gmc.xgmi.pending_reset = false;
4879 if (!queue_work(system_unbound_wq, &tmp_adev->xgmi_reset_work))
4882 r = amdgpu_asic_reset(tmp_adev);
4885 dev_err(tmp_adev->dev, "ASIC reset failed with error, %d for drm dev, %s",
4886 r, adev_to_drm(tmp_adev)->unique);
4891 /* For XGMI wait for all resets to complete before proceed */
4893 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4894 if (tmp_adev->gmc.xgmi.num_physical_nodes > 1) {
4895 flush_work(&tmp_adev->xgmi_reset_work);
4896 r = tmp_adev->asic_reset_res;
4904 if (!r && amdgpu_ras_intr_triggered()) {
4905 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4906 if (tmp_adev->mmhub.ras && tmp_adev->mmhub.ras->ras_block.hw_ops &&
4907 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count)
4908 tmp_adev->mmhub.ras->ras_block.hw_ops->reset_ras_error_count(tmp_adev);
4911 amdgpu_ras_intr_cleared();
4914 /* Since the mode1 reset affects base ip blocks, the
4915 * phase1 ip blocks need to be resumed. Otherwise there
4916 * will be a BIOS signature error and the psp bootloader
4917 * can't load kdb on the next amdgpu install.
4919 if (gpu_reset_for_dev_remove) {
4920 list_for_each_entry(tmp_adev, device_list_handle, reset_list)
4921 amdgpu_device_ip_resume_phase1(tmp_adev);
4926 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
4927 if (need_full_reset) {
4929 r = amdgpu_device_asic_init(tmp_adev);
4931 dev_warn(tmp_adev->dev, "asic atom init failed!");
4933 dev_info(tmp_adev->dev, "GPU reset succeeded, trying to resume\n");
4934 r = amdgpu_amdkfd_resume_iommu(tmp_adev);
4938 r = amdgpu_device_ip_resume_phase1(tmp_adev);
4942 vram_lost = amdgpu_device_check_vram_lost(tmp_adev);
4943 #ifdef CONFIG_DEV_COREDUMP
4944 tmp_adev->reset_vram_lost = vram_lost;
4945 memset(&tmp_adev->reset_task_info, 0,
4946 sizeof(tmp_adev->reset_task_info));
4947 if (reset_context->job && reset_context->job->vm)
4948 tmp_adev->reset_task_info =
4949 reset_context->job->vm->task_info;
4950 amdgpu_reset_capture_coredumpm(tmp_adev);
4953 DRM_INFO("VRAM is lost due to GPU reset!\n");
4954 amdgpu_inc_vram_lost(tmp_adev);
4957 r = amdgpu_device_fw_loading(tmp_adev);
4961 r = amdgpu_device_ip_resume_phase2(tmp_adev);
4966 amdgpu_device_fill_reset_magic(tmp_adev);
4969 * Add this ASIC as tracked as reset was already
4970 * complete successfully.
4972 amdgpu_register_gpu_instance(tmp_adev);
4974 if (!reset_context->hive &&
4975 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
4976 amdgpu_xgmi_add_device(tmp_adev);
4978 r = amdgpu_device_ip_late_init(tmp_adev);
4982 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, false);
4985 * The GPU enters bad state once faulty pages
4986 * by ECC has reached the threshold, and ras
4987 * recovery is scheduled next. So add one check
4988 * here to break recovery if it indeed exceeds
4989 * bad page threshold, and remind user to
4990 * retire this GPU or setting one bigger
4991 * bad_page_threshold value to fix this once
4992 * probing driver again.
4994 if (!amdgpu_ras_eeprom_check_err_threshold(tmp_adev)) {
4996 amdgpu_ras_resume(tmp_adev);
5002 /* Update PSP FW topology after reset */
5003 if (reset_context->hive &&
5004 tmp_adev->gmc.xgmi.num_physical_nodes > 1)
5005 r = amdgpu_xgmi_update_topology(
5006 reset_context->hive, tmp_adev);
5012 amdgpu_irq_gpu_reset_resume_helper(tmp_adev);
5013 r = amdgpu_ib_ring_tests(tmp_adev);
5015 dev_err(tmp_adev->dev, "ib ring test failed (%d).\n", r);
5016 need_full_reset = true;
5023 r = amdgpu_device_recover_vram(tmp_adev);
5025 tmp_adev->asic_reset_res = r;
5029 if (need_full_reset)
5030 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5032 clear_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5036 static void amdgpu_device_set_mp1_state(struct amdgpu_device *adev)
5039 switch (amdgpu_asic_reset_method(adev)) {
5040 case AMD_RESET_METHOD_MODE1:
5041 adev->mp1_state = PP_MP1_STATE_SHUTDOWN;
5043 case AMD_RESET_METHOD_MODE2:
5044 adev->mp1_state = PP_MP1_STATE_RESET;
5047 adev->mp1_state = PP_MP1_STATE_NONE;
5052 static void amdgpu_device_unset_mp1_state(struct amdgpu_device *adev)
5054 amdgpu_vf_error_trans_all(adev);
5055 adev->mp1_state = PP_MP1_STATE_NONE;
5058 static void amdgpu_device_resume_display_audio(struct amdgpu_device *adev)
5060 struct pci_dev *p = NULL;
5062 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
5063 adev->pdev->bus->number, 1);
5065 pm_runtime_enable(&(p->dev));
5066 pm_runtime_resume(&(p->dev));
5072 static int amdgpu_device_suspend_display_audio(struct amdgpu_device *adev)
5074 enum amd_reset_method reset_method;
5075 struct pci_dev *p = NULL;
5079 * For now, only BACO and mode1 reset are confirmed
5080 * to suffer the audio issue without proper suspended.
5082 reset_method = amdgpu_asic_reset_method(adev);
5083 if ((reset_method != AMD_RESET_METHOD_BACO) &&
5084 (reset_method != AMD_RESET_METHOD_MODE1))
5087 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
5088 adev->pdev->bus->number, 1);
5092 expires = pm_runtime_autosuspend_expiration(&(p->dev));
5095 * If we cannot get the audio device autosuspend delay,
5096 * a fixed 4S interval will be used. Considering 3S is
5097 * the audio controller default autosuspend delay setting.
5098 * 4S used here is guaranteed to cover that.
5100 expires = ktime_get_mono_fast_ns() + NSEC_PER_SEC * 4ULL;
5102 while (!pm_runtime_status_suspended(&(p->dev))) {
5103 if (!pm_runtime_suspend(&(p->dev)))
5106 if (expires < ktime_get_mono_fast_ns()) {
5107 dev_warn(adev->dev, "failed to suspend display audio\n");
5109 /* TODO: abort the succeeding gpu reset? */
5114 pm_runtime_disable(&(p->dev));
5120 static inline void amdgpu_device_stop_pending_resets(struct amdgpu_device *adev)
5122 struct amdgpu_ras *con = amdgpu_ras_get_context(adev);
5124 #if defined(CONFIG_DEBUG_FS)
5125 if (!amdgpu_sriov_vf(adev))
5126 cancel_work(&adev->reset_work);
5130 cancel_work(&adev->kfd.reset_work);
5132 if (amdgpu_sriov_vf(adev))
5133 cancel_work(&adev->virt.flr_work);
5135 if (con && adev->ras_enabled)
5136 cancel_work(&con->recovery_work);
5141 * amdgpu_device_gpu_recover - reset the asic and recover scheduler
5143 * @adev: amdgpu_device pointer
5144 * @job: which job trigger hang
5146 * Attempt to reset the GPU if it has hung (all asics).
5147 * Attempt to do soft-reset or full-reset and reinitialize Asic
5148 * Returns 0 for success or an error on failure.
5151 int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
5152 struct amdgpu_job *job,
5153 struct amdgpu_reset_context *reset_context)
5155 struct list_head device_list, *device_list_handle = NULL;
5156 bool job_signaled = false;
5157 struct amdgpu_hive_info *hive = NULL;
5158 struct amdgpu_device *tmp_adev = NULL;
5160 bool need_emergency_restart = false;
5161 bool audio_suspended = false;
5162 bool gpu_reset_for_dev_remove = false;
5164 gpu_reset_for_dev_remove =
5165 test_bit(AMDGPU_RESET_FOR_DEVICE_REMOVE, &reset_context->flags) &&
5166 test_bit(AMDGPU_NEED_FULL_RESET, &reset_context->flags);
5169 * Special case: RAS triggered and full reset isn't supported
5171 need_emergency_restart = amdgpu_ras_need_emergency_restart(adev);
5174 * Flush RAM to disk so that after reboot
5175 * the user can read log and see why the system rebooted.
5177 if (need_emergency_restart && amdgpu_ras_get_context(adev)->reboot) {
5178 DRM_WARN("Emergency reboot.");
5181 emergency_restart();
5184 dev_info(adev->dev, "GPU %s begin!\n",
5185 need_emergency_restart ? "jobs stop":"reset");
5187 if (!amdgpu_sriov_vf(adev))
5188 hive = amdgpu_get_xgmi_hive(adev);
5190 mutex_lock(&hive->hive_lock);
5192 reset_context->job = job;
5193 reset_context->hive = hive;
5195 * Build list of devices to reset.
5196 * In case we are in XGMI hive mode, resort the device list
5197 * to put adev in the 1st position.
5199 INIT_LIST_HEAD(&device_list);
5200 if (!amdgpu_sriov_vf(adev) && (adev->gmc.xgmi.num_physical_nodes > 1)) {
5201 list_for_each_entry(tmp_adev, &hive->device_list, gmc.xgmi.head) {
5202 list_add_tail(&tmp_adev->reset_list, &device_list);
5203 if (gpu_reset_for_dev_remove && adev->shutdown)
5204 tmp_adev->shutdown = true;
5206 if (!list_is_first(&adev->reset_list, &device_list))
5207 list_rotate_to_front(&adev->reset_list, &device_list);
5208 device_list_handle = &device_list;
5210 list_add_tail(&adev->reset_list, &device_list);
5211 device_list_handle = &device_list;
5214 /* We need to lock reset domain only once both for XGMI and single device */
5215 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5217 amdgpu_device_lock_reset_domain(tmp_adev->reset_domain);
5219 /* block all schedulers and reset given job's ring */
5220 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5222 amdgpu_device_set_mp1_state(tmp_adev);
5225 * Try to put the audio codec into suspend state
5226 * before gpu reset started.
5228 * Due to the power domain of the graphics device
5229 * is shared with AZ power domain. Without this,
5230 * we may change the audio hardware from behind
5231 * the audio driver's back. That will trigger
5232 * some audio codec errors.
5234 if (!amdgpu_device_suspend_display_audio(tmp_adev))
5235 audio_suspended = true;
5237 amdgpu_ras_set_error_query_ready(tmp_adev, false);
5239 cancel_delayed_work_sync(&tmp_adev->delayed_init_work);
5241 if (!amdgpu_sriov_vf(tmp_adev))
5242 amdgpu_amdkfd_pre_reset(tmp_adev);
5245 * Mark these ASICs to be reseted as untracked first
5246 * And add them back after reset completed
5248 amdgpu_unregister_gpu_instance(tmp_adev);
5250 drm_fb_helper_set_suspend_unlocked(adev_to_drm(tmp_adev)->fb_helper, true);
5252 /* disable ras on ALL IPs */
5253 if (!need_emergency_restart &&
5254 amdgpu_device_ip_need_full_reset(tmp_adev))
5255 amdgpu_ras_suspend(tmp_adev);
5257 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5258 struct amdgpu_ring *ring = tmp_adev->rings[i];
5260 if (!ring || !ring->sched.thread)
5263 drm_sched_stop(&ring->sched, job ? &job->base : NULL);
5265 if (need_emergency_restart)
5266 amdgpu_job_stop_all_jobs_on_sched(&ring->sched);
5268 atomic_inc(&tmp_adev->gpu_reset_counter);
5271 if (need_emergency_restart)
5272 goto skip_sched_resume;
5275 * Must check guilty signal here since after this point all old
5276 * HW fences are force signaled.
5278 * job->base holds a reference to parent fence
5280 if (job && dma_fence_is_signaled(&job->hw_fence)) {
5281 job_signaled = true;
5282 dev_info(adev->dev, "Guilty job already signaled, skipping HW reset");
5286 retry: /* Rest of adevs pre asic reset from XGMI hive. */
5287 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5288 if (gpu_reset_for_dev_remove) {
5289 /* Workaroud for ASICs need to disable SMC first */
5290 amdgpu_device_smu_fini_early(tmp_adev);
5292 r = amdgpu_device_pre_asic_reset(tmp_adev, reset_context);
5293 /*TODO Should we stop ?*/
5295 dev_err(tmp_adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
5296 r, adev_to_drm(tmp_adev)->unique);
5297 tmp_adev->asic_reset_res = r;
5301 * Drop all pending non scheduler resets. Scheduler resets
5302 * were already dropped during drm_sched_stop
5304 amdgpu_device_stop_pending_resets(tmp_adev);
5307 /* Actual ASIC resets if needed.*/
5308 /* Host driver will handle XGMI hive reset for SRIOV */
5309 if (amdgpu_sriov_vf(adev)) {
5310 r = amdgpu_device_reset_sriov(adev, job ? false : true);
5312 adev->asic_reset_res = r;
5314 /* Aldebaran supports ras in SRIOV, so need resume ras during reset */
5315 if (adev->ip_versions[GC_HWIP][0] == IP_VERSION(9, 4, 2))
5316 amdgpu_ras_resume(adev);
5318 r = amdgpu_do_asic_reset(device_list_handle, reset_context);
5319 if (r && r == -EAGAIN)
5322 if (!r && gpu_reset_for_dev_remove)
5328 /* Post ASIC reset for all devs .*/
5329 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5331 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5332 struct amdgpu_ring *ring = tmp_adev->rings[i];
5334 if (!ring || !ring->sched.thread)
5337 drm_sched_start(&ring->sched, true);
5340 if (adev->enable_mes && adev->ip_versions[GC_HWIP][0] != IP_VERSION(11, 0, 3))
5341 amdgpu_mes_self_test(tmp_adev);
5343 if (!drm_drv_uses_atomic_modeset(adev_to_drm(tmp_adev)) && !job_signaled) {
5344 drm_helper_resume_force_mode(adev_to_drm(tmp_adev));
5347 if (tmp_adev->asic_reset_res)
5348 r = tmp_adev->asic_reset_res;
5350 tmp_adev->asic_reset_res = 0;
5353 /* bad news, how to tell it to userspace ? */
5354 dev_info(tmp_adev->dev, "GPU reset(%d) failed\n", atomic_read(&tmp_adev->gpu_reset_counter));
5355 amdgpu_vf_error_put(tmp_adev, AMDGIM_ERROR_VF_GPU_RESET_FAIL, 0, r);
5357 dev_info(tmp_adev->dev, "GPU reset(%d) succeeded!\n", atomic_read(&tmp_adev->gpu_reset_counter));
5358 if (amdgpu_acpi_smart_shift_update(adev_to_drm(tmp_adev), AMDGPU_SS_DEV_D0))
5359 DRM_WARN("smart shift update failed\n");
5364 list_for_each_entry(tmp_adev, device_list_handle, reset_list) {
5365 /* unlock kfd: SRIOV would do it separately */
5366 if (!need_emergency_restart && !amdgpu_sriov_vf(tmp_adev))
5367 amdgpu_amdkfd_post_reset(tmp_adev);
5369 /* kfd_post_reset will do nothing if kfd device is not initialized,
5370 * need to bring up kfd here if it's not be initialized before
5372 if (!adev->kfd.init_complete)
5373 amdgpu_amdkfd_device_init(adev);
5375 if (audio_suspended)
5376 amdgpu_device_resume_display_audio(tmp_adev);
5378 amdgpu_device_unset_mp1_state(tmp_adev);
5380 amdgpu_ras_set_error_query_ready(tmp_adev, true);
5384 tmp_adev = list_first_entry(device_list_handle, struct amdgpu_device,
5386 amdgpu_device_unlock_reset_domain(tmp_adev->reset_domain);
5389 mutex_unlock(&hive->hive_lock);
5390 amdgpu_put_xgmi_hive(hive);
5394 dev_info(adev->dev, "GPU reset end with ret = %d\n", r);
5396 atomic_set(&adev->reset_domain->reset_res, r);
5401 * amdgpu_device_get_pcie_info - fence pcie info about the PCIE slot
5403 * @adev: amdgpu_device pointer
5405 * Fetchs and stores in the driver the PCIE capabilities (gen speed
5406 * and lanes) of the slot the device is in. Handles APUs and
5407 * virtualized environments where PCIE config space may not be available.
5409 static void amdgpu_device_get_pcie_info(struct amdgpu_device *adev)
5411 struct pci_dev *pdev;
5412 enum pci_bus_speed speed_cap, platform_speed_cap;
5413 enum pcie_link_width platform_link_width;
5415 if (amdgpu_pcie_gen_cap)
5416 adev->pm.pcie_gen_mask = amdgpu_pcie_gen_cap;
5418 if (amdgpu_pcie_lane_cap)
5419 adev->pm.pcie_mlw_mask = amdgpu_pcie_lane_cap;
5421 /* covers APUs as well */
5422 if (pci_is_root_bus(adev->pdev->bus)) {
5423 if (adev->pm.pcie_gen_mask == 0)
5424 adev->pm.pcie_gen_mask = AMDGPU_DEFAULT_PCIE_GEN_MASK;
5425 if (adev->pm.pcie_mlw_mask == 0)
5426 adev->pm.pcie_mlw_mask = AMDGPU_DEFAULT_PCIE_MLW_MASK;
5430 if (adev->pm.pcie_gen_mask && adev->pm.pcie_mlw_mask)
5433 pcie_bandwidth_available(adev->pdev, NULL,
5434 &platform_speed_cap, &platform_link_width);
5436 if (adev->pm.pcie_gen_mask == 0) {
5439 speed_cap = pcie_get_speed_cap(pdev);
5440 if (speed_cap == PCI_SPEED_UNKNOWN) {
5441 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5442 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5443 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5445 if (speed_cap == PCIE_SPEED_32_0GT)
5446 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5447 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5448 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5449 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5450 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN5);
5451 else if (speed_cap == PCIE_SPEED_16_0GT)
5452 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5453 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5454 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5455 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN4);
5456 else if (speed_cap == PCIE_SPEED_8_0GT)
5457 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5458 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5459 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN3);
5460 else if (speed_cap == PCIE_SPEED_5_0GT)
5461 adev->pm.pcie_gen_mask |= (CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5462 CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN2);
5464 adev->pm.pcie_gen_mask |= CAIL_ASIC_PCIE_LINK_SPEED_SUPPORT_GEN1;
5467 if (platform_speed_cap == PCI_SPEED_UNKNOWN) {
5468 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5469 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5471 if (platform_speed_cap == PCIE_SPEED_32_0GT)
5472 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5473 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5474 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5475 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4 |
5476 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN5);
5477 else if (platform_speed_cap == PCIE_SPEED_16_0GT)
5478 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5479 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5480 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3 |
5481 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN4);
5482 else if (platform_speed_cap == PCIE_SPEED_8_0GT)
5483 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5484 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
5485 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3);
5486 else if (platform_speed_cap == PCIE_SPEED_5_0GT)
5487 adev->pm.pcie_gen_mask |= (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1 |
5488 CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2);
5490 adev->pm.pcie_gen_mask |= CAIL_PCIE_LINK_SPEED_SUPPORT_GEN1;
5494 if (adev->pm.pcie_mlw_mask == 0) {
5495 if (platform_link_width == PCIE_LNK_WIDTH_UNKNOWN) {
5496 adev->pm.pcie_mlw_mask |= AMDGPU_DEFAULT_PCIE_MLW_MASK;
5498 switch (platform_link_width) {
5500 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X32 |
5501 CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5502 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5503 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5504 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5505 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5506 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5509 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X16 |
5510 CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5511 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5512 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5513 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5514 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5517 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X12 |
5518 CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5519 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5520 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5521 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5524 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X8 |
5525 CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5526 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5527 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5530 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X4 |
5531 CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5532 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5535 adev->pm.pcie_mlw_mask = (CAIL_PCIE_LINK_WIDTH_SUPPORT_X2 |
5536 CAIL_PCIE_LINK_WIDTH_SUPPORT_X1);
5539 adev->pm.pcie_mlw_mask = CAIL_PCIE_LINK_WIDTH_SUPPORT_X1;
5549 * amdgpu_device_is_peer_accessible - Check peer access through PCIe BAR
5551 * @adev: amdgpu_device pointer
5552 * @peer_adev: amdgpu_device pointer for peer device trying to access @adev
5554 * Return true if @peer_adev can access (DMA) @adev through the PCIe
5555 * BAR, i.e. @adev is "large BAR" and the BAR matches the DMA mask of
5558 bool amdgpu_device_is_peer_accessible(struct amdgpu_device *adev,
5559 struct amdgpu_device *peer_adev)
5561 #ifdef CONFIG_HSA_AMD_P2P
5562 uint64_t address_mask = peer_adev->dev->dma_mask ?
5563 ~*peer_adev->dev->dma_mask : ~((1ULL << 32) - 1);
5564 resource_size_t aper_limit =
5565 adev->gmc.aper_base + adev->gmc.aper_size - 1;
5567 !adev->gmc.xgmi.connected_to_cpu &&
5568 !(pci_p2pdma_distance(adev->pdev, peer_adev->dev, false) < 0);
5570 return pcie_p2p && p2p_access && (adev->gmc.visible_vram_size &&
5571 adev->gmc.real_vram_size == adev->gmc.visible_vram_size &&
5572 !(adev->gmc.aper_base & address_mask ||
5573 aper_limit & address_mask));
5579 int amdgpu_device_baco_enter(struct drm_device *dev)
5581 struct amdgpu_device *adev = drm_to_adev(dev);
5582 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5584 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5587 if (ras && adev->ras_enabled &&
5588 adev->nbio.funcs->enable_doorbell_interrupt)
5589 adev->nbio.funcs->enable_doorbell_interrupt(adev, false);
5591 return amdgpu_dpm_baco_enter(adev);
5594 int amdgpu_device_baco_exit(struct drm_device *dev)
5596 struct amdgpu_device *adev = drm_to_adev(dev);
5597 struct amdgpu_ras *ras = amdgpu_ras_get_context(adev);
5600 if (!amdgpu_device_supports_baco(adev_to_drm(adev)))
5603 ret = amdgpu_dpm_baco_exit(adev);
5607 if (ras && adev->ras_enabled &&
5608 adev->nbio.funcs->enable_doorbell_interrupt)
5609 adev->nbio.funcs->enable_doorbell_interrupt(adev, true);
5611 if (amdgpu_passthrough(adev) &&
5612 adev->nbio.funcs->clear_doorbell_interrupt)
5613 adev->nbio.funcs->clear_doorbell_interrupt(adev);
5619 * amdgpu_pci_error_detected - Called when a PCI error is detected.
5620 * @pdev: PCI device struct
5621 * @state: PCI channel state
5623 * Description: Called when a PCI error is detected.
5625 * Return: PCI_ERS_RESULT_NEED_RESET or PCI_ERS_RESULT_DISCONNECT.
5627 pci_ers_result_t amdgpu_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
5629 struct drm_device *dev = pci_get_drvdata(pdev);
5630 struct amdgpu_device *adev = drm_to_adev(dev);
5633 DRM_INFO("PCI error: detected callback, state(%d)!!\n", state);
5635 if (adev->gmc.xgmi.num_physical_nodes > 1) {
5636 DRM_WARN("No support for XGMI hive yet...");
5637 return PCI_ERS_RESULT_DISCONNECT;
5640 adev->pci_channel_state = state;
5643 case pci_channel_io_normal:
5644 return PCI_ERS_RESULT_CAN_RECOVER;
5645 /* Fatal error, prepare for slot reset */
5646 case pci_channel_io_frozen:
5648 * Locking adev->reset_domain->sem will prevent any external access
5649 * to GPU during PCI error recovery
5651 amdgpu_device_lock_reset_domain(adev->reset_domain);
5652 amdgpu_device_set_mp1_state(adev);
5655 * Block any work scheduling as we do for regular GPU reset
5656 * for the duration of the recovery
5658 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5659 struct amdgpu_ring *ring = adev->rings[i];
5661 if (!ring || !ring->sched.thread)
5664 drm_sched_stop(&ring->sched, NULL);
5666 atomic_inc(&adev->gpu_reset_counter);
5667 return PCI_ERS_RESULT_NEED_RESET;
5668 case pci_channel_io_perm_failure:
5669 /* Permanent error, prepare for device removal */
5670 return PCI_ERS_RESULT_DISCONNECT;
5673 return PCI_ERS_RESULT_NEED_RESET;
5677 * amdgpu_pci_mmio_enabled - Enable MMIO and dump debug registers
5678 * @pdev: pointer to PCI device
5680 pci_ers_result_t amdgpu_pci_mmio_enabled(struct pci_dev *pdev)
5683 DRM_INFO("PCI error: mmio enabled callback!!\n");
5685 /* TODO - dump whatever for debugging purposes */
5687 /* This called only if amdgpu_pci_error_detected returns
5688 * PCI_ERS_RESULT_CAN_RECOVER. Read/write to the device still
5689 * works, no need to reset slot.
5692 return PCI_ERS_RESULT_RECOVERED;
5696 * amdgpu_pci_slot_reset - Called when PCI slot has been reset.
5697 * @pdev: PCI device struct
5699 * Description: This routine is called by the pci error recovery
5700 * code after the PCI slot has been reset, just before we
5701 * should resume normal operations.
5703 pci_ers_result_t amdgpu_pci_slot_reset(struct pci_dev *pdev)
5705 struct drm_device *dev = pci_get_drvdata(pdev);
5706 struct amdgpu_device *adev = drm_to_adev(dev);
5708 struct amdgpu_reset_context reset_context;
5710 struct list_head device_list;
5712 DRM_INFO("PCI error: slot reset callback!!\n");
5714 memset(&reset_context, 0, sizeof(reset_context));
5716 INIT_LIST_HEAD(&device_list);
5717 list_add_tail(&adev->reset_list, &device_list);
5719 /* wait for asic to come out of reset */
5722 /* Restore PCI confspace */
5723 amdgpu_device_load_pci_state(pdev);
5725 /* confirm ASIC came out of reset */
5726 for (i = 0; i < adev->usec_timeout; i++) {
5727 memsize = amdgpu_asic_get_config_memsize(adev);
5729 if (memsize != 0xffffffff)
5733 if (memsize == 0xffffffff) {
5738 reset_context.method = AMD_RESET_METHOD_NONE;
5739 reset_context.reset_req_dev = adev;
5740 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
5741 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
5743 adev->no_hw_access = true;
5744 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
5745 adev->no_hw_access = false;
5749 r = amdgpu_do_asic_reset(&device_list, &reset_context);
5753 if (amdgpu_device_cache_pci_state(adev->pdev))
5754 pci_restore_state(adev->pdev);
5756 DRM_INFO("PCIe error recovery succeeded\n");
5758 DRM_ERROR("PCIe error recovery failed, err:%d", r);
5759 amdgpu_device_unset_mp1_state(adev);
5760 amdgpu_device_unlock_reset_domain(adev->reset_domain);
5763 return r ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
5767 * amdgpu_pci_resume() - resume normal ops after PCI reset
5768 * @pdev: pointer to PCI device
5770 * Called when the error recovery driver tells us that its
5771 * OK to resume normal operation.
5773 void amdgpu_pci_resume(struct pci_dev *pdev)
5775 struct drm_device *dev = pci_get_drvdata(pdev);
5776 struct amdgpu_device *adev = drm_to_adev(dev);
5780 DRM_INFO("PCI error: resume callback!!\n");
5782 /* Only continue execution for the case of pci_channel_io_frozen */
5783 if (adev->pci_channel_state != pci_channel_io_frozen)
5786 for (i = 0; i < AMDGPU_MAX_RINGS; ++i) {
5787 struct amdgpu_ring *ring = adev->rings[i];
5789 if (!ring || !ring->sched.thread)
5792 drm_sched_start(&ring->sched, true);
5795 amdgpu_device_unset_mp1_state(adev);
5796 amdgpu_device_unlock_reset_domain(adev->reset_domain);
5799 bool amdgpu_device_cache_pci_state(struct pci_dev *pdev)
5801 struct drm_device *dev = pci_get_drvdata(pdev);
5802 struct amdgpu_device *adev = drm_to_adev(dev);
5805 r = pci_save_state(pdev);
5807 kfree(adev->pci_state);
5809 adev->pci_state = pci_store_saved_state(pdev);
5811 if (!adev->pci_state) {
5812 DRM_ERROR("Failed to store PCI saved state");
5816 DRM_WARN("Failed to save PCI state, err:%d\n", r);
5823 bool amdgpu_device_load_pci_state(struct pci_dev *pdev)
5825 struct drm_device *dev = pci_get_drvdata(pdev);
5826 struct amdgpu_device *adev = drm_to_adev(dev);
5829 if (!adev->pci_state)
5832 r = pci_load_saved_state(pdev, adev->pci_state);
5835 pci_restore_state(pdev);
5837 DRM_WARN("Failed to load PCI state, err:%d\n", r);
5844 void amdgpu_device_flush_hdp(struct amdgpu_device *adev,
5845 struct amdgpu_ring *ring)
5847 #ifdef CONFIG_X86_64
5848 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
5851 if (adev->gmc.xgmi.connected_to_cpu)
5854 if (ring && ring->funcs->emit_hdp_flush)
5855 amdgpu_ring_emit_hdp_flush(ring);
5857 amdgpu_asic_flush_hdp(adev, ring);
5860 void amdgpu_device_invalidate_hdp(struct amdgpu_device *adev,
5861 struct amdgpu_ring *ring)
5863 #ifdef CONFIG_X86_64
5864 if ((adev->flags & AMD_IS_APU) && !amdgpu_passthrough(adev))
5867 if (adev->gmc.xgmi.connected_to_cpu)
5870 amdgpu_asic_invalidate_hdp(adev, ring);
5873 int amdgpu_in_reset(struct amdgpu_device *adev)
5875 return atomic_read(&adev->reset_domain->in_gpu_reset);
5879 * amdgpu_device_halt() - bring hardware to some kind of halt state
5881 * @adev: amdgpu_device pointer
5883 * Bring hardware to some kind of halt state so that no one can touch it
5884 * any more. It will help to maintain error context when error occurred.
5885 * Compare to a simple hang, the system will keep stable at least for SSH
5886 * access. Then it should be trivial to inspect the hardware state and
5887 * see what's going on. Implemented as following:
5889 * 1. drm_dev_unplug() makes device inaccessible to user space(IOCTLs, etc),
5890 * clears all CPU mappings to device, disallows remappings through page faults
5891 * 2. amdgpu_irq_disable_all() disables all interrupts
5892 * 3. amdgpu_fence_driver_hw_fini() signals all HW fences
5893 * 4. set adev->no_hw_access to avoid potential crashes after setp 5
5894 * 5. amdgpu_device_unmap_mmio() clears all MMIO mappings
5895 * 6. pci_disable_device() and pci_wait_for_pending_transaction()
5896 * flush any in flight DMA operations
5898 void amdgpu_device_halt(struct amdgpu_device *adev)
5900 struct pci_dev *pdev = adev->pdev;
5901 struct drm_device *ddev = adev_to_drm(adev);
5903 drm_dev_unplug(ddev);
5905 amdgpu_irq_disable_all(adev);
5907 amdgpu_fence_driver_hw_fini(adev);
5909 adev->no_hw_access = true;
5911 amdgpu_device_unmap_mmio(adev);
5913 pci_disable_device(pdev);
5914 pci_wait_for_pending_transaction(pdev);
5917 u32 amdgpu_device_pcie_port_rreg(struct amdgpu_device *adev,
5920 unsigned long flags, address, data;
5923 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5924 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5926 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5927 WREG32(address, reg * 4);
5928 (void)RREG32(address);
5930 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5934 void amdgpu_device_pcie_port_wreg(struct amdgpu_device *adev,
5937 unsigned long flags, address, data;
5939 address = adev->nbio.funcs->get_pcie_port_index_offset(adev);
5940 data = adev->nbio.funcs->get_pcie_port_data_offset(adev);
5942 spin_lock_irqsave(&adev->pcie_idx_lock, flags);
5943 WREG32(address, reg * 4);
5944 (void)RREG32(address);
5947 spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
5951 * amdgpu_device_switch_gang - switch to a new gang
5952 * @adev: amdgpu_device pointer
5953 * @gang: the gang to switch to
5955 * Try to switch to a new gang.
5956 * Returns: NULL if we switched to the new gang or a reference to the current
5959 struct dma_fence *amdgpu_device_switch_gang(struct amdgpu_device *adev,
5960 struct dma_fence *gang)
5962 struct dma_fence *old = NULL;
5967 old = dma_fence_get_rcu_safe(&adev->gang_submit);
5973 if (!dma_fence_is_signaled(old))
5976 } while (cmpxchg((struct dma_fence __force **)&adev->gang_submit,
5983 bool amdgpu_device_has_display_hardware(struct amdgpu_device *adev)
5985 switch (adev->asic_type) {
5986 #ifdef CONFIG_DRM_AMDGPU_SI
5990 /* chips with no display hardware */
5992 #ifdef CONFIG_DRM_AMDGPU_SI
5998 #ifdef CONFIG_DRM_AMDGPU_CIK
6007 case CHIP_POLARIS10:
6008 case CHIP_POLARIS11:
6009 case CHIP_POLARIS12:
6013 /* chips with display hardware */
6017 if (!adev->ip_versions[DCE_HWIP][0] ||
6018 (adev->harvest_ip_mask & AMD_HARVEST_IP_DMU_MASK))