2 * Copyright 2009 Jerome Glisse.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
32 #include <ttm/ttm_bo_api.h>
33 #include <ttm/ttm_bo_driver.h>
34 #include <ttm/ttm_placement.h>
35 #include <ttm/ttm_module.h>
36 #include <ttm/ttm_page_alloc.h>
38 #include <drm/amdgpu_drm.h>
39 #include <linux/seq_file.h>
40 #include <linux/slab.h>
41 #include <linux/swiotlb.h>
42 #include <linux/swap.h>
43 #include <linux/pagemap.h>
44 #include <linux/debugfs.h>
46 #include "bif/bif_4_1_d.h"
48 #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
50 static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
51 static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
57 static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
59 return ttm_mem_global_init(ref->object);
62 static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
64 ttm_mem_global_release(ref->object);
67 static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
69 struct drm_global_reference *global_ref;
70 struct amdgpu_ring *ring;
71 struct amd_sched_rq *rq;
74 adev->mman.mem_global_referenced = false;
75 global_ref = &adev->mman.mem_global_ref;
76 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
77 global_ref->size = sizeof(struct ttm_mem_global);
78 global_ref->init = &amdgpu_ttm_mem_global_init;
79 global_ref->release = &amdgpu_ttm_mem_global_release;
80 r = drm_global_item_ref(global_ref);
82 DRM_ERROR("Failed setting up TTM memory accounting "
87 adev->mman.bo_global_ref.mem_glob =
88 adev->mman.mem_global_ref.object;
89 global_ref = &adev->mman.bo_global_ref.ref;
90 global_ref->global_type = DRM_GLOBAL_TTM_BO;
91 global_ref->size = sizeof(struct ttm_bo_global);
92 global_ref->init = &ttm_bo_global_init;
93 global_ref->release = &ttm_bo_global_release;
94 r = drm_global_item_ref(global_ref);
96 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
100 ring = adev->mman.buffer_funcs_ring;
101 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
102 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
103 rq, amdgpu_sched_jobs);
105 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
109 adev->mman.mem_global_referenced = true;
114 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
116 drm_global_item_unref(&adev->mman.mem_global_ref);
121 static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
123 if (adev->mman.mem_global_referenced) {
124 amd_sched_entity_fini(adev->mman.entity.sched,
126 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
127 drm_global_item_unref(&adev->mman.mem_global_ref);
128 adev->mman.mem_global_referenced = false;
132 static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
137 static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
138 struct ttm_mem_type_manager *man)
140 struct amdgpu_device *adev;
142 adev = amdgpu_ttm_adev(bdev);
147 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
148 man->available_caching = TTM_PL_MASK_CACHING;
149 man->default_caching = TTM_PL_FLAG_CACHED;
152 man->func = &amdgpu_gtt_mgr_func;
153 man->gpu_offset = adev->mc.gtt_start;
154 man->available_caching = TTM_PL_MASK_CACHING;
155 man->default_caching = TTM_PL_FLAG_CACHED;
156 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
159 /* "On-card" video ram */
160 man->func = &amdgpu_vram_mgr_func;
161 man->gpu_offset = adev->mc.vram_start;
162 man->flags = TTM_MEMTYPE_FLAG_FIXED |
163 TTM_MEMTYPE_FLAG_MAPPABLE;
164 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
165 man->default_caching = TTM_PL_FLAG_WC;
170 /* On-chip GDS memory*/
171 man->func = &ttm_bo_manager_func;
173 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
174 man->available_caching = TTM_PL_FLAG_UNCACHED;
175 man->default_caching = TTM_PL_FLAG_UNCACHED;
178 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
184 static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
185 struct ttm_placement *placement)
187 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
188 struct amdgpu_bo *abo;
189 static struct ttm_place placements = {
192 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
196 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
197 placement->placement = &placements;
198 placement->busy_placement = &placements;
199 placement->num_placement = 1;
200 placement->num_busy_placement = 1;
203 abo = container_of(bo, struct amdgpu_bo, tbo);
204 switch (bo->mem.mem_type) {
206 if (adev->mman.buffer_funcs_ring->ready == false) {
207 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
209 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
210 for (i = 0; i < abo->placement.num_placement; ++i) {
211 if (!(abo->placements[i].flags &
215 if (abo->placements[i].lpfn)
218 /* set an upper limit to force directly
219 * allocating address space for the BO.
221 abo->placements[i].lpfn =
222 adev->mc.gtt_size >> PAGE_SHIFT;
228 amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
230 *placement = abo->placement;
233 static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
235 struct amdgpu_bo *abo = container_of(bo, struct amdgpu_bo, tbo);
237 if (amdgpu_ttm_tt_get_usermm(bo->ttm))
239 return drm_vma_node_verify_access(&abo->gem_base.vma_node,
243 static void amdgpu_move_null(struct ttm_buffer_object *bo,
244 struct ttm_mem_reg *new_mem)
246 struct ttm_mem_reg *old_mem = &bo->mem;
248 BUG_ON(old_mem->mm_node != NULL);
250 new_mem->mm_node = NULL;
253 static int amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
254 struct drm_mm_node *mm_node,
255 struct ttm_mem_reg *mem,
260 switch (mem->mem_type) {
262 r = amdgpu_ttm_bind(bo, mem);
267 *addr = mm_node->start << PAGE_SHIFT;
268 *addr += bo->bdev->man[mem->mem_type].gpu_offset;
271 DRM_ERROR("Unknown placement %d\n", mem->mem_type);
278 static int amdgpu_move_blit(struct ttm_buffer_object *bo,
279 bool evict, bool no_wait_gpu,
280 struct ttm_mem_reg *new_mem,
281 struct ttm_mem_reg *old_mem)
283 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
284 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
286 struct drm_mm_node *old_mm, *new_mm;
287 uint64_t old_start, old_size, new_start, new_size;
288 unsigned long num_pages;
289 struct dma_fence *fence = NULL;
292 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
295 DRM_ERROR("Trying to move memory with ring turned off.\n");
299 old_mm = old_mem->mm_node;
300 r = amdgpu_mm_node_addr(bo, old_mm, old_mem, &old_start);
303 old_size = old_mm->size;
306 new_mm = new_mem->mm_node;
307 r = amdgpu_mm_node_addr(bo, new_mm, new_mem, &new_start);
310 new_size = new_mm->size;
312 num_pages = new_mem->num_pages;
314 unsigned long cur_pages = min(old_size, new_size);
315 struct dma_fence *next;
317 r = amdgpu_copy_buffer(ring, old_start, new_start,
318 cur_pages * PAGE_SIZE,
319 bo->resv, &next, false);
323 dma_fence_put(fence);
326 num_pages -= cur_pages;
330 old_size -= cur_pages;
332 r = amdgpu_mm_node_addr(bo, ++old_mm, old_mem,
336 old_size = old_mm->size;
338 old_start += cur_pages * PAGE_SIZE;
341 new_size -= cur_pages;
343 r = amdgpu_mm_node_addr(bo, ++new_mm, new_mem,
348 new_size = new_mm->size;
350 new_start += cur_pages * PAGE_SIZE;
354 r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
355 dma_fence_put(fence);
360 dma_fence_wait(fence, false);
361 dma_fence_put(fence);
365 static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
366 bool evict, bool interruptible,
368 struct ttm_mem_reg *new_mem)
370 struct amdgpu_device *adev;
371 struct ttm_mem_reg *old_mem = &bo->mem;
372 struct ttm_mem_reg tmp_mem;
373 struct ttm_place placements;
374 struct ttm_placement placement;
377 adev = amdgpu_ttm_adev(bo->bdev);
379 tmp_mem.mm_node = NULL;
380 placement.num_placement = 1;
381 placement.placement = &placements;
382 placement.num_busy_placement = 1;
383 placement.busy_placement = &placements;
385 placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
386 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
387 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
388 interruptible, no_wait_gpu);
393 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
398 r = ttm_tt_bind(bo->ttm, &tmp_mem);
402 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
406 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, new_mem);
408 ttm_bo_mem_put(bo, &tmp_mem);
412 static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
413 bool evict, bool interruptible,
415 struct ttm_mem_reg *new_mem)
417 struct amdgpu_device *adev;
418 struct ttm_mem_reg *old_mem = &bo->mem;
419 struct ttm_mem_reg tmp_mem;
420 struct ttm_placement placement;
421 struct ttm_place placements;
424 adev = amdgpu_ttm_adev(bo->bdev);
426 tmp_mem.mm_node = NULL;
427 placement.num_placement = 1;
428 placement.placement = &placements;
429 placement.num_busy_placement = 1;
430 placement.busy_placement = &placements;
432 placements.lpfn = adev->mc.gtt_size >> PAGE_SHIFT;
433 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
434 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
435 interruptible, no_wait_gpu);
439 r = ttm_bo_move_ttm(bo, interruptible, no_wait_gpu, &tmp_mem);
443 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
448 ttm_bo_mem_put(bo, &tmp_mem);
452 static int amdgpu_bo_move(struct ttm_buffer_object *bo,
453 bool evict, bool interruptible,
455 struct ttm_mem_reg *new_mem)
457 struct amdgpu_device *adev;
458 struct amdgpu_bo *abo;
459 struct ttm_mem_reg *old_mem = &bo->mem;
462 /* Can't move a pinned BO */
463 abo = container_of(bo, struct amdgpu_bo, tbo);
464 if (WARN_ON_ONCE(abo->pin_count > 0))
467 adev = amdgpu_ttm_adev(bo->bdev);
469 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
470 amdgpu_move_null(bo, new_mem);
473 if ((old_mem->mem_type == TTM_PL_TT &&
474 new_mem->mem_type == TTM_PL_SYSTEM) ||
475 (old_mem->mem_type == TTM_PL_SYSTEM &&
476 new_mem->mem_type == TTM_PL_TT)) {
478 amdgpu_move_null(bo, new_mem);
481 if (adev->mman.buffer_funcs == NULL ||
482 adev->mman.buffer_funcs_ring == NULL ||
483 !adev->mman.buffer_funcs_ring->ready) {
488 if (old_mem->mem_type == TTM_PL_VRAM &&
489 new_mem->mem_type == TTM_PL_SYSTEM) {
490 r = amdgpu_move_vram_ram(bo, evict, interruptible,
491 no_wait_gpu, new_mem);
492 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
493 new_mem->mem_type == TTM_PL_VRAM) {
494 r = amdgpu_move_ram_vram(bo, evict, interruptible,
495 no_wait_gpu, new_mem);
497 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
502 r = ttm_bo_move_memcpy(bo, interruptible, no_wait_gpu, new_mem);
508 /* update statistics */
509 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
513 static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
515 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
516 struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
518 mem->bus.addr = NULL;
520 mem->bus.size = mem->num_pages << PAGE_SHIFT;
522 mem->bus.is_iomem = false;
523 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
525 switch (mem->mem_type) {
532 if (mem->start == AMDGPU_BO_INVALID_OFFSET)
535 mem->bus.offset = mem->start << PAGE_SHIFT;
536 /* check if it's visible */
537 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
539 mem->bus.base = adev->mc.aper_base;
540 mem->bus.is_iomem = true;
543 * Alpha: use bus.addr to hold the ioremap() return,
544 * so we can modify bus.base below.
546 if (mem->placement & TTM_PL_FLAG_WC)
548 ioremap_wc(mem->bus.base + mem->bus.offset,
552 ioremap_nocache(mem->bus.base + mem->bus.offset,
558 * Alpha: Use just the bus offset plus
559 * the hose/domain memory base for bus.base.
560 * It then can be used to build PTEs for VRAM
561 * access, as done in ttm_bo_vm_fault().
563 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
564 adev->ddev->hose->dense_mem_base;
573 static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
578 * TTM backend functions.
580 struct amdgpu_ttm_gup_task_list {
581 struct list_head list;
582 struct task_struct *task;
585 struct amdgpu_ttm_tt {
586 struct ttm_dma_tt ttm;
587 struct amdgpu_device *adev;
590 struct mm_struct *usermm;
592 spinlock_t guptasklock;
593 struct list_head guptasks;
594 atomic_t mmu_invalidations;
595 struct list_head list;
598 int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
600 struct amdgpu_ttm_tt *gtt = (void *)ttm;
601 unsigned int flags = 0;
605 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
608 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
609 /* check that we only use anonymous memory
610 to prevent problems with writeback */
611 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
612 struct vm_area_struct *vma;
614 vma = find_vma(gtt->usermm, gtt->userptr);
615 if (!vma || vma->vm_file || vma->vm_end < end)
620 unsigned num_pages = ttm->num_pages - pinned;
621 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
622 struct page **p = pages + pinned;
623 struct amdgpu_ttm_gup_task_list guptask;
625 guptask.task = current;
626 spin_lock(>t->guptasklock);
627 list_add(&guptask.list, >t->guptasks);
628 spin_unlock(>t->guptasklock);
630 r = get_user_pages(userptr, num_pages, flags, p, NULL);
632 spin_lock(>t->guptasklock);
633 list_del(&guptask.list);
634 spin_unlock(>t->guptasklock);
641 } while (pinned < ttm->num_pages);
646 release_pages(pages, pinned, 0);
650 /* prepare the sg table with the user pages */
651 static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
653 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
654 struct amdgpu_ttm_tt *gtt = (void *)ttm;
658 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
659 enum dma_data_direction direction = write ?
660 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
662 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
663 ttm->num_pages << PAGE_SHIFT,
669 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
670 if (nents != ttm->sg->nents)
673 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
674 gtt->ttm.dma_address, ttm->num_pages);
683 static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
685 struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
686 struct amdgpu_ttm_tt *gtt = (void *)ttm;
687 struct sg_page_iter sg_iter;
689 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
690 enum dma_data_direction direction = write ?
691 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
693 /* double check that we don't free the table twice */
697 /* free the sg table and pages again */
698 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
700 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
701 struct page *page = sg_page_iter_page(&sg_iter);
702 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
703 set_page_dirty(page);
705 mark_page_accessed(page);
709 sg_free_table(ttm->sg);
712 static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
713 struct ttm_mem_reg *bo_mem)
715 struct amdgpu_ttm_tt *gtt = (void*)ttm;
719 r = amdgpu_ttm_tt_pin_userptr(ttm);
721 DRM_ERROR("failed to pin userptr\n");
725 if (!ttm->num_pages) {
726 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
727 ttm->num_pages, bo_mem, ttm);
730 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
731 bo_mem->mem_type == AMDGPU_PL_GWS ||
732 bo_mem->mem_type == AMDGPU_PL_OA)
738 bool amdgpu_ttm_is_bound(struct ttm_tt *ttm)
740 struct amdgpu_ttm_tt *gtt = (void *)ttm;
742 return gtt && !list_empty(>t->list);
745 int amdgpu_ttm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *bo_mem)
747 struct ttm_tt *ttm = bo->ttm;
748 struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
752 if (!ttm || amdgpu_ttm_is_bound(ttm))
755 r = amdgpu_gtt_mgr_alloc(&bo->bdev->man[TTM_PL_TT], bo,
758 DRM_ERROR("Failed to allocate GTT address space (%d)\n", r);
762 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
763 gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
764 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
765 ttm->pages, gtt->ttm.dma_address, flags);
768 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
769 ttm->num_pages, gtt->offset);
772 spin_lock(>t->adev->gtt_list_lock);
773 list_add_tail(>t->list, >t->adev->gtt_list);
774 spin_unlock(>t->adev->gtt_list_lock);
778 int amdgpu_ttm_recover_gart(struct amdgpu_device *adev)
780 struct amdgpu_ttm_tt *gtt, *tmp;
781 struct ttm_mem_reg bo_mem;
785 bo_mem.mem_type = TTM_PL_TT;
786 spin_lock(&adev->gtt_list_lock);
787 list_for_each_entry_safe(gtt, tmp, &adev->gtt_list, list) {
788 flags = amdgpu_ttm_tt_pte_flags(gtt->adev, >t->ttm.ttm, &bo_mem);
789 r = amdgpu_gart_bind(adev, gtt->offset, gtt->ttm.ttm.num_pages,
790 gtt->ttm.ttm.pages, gtt->ttm.dma_address,
793 spin_unlock(&adev->gtt_list_lock);
794 DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
795 gtt->ttm.ttm.num_pages, gtt->offset);
799 spin_unlock(&adev->gtt_list_lock);
803 static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
805 struct amdgpu_ttm_tt *gtt = (void *)ttm;
808 amdgpu_ttm_tt_unpin_userptr(ttm);
810 if (!amdgpu_ttm_is_bound(ttm))
813 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
814 if (gtt->adev->gart.ready)
815 amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
817 spin_lock(>t->adev->gtt_list_lock);
818 list_del_init(>t->list);
819 spin_unlock(>t->adev->gtt_list_lock);
824 static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
826 struct amdgpu_ttm_tt *gtt = (void *)ttm;
828 ttm_dma_tt_fini(>t->ttm);
832 static struct ttm_backend_func amdgpu_backend_func = {
833 .bind = &amdgpu_ttm_backend_bind,
834 .unbind = &amdgpu_ttm_backend_unbind,
835 .destroy = &amdgpu_ttm_backend_destroy,
838 static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
839 unsigned long size, uint32_t page_flags,
840 struct page *dummy_read_page)
842 struct amdgpu_device *adev;
843 struct amdgpu_ttm_tt *gtt;
845 adev = amdgpu_ttm_adev(bdev);
847 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
851 gtt->ttm.ttm.func = &amdgpu_backend_func;
853 if (ttm_dma_tt_init(>t->ttm, bdev, size, page_flags, dummy_read_page)) {
857 INIT_LIST_HEAD(>t->list);
858 return >t->ttm.ttm;
861 static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
863 struct amdgpu_device *adev;
864 struct amdgpu_ttm_tt *gtt = (void *)ttm;
867 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
869 if (ttm->state != tt_unpopulated)
872 if (gtt && gtt->userptr) {
873 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
877 ttm->page_flags |= TTM_PAGE_FLAG_SG;
878 ttm->state = tt_unbound;
882 if (slave && ttm->sg) {
883 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
884 gtt->ttm.dma_address, ttm->num_pages);
885 ttm->state = tt_unbound;
889 adev = amdgpu_ttm_adev(ttm->bdev);
891 #ifdef CONFIG_SWIOTLB
892 if (swiotlb_nr_tbl()) {
893 return ttm_dma_populate(>t->ttm, adev->dev);
897 r = ttm_pool_populate(ttm);
902 for (i = 0; i < ttm->num_pages; i++) {
903 gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
905 PCI_DMA_BIDIRECTIONAL);
906 if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
908 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
909 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
910 gtt->ttm.dma_address[i] = 0;
912 ttm_pool_unpopulate(ttm);
919 static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
921 struct amdgpu_device *adev;
922 struct amdgpu_ttm_tt *gtt = (void *)ttm;
924 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
926 if (gtt && gtt->userptr) {
928 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
935 adev = amdgpu_ttm_adev(ttm->bdev);
937 #ifdef CONFIG_SWIOTLB
938 if (swiotlb_nr_tbl()) {
939 ttm_dma_unpopulate(>t->ttm, adev->dev);
944 for (i = 0; i < ttm->num_pages; i++) {
945 if (gtt->ttm.dma_address[i]) {
946 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
947 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
951 ttm_pool_unpopulate(ttm);
954 int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
957 struct amdgpu_ttm_tt *gtt = (void *)ttm;
963 gtt->usermm = current->mm;
964 gtt->userflags = flags;
965 spin_lock_init(>t->guptasklock);
966 INIT_LIST_HEAD(>t->guptasks);
967 atomic_set(>t->mmu_invalidations, 0);
972 struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
974 struct amdgpu_ttm_tt *gtt = (void *)ttm;
982 bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
985 struct amdgpu_ttm_tt *gtt = (void *)ttm;
986 struct amdgpu_ttm_gup_task_list *entry;
989 if (gtt == NULL || !gtt->userptr)
992 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
993 if (gtt->userptr > end || gtt->userptr + size <= start)
996 spin_lock(>t->guptasklock);
997 list_for_each_entry(entry, >t->guptasks, list) {
998 if (entry->task == current) {
999 spin_unlock(>t->guptasklock);
1003 spin_unlock(>t->guptasklock);
1005 atomic_inc(>t->mmu_invalidations);
1010 bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
1011 int *last_invalidated)
1013 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1014 int prev_invalidated = *last_invalidated;
1016 *last_invalidated = atomic_read(>t->mmu_invalidations);
1017 return prev_invalidated != *last_invalidated;
1020 bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
1022 struct amdgpu_ttm_tt *gtt = (void *)ttm;
1027 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
1030 uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
1031 struct ttm_mem_reg *mem)
1035 if (mem && mem->mem_type != TTM_PL_SYSTEM)
1036 flags |= AMDGPU_PTE_VALID;
1038 if (mem && mem->mem_type == TTM_PL_TT) {
1039 flags |= AMDGPU_PTE_SYSTEM;
1041 if (ttm->caching_state == tt_cached)
1042 flags |= AMDGPU_PTE_SNOOPED;
1045 if (adev->asic_type >= CHIP_TONGA)
1046 flags |= AMDGPU_PTE_EXECUTABLE;
1048 flags |= AMDGPU_PTE_READABLE;
1050 if (!amdgpu_ttm_tt_is_readonly(ttm))
1051 flags |= AMDGPU_PTE_WRITEABLE;
1056 static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
1057 const struct ttm_place *place)
1059 if (bo->mem.mem_type == TTM_PL_VRAM &&
1060 bo->mem.start == AMDGPU_BO_INVALID_OFFSET) {
1061 unsigned long num_pages = bo->mem.num_pages;
1062 struct drm_mm_node *node = bo->mem.mm_node;
1064 /* Check each drm MM node individually */
1066 if (place->fpfn < (node->start + node->size) &&
1067 !(place->lpfn && place->lpfn <= node->start))
1070 num_pages -= node->size;
1077 return ttm_bo_eviction_valuable(bo, place);
1080 static struct ttm_bo_driver amdgpu_bo_driver = {
1081 .ttm_tt_create = &amdgpu_ttm_tt_create,
1082 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
1083 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
1084 .invalidate_caches = &amdgpu_invalidate_caches,
1085 .init_mem_type = &amdgpu_init_mem_type,
1086 .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
1087 .evict_flags = &amdgpu_evict_flags,
1088 .move = &amdgpu_bo_move,
1089 .verify_access = &amdgpu_verify_access,
1090 .move_notify = &amdgpu_bo_move_notify,
1091 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
1092 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
1093 .io_mem_free = &amdgpu_ttm_io_mem_free,
1096 int amdgpu_ttm_init(struct amdgpu_device *adev)
1100 r = amdgpu_ttm_global_init(adev);
1104 /* No others user of address space so set it to 0 */
1105 r = ttm_bo_device_init(&adev->mman.bdev,
1106 adev->mman.bo_global_ref.ref.object,
1108 adev->ddev->anon_inode->i_mapping,
1109 DRM_FILE_PAGE_OFFSET,
1112 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
1115 adev->mman.initialized = true;
1116 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
1117 adev->mc.real_vram_size >> PAGE_SHIFT);
1119 DRM_ERROR("Failed initializing VRAM heap.\n");
1122 /* Change the size here instead of the init above so only lpfn is affected */
1123 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
1125 r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
1126 AMDGPU_GEM_DOMAIN_VRAM,
1127 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
1128 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
1129 NULL, NULL, &adev->stollen_vga_memory);
1133 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1136 r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
1137 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1139 amdgpu_bo_unref(&adev->stollen_vga_memory);
1142 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
1143 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
1144 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
1145 adev->mc.gtt_size >> PAGE_SHIFT);
1147 DRM_ERROR("Failed initializing GTT heap.\n");
1150 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
1151 (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
1153 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
1154 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
1155 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
1156 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
1157 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
1158 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
1159 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
1160 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
1161 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
1163 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
1164 adev->gds.mem.total_size >> PAGE_SHIFT);
1166 DRM_ERROR("Failed initializing GDS heap.\n");
1171 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
1172 adev->gds.gws.total_size >> PAGE_SHIFT);
1174 DRM_ERROR("Failed initializing gws heap.\n");
1179 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
1180 adev->gds.oa.total_size >> PAGE_SHIFT);
1182 DRM_ERROR("Failed initializing oa heap.\n");
1186 r = amdgpu_ttm_debugfs_init(adev);
1188 DRM_ERROR("Failed to init debugfs\n");
1194 void amdgpu_ttm_fini(struct amdgpu_device *adev)
1198 if (!adev->mman.initialized)
1200 amdgpu_ttm_debugfs_fini(adev);
1201 if (adev->stollen_vga_memory) {
1202 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1204 amdgpu_bo_unpin(adev->stollen_vga_memory);
1205 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1207 amdgpu_bo_unref(&adev->stollen_vga_memory);
1209 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1210 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
1211 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1212 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1213 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
1214 ttm_bo_device_release(&adev->mman.bdev);
1215 amdgpu_gart_fini(adev);
1216 amdgpu_ttm_global_fini(adev);
1217 adev->mman.initialized = false;
1218 DRM_INFO("amdgpu: ttm finalized\n");
1221 /* this should only be called at bootup or when userspace
1223 void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1225 struct ttm_mem_type_manager *man;
1227 if (!adev->mman.initialized)
1230 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1231 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1232 man->size = size >> PAGE_SHIFT;
1235 int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1237 struct drm_file *file_priv;
1238 struct amdgpu_device *adev;
1240 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
1243 file_priv = filp->private_data;
1244 adev = file_priv->minor->dev->dev_private;
1248 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
1251 int amdgpu_copy_buffer(struct amdgpu_ring *ring,
1252 uint64_t src_offset,
1253 uint64_t dst_offset,
1254 uint32_t byte_count,
1255 struct reservation_object *resv,
1256 struct dma_fence **fence, bool direct_submit)
1258 struct amdgpu_device *adev = ring->adev;
1259 struct amdgpu_job *job;
1262 unsigned num_loops, num_dw;
1266 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1267 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1268 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1270 /* for IB padding */
1271 while (num_dw & 0x7)
1274 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1279 r = amdgpu_sync_resv(adev, &job->sync, resv,
1280 AMDGPU_FENCE_OWNER_UNDEFINED);
1282 DRM_ERROR("sync failed (%d).\n", r);
1287 for (i = 0; i < num_loops; i++) {
1288 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1290 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1291 dst_offset, cur_size_in_bytes);
1293 src_offset += cur_size_in_bytes;
1294 dst_offset += cur_size_in_bytes;
1295 byte_count -= cur_size_in_bytes;
1298 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1299 WARN_ON(job->ibs[0].length_dw > num_dw);
1300 if (direct_submit) {
1301 r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
1303 job->fence = dma_fence_get(*fence);
1305 DRM_ERROR("Error scheduling IBs (%d)\n", r);
1306 amdgpu_job_free(job);
1308 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1309 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1317 amdgpu_job_free(job);
1321 int amdgpu_fill_buffer(struct amdgpu_bo *bo,
1323 struct reservation_object *resv,
1324 struct dma_fence **fence)
1326 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
1327 uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
1328 struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
1330 struct drm_mm_node *mm_node;
1331 unsigned long num_pages;
1332 unsigned int num_loops, num_dw;
1334 struct amdgpu_job *job;
1338 DRM_ERROR("Trying to clear memory with ring turned off.\n");
1342 num_pages = bo->tbo.num_pages;
1343 mm_node = bo->tbo.mem.mm_node;
1346 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1348 num_loops += DIV_ROUND_UP(byte_count, max_bytes);
1349 num_pages -= mm_node->size;
1352 num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
1354 /* for IB padding */
1357 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1362 r = amdgpu_sync_resv(adev, &job->sync, resv,
1363 AMDGPU_FENCE_OWNER_UNDEFINED);
1365 DRM_ERROR("sync failed (%d).\n", r);
1370 num_pages = bo->tbo.num_pages;
1371 mm_node = bo->tbo.mem.mm_node;
1374 uint32_t byte_count = mm_node->size << PAGE_SHIFT;
1377 r = amdgpu_mm_node_addr(&bo->tbo, mm_node,
1378 &bo->tbo.mem, &dst_addr);
1382 while (byte_count) {
1383 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1385 amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
1386 dst_addr, cur_size_in_bytes);
1388 dst_addr += cur_size_in_bytes;
1389 byte_count -= cur_size_in_bytes;
1392 num_pages -= mm_node->size;
1396 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1397 WARN_ON(job->ibs[0].length_dw > num_dw);
1398 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1399 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
1406 amdgpu_job_free(job);
1410 #if defined(CONFIG_DEBUG_FS)
1412 static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1414 struct drm_info_node *node = (struct drm_info_node *)m->private;
1415 unsigned ttm_pl = *(int *)node->info_ent->data;
1416 struct drm_device *dev = node->minor->dev;
1417 struct amdgpu_device *adev = dev->dev_private;
1418 struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
1419 struct ttm_bo_global *glob = adev->mman.bdev.glob;
1420 struct drm_printer p = drm_seq_file_printer(m);
1422 spin_lock(&glob->lru_lock);
1423 drm_mm_print(mm, &p);
1424 spin_unlock(&glob->lru_lock);
1425 if (ttm_pl == TTM_PL_VRAM)
1426 seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
1427 adev->mman.bdev.man[ttm_pl].size,
1428 (u64)atomic64_read(&adev->vram_usage) >> 20,
1429 (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
1433 static int ttm_pl_vram = TTM_PL_VRAM;
1434 static int ttm_pl_tt = TTM_PL_TT;
1436 static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
1437 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1438 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1439 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1440 #ifdef CONFIG_SWIOTLB
1441 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1445 static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1446 size_t size, loff_t *pos)
1448 struct amdgpu_device *adev = file_inode(f)->i_private;
1452 if (size & 0x3 || *pos & 0x3)
1456 unsigned long flags;
1459 if (*pos >= adev->mc.mc_vram_size)
1462 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1463 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1464 WREG32(mmMM_INDEX_HI, *pos >> 31);
1465 value = RREG32(mmMM_DATA);
1466 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1468 r = put_user(value, (uint32_t *)buf);
1481 static const struct file_operations amdgpu_ttm_vram_fops = {
1482 .owner = THIS_MODULE,
1483 .read = amdgpu_ttm_vram_read,
1484 .llseek = default_llseek
1487 #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1489 static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1490 size_t size, loff_t *pos)
1492 struct amdgpu_device *adev = file_inode(f)->i_private;
1497 loff_t p = *pos / PAGE_SIZE;
1498 unsigned off = *pos & ~PAGE_MASK;
1499 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1503 if (p >= adev->gart.num_cpu_pages)
1506 page = adev->gart.pages[p];
1511 r = copy_to_user(buf, ptr, cur_size);
1512 kunmap(adev->gart.pages[p]);
1514 r = clear_user(buf, cur_size);
1528 static const struct file_operations amdgpu_ttm_gtt_fops = {
1529 .owner = THIS_MODULE,
1530 .read = amdgpu_ttm_gtt_read,
1531 .llseek = default_llseek
1538 static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1540 #if defined(CONFIG_DEBUG_FS)
1543 struct drm_minor *minor = adev->ddev->primary;
1544 struct dentry *ent, *root = minor->debugfs_root;
1546 ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
1547 adev, &amdgpu_ttm_vram_fops);
1549 return PTR_ERR(ent);
1550 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1551 adev->mman.vram = ent;
1553 #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1554 ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
1555 adev, &amdgpu_ttm_gtt_fops);
1557 return PTR_ERR(ent);
1558 i_size_write(ent->d_inode, adev->mc.gtt_size);
1559 adev->mman.gtt = ent;
1562 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1564 #ifdef CONFIG_SWIOTLB
1565 if (!swiotlb_nr_tbl())
1569 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1576 static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1578 #if defined(CONFIG_DEBUG_FS)
1580 debugfs_remove(adev->mman.vram);
1581 adev->mman.vram = NULL;
1583 #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
1584 debugfs_remove(adev->mman.gtt);
1585 adev->mman.gtt = NULL;