1 // SPDX-License-Identifier: GPL-2.0-only
3 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
7 * Copyright (c) a lot of people too. Please respect their work.
9 * See MAINTAINERS file for support contact information.
12 #include <linux/module.h>
13 #include <linux/moduleparam.h>
14 #include <linux/pci.h>
15 #include <linux/netdevice.h>
16 #include <linux/etherdevice.h>
17 #include <linux/clk.h>
18 #include <linux/delay.h>
19 #include <linux/ethtool.h>
20 #include <linux/phy.h>
21 #include <linux/if_vlan.h>
22 #include <linux/crc32.h>
26 #include <linux/tcp.h>
27 #include <linux/interrupt.h>
28 #include <linux/dma-mapping.h>
29 #include <linux/pm_runtime.h>
30 #include <linux/prefetch.h>
31 #include <linux/ipv6.h>
32 #include <net/ip6_checksum.h>
35 #include "r8169_firmware.h"
37 #define MODULENAME "r8169"
39 #define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40 #define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
41 #define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42 #define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
43 #define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
44 #define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45 #define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
46 #define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
47 #define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
48 #define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
49 #define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
50 #define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
51 #define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
52 #define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
53 #define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
54 #define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
55 #define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
56 #define FIRMWARE_8168FP_3 "rtl_nic/rtl8168fp-3.fw"
57 #define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
58 #define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
59 #define FIRMWARE_8125A_3 "rtl_nic/rtl8125a-3.fw"
61 #define R8169_MSG_DEFAULT \
62 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
64 /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
65 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
66 #define MC_FILTER_LIMIT 32
68 #define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
69 #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
71 #define R8169_REGS_SIZE 256
72 #define R8169_RX_BUF_SIZE (SZ_16K - 1)
73 #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
74 #define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
75 #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
76 #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
78 #define RTL_CFG_NO_GBIT 1
80 /* write/read MMIO register */
81 #define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
82 #define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
83 #define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
84 #define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
85 #define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
86 #define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
88 #define JUMBO_4K (4*1024 - ETH_HLEN - 2)
89 #define JUMBO_6K (6*1024 - ETH_HLEN - 2)
90 #define JUMBO_7K (7*1024 - ETH_HLEN - 2)
91 #define JUMBO_9K (9*1024 - ETH_HLEN - 2)
96 } rtl_chip_infos[] = {
98 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
99 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
100 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
101 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
102 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
104 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
105 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
106 [RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e" },
107 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
108 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
109 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
110 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
111 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
112 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
113 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
114 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
115 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
116 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
117 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
118 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
119 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
120 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
121 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
122 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
123 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
124 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
125 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
126 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
127 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
128 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
129 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
130 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
131 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
132 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
133 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
134 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
135 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
136 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
137 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
138 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
139 [RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu", FIRMWARE_8168G_3},
140 [RTL_GIGA_MAC_VER_43] = {"RTL8106eus", FIRMWARE_8106E_2},
141 [RTL_GIGA_MAC_VER_44] = {"RTL8411b", FIRMWARE_8411_2 },
142 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
143 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
144 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
145 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
146 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
147 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
148 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
149 [RTL_GIGA_MAC_VER_52] = {"RTL8168fp/RTL8117", FIRMWARE_8168FP_3},
150 [RTL_GIGA_MAC_VER_60] = {"RTL8125" },
151 [RTL_GIGA_MAC_VER_61] = {"RTL8125", FIRMWARE_8125A_3},
154 static const struct pci_device_id rtl8169_pci_tbl[] = {
155 { PCI_VDEVICE(REALTEK, 0x2502) },
156 { PCI_VDEVICE(REALTEK, 0x2600) },
157 { PCI_VDEVICE(REALTEK, 0x8129) },
158 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_NO_GBIT },
159 { PCI_VDEVICE(REALTEK, 0x8161) },
160 { PCI_VDEVICE(REALTEK, 0x8167) },
161 { PCI_VDEVICE(REALTEK, 0x8168) },
162 { PCI_VDEVICE(NCUBE, 0x8168) },
163 { PCI_VDEVICE(REALTEK, 0x8169) },
164 { PCI_VENDOR_ID_DLINK, 0x4300,
165 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
166 { PCI_VDEVICE(DLINK, 0x4300) },
167 { PCI_VDEVICE(DLINK, 0x4302) },
168 { PCI_VDEVICE(AT, 0xc107) },
169 { PCI_VDEVICE(USR, 0x0116) },
170 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
171 { 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
172 { PCI_VDEVICE(REALTEK, 0x8125) },
173 { PCI_VDEVICE(REALTEK, 0x3000) },
177 MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
184 MAC0 = 0, /* Ethernet hardware address. */
186 MAR0 = 8, /* Multicast filter. */
187 CounterAddrLow = 0x10,
188 CounterAddrHigh = 0x14,
189 TxDescStartAddrLow = 0x20,
190 TxDescStartAddrHigh = 0x24,
191 TxHDescStartAddrLow = 0x28,
192 TxHDescStartAddrHigh = 0x2c,
201 #define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
202 #define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
205 #define RX128_INT_EN (1 << 15) /* 8111c and later */
206 #define RX_MULTI_EN (1 << 14) /* 8111c only */
207 #define RXCFG_FIFO_SHIFT 13
208 /* No threshold before first PCI xfer */
209 #define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
210 #define RX_EARLY_OFF (1 << 11)
211 #define RXCFG_DMA_SHIFT 8
212 /* Unlimited maximum PCI burst. */
213 #define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
220 #define PME_SIGNAL (1 << 5) /* 8168c and later */
231 #define RTL_COALESCE_MASK 0x0f
232 #define RTL_COALESCE_SHIFT 4
233 #define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
234 #define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
236 RxDescAddrLow = 0xe4,
237 RxDescAddrHigh = 0xe8,
238 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
240 #define NoEarlyTx 0x3f /* Max value : no early transmit. */
242 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
244 #define TxPacketMax (8064 >> 7)
245 #define EarlySize 0x27
248 FuncEventMask = 0xf4,
249 FuncPresetState = 0xf8,
254 FuncForceEvent = 0xfc,
257 enum rtl8168_8101_registers {
260 #define CSIAR_FLAG 0x80000000
261 #define CSIAR_WRITE_CMD 0x80000000
262 #define CSIAR_BYTE_ENABLE 0x0000f000
263 #define CSIAR_ADDR_MASK 0x00000fff
266 #define EPHYAR_FLAG 0x80000000
267 #define EPHYAR_WRITE_CMD 0x80000000
268 #define EPHYAR_REG_MASK 0x1f
269 #define EPHYAR_REG_SHIFT 16
270 #define EPHYAR_DATA_MASK 0xffff
272 #define PFM_EN (1 << 6)
273 #define TX_10M_PS_EN (1 << 7)
275 #define FIX_NAK_1 (1 << 4)
276 #define FIX_NAK_2 (1 << 3)
279 #define NOW_IS_OOB (1 << 7)
280 #define TX_EMPTY (1 << 5)
281 #define RX_EMPTY (1 << 4)
282 #define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
283 #define EN_NDP (1 << 3)
284 #define EN_OOB_RESET (1 << 2)
285 #define LINK_LIST_RDY (1 << 1)
287 #define EFUSEAR_FLAG 0x80000000
288 #define EFUSEAR_WRITE_CMD 0x80000000
289 #define EFUSEAR_READ_CMD 0x00000000
290 #define EFUSEAR_REG_MASK 0x03ff
291 #define EFUSEAR_REG_SHIFT 8
292 #define EFUSEAR_DATA_MASK 0xff
294 #define PFM_D3COLD_EN (1 << 6)
297 enum rtl8168_registers {
302 #define ERIAR_FLAG 0x80000000
303 #define ERIAR_WRITE_CMD 0x80000000
304 #define ERIAR_READ_CMD 0x00000000
305 #define ERIAR_ADDR_BYTE_ALIGN 4
306 #define ERIAR_TYPE_SHIFT 16
307 #define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
308 #define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
309 #define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
310 #define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
311 #define ERIAR_MASK_SHIFT 12
312 #define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
313 #define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
314 #define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
315 #define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
316 #define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
317 EPHY_RXER_NUM = 0x7c,
318 OCPDR = 0xb0, /* OCP GPHY access */
319 #define OCPDR_WRITE_CMD 0x80000000
320 #define OCPDR_READ_CMD 0x00000000
321 #define OCPDR_REG_MASK 0x7f
322 #define OCPDR_GPHY_REG_SHIFT 16
323 #define OCPDR_DATA_MASK 0xffff
325 #define OCPAR_FLAG 0x80000000
326 #define OCPAR_GPHY_WRITE_CMD 0x8000f060
327 #define OCPAR_GPHY_READ_CMD 0x0000f060
329 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
330 MISC = 0xf0, /* 8168e only. */
331 #define TXPLA_RST (1 << 29)
332 #define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
333 #define PWM_EN (1 << 22)
334 #define RXDV_GATED_EN (1 << 19)
335 #define EARLY_TALLY_EN (1 << 16)
338 enum rtl8125_registers {
339 IntrMask_8125 = 0x38,
340 IntrStatus_8125 = 0x3c,
345 #define RX_VLAN_INNER_8125 BIT(22)
346 #define RX_VLAN_OUTER_8125 BIT(23)
347 #define RX_VLAN_8125 (RX_VLAN_INNER_8125 | RX_VLAN_OUTER_8125)
349 #define RX_FETCH_DFLT_8125 (8 << 27)
351 enum rtl_register_content {
352 /* InterruptStatusBits */
356 TxDescUnavail = 0x0080,
378 /* TXPoll register p.5 */
379 HPQ = 0x80, /* Poll cmd on the high prio queue */
380 NPQ = 0x40, /* Poll cmd on the low prio queue */
381 FSWInt = 0x01, /* Forced software interrupt */
385 Cfg9346_Unlock = 0xc0,
390 AcceptBroadcast = 0x08,
391 AcceptMulticast = 0x04,
393 AcceptAllPhys = 0x01,
394 #define RX_CONFIG_ACCEPT_MASK 0x3f
397 TxInterFrameGapShift = 24,
398 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
400 /* Config1 register p.24 */
403 Speed_down = (1 << 4),
407 PMEnable = (1 << 0), /* Power Management Enable */
409 /* Config2 register p. 25 */
410 ClkReqEn = (1 << 7), /* Clock Request Enable */
411 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
412 PCI_Clock_66MHz = 0x01,
413 PCI_Clock_33MHz = 0x00,
415 /* Config3 register p.25 */
416 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
417 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
418 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
419 Rdy_to_L23 = (1 << 1), /* L23 Enable */
420 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
422 /* Config4 register */
423 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
425 /* Config5 register p.27 */
426 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
427 MWF = (1 << 5), /* Accept Multicast wakeup frame */
428 UWF = (1 << 4), /* Accept Unicast wakeup frame */
430 LanWake = (1 << 1), /* LanWake enable/disable */
431 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
432 ASPM_en = (1 << 0), /* ASPM enable */
435 EnableBist = (1 << 15), // 8168 8101
436 Mac_dbgo_oe = (1 << 14), // 8168 8101
437 EnAnaPLL = (1 << 14), // 8169
438 Normal_mode = (1 << 13), // unused
439 Force_half_dup = (1 << 12), // 8168 8101
440 Force_rxflow_en = (1 << 11), // 8168 8101
441 Force_txflow_en = (1 << 10), // 8168 8101
442 Cxpl_dbg_sel = (1 << 9), // 8168 8101
443 ASF = (1 << 8), // 8168 8101
444 PktCntrDisable = (1 << 7), // 8168 8101
445 Mac_dbgo_sel = 0x001c, // 8168
450 #define INTT_MASK GENMASK(1, 0)
451 #define CPCMD_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
453 /* rtl8169_PHYstatus */
463 /* ResetCounterCommand */
466 /* DumpCounterCommand */
469 /* magic enable v2 */
470 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
474 /* First doubleword. */
475 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
476 RingEnd = (1 << 30), /* End of descriptor ring */
477 FirstFrag = (1 << 29), /* First segment of a packet */
478 LastFrag = (1 << 28), /* Final segment of a packet */
482 enum rtl_tx_desc_bit {
483 /* First doubleword. */
484 TD_LSO = (1 << 27), /* Large Send Offload */
485 #define TD_MSS_MAX 0x07ffu /* MSS value */
487 /* Second doubleword. */
488 TxVlanTag = (1 << 17), /* Add VLAN tag */
491 /* 8169, 8168b and 810x except 8102e. */
492 enum rtl_tx_desc_bit_0 {
493 /* First doubleword. */
494 #define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
495 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
496 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
497 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
500 /* 8102e, 8168c and beyond. */
501 enum rtl_tx_desc_bit_1 {
502 /* First doubleword. */
503 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
504 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
505 #define GTTCPHO_SHIFT 18
506 #define GTTCPHO_MAX 0x7f
508 /* Second doubleword. */
509 #define TCPHO_SHIFT 18
510 #define TCPHO_MAX 0x3ff
511 #define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
512 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
513 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
514 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
515 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
518 enum rtl_rx_desc_bit {
520 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
521 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
523 #define RxProtoUDP (PID1)
524 #define RxProtoTCP (PID0)
525 #define RxProtoIP (PID1 | PID0)
526 #define RxProtoMask RxProtoIP
528 IPFail = (1 << 16), /* IP checksum failed */
529 UDPFail = (1 << 15), /* UDP/IP checksum failed */
530 TCPFail = (1 << 14), /* TCP/IP checksum failed */
531 RxVlanTag = (1 << 16), /* VLAN tag available */
534 #define RsvdMask 0x3fffc000
536 #define RTL_GSO_MAX_SIZE_V1 32000
537 #define RTL_GSO_MAX_SEGS_V1 24
538 #define RTL_GSO_MAX_SIZE_V2 64000
539 #define RTL_GSO_MAX_SEGS_V2 64
558 struct rtl8169_counters {
565 __le32 tx_one_collision;
566 __le32 tx_multi_collision;
574 struct rtl8169_tc_offsets {
577 __le32 tx_multi_collision;
582 RTL_FLAG_TASK_ENABLED = 0,
583 RTL_FLAG_TASK_RESET_PENDING,
587 struct rtl8169_stats {
590 struct u64_stats_sync syncp;
593 struct rtl8169_private {
594 void __iomem *mmio_addr; /* memory map physical address */
595 struct pci_dev *pci_dev;
596 struct net_device *dev;
597 struct phy_device *phydev;
598 struct napi_struct napi;
600 enum mac_version mac_version;
601 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
602 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
604 struct rtl8169_stats rx_stats;
605 struct rtl8169_stats tx_stats;
606 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
607 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
608 dma_addr_t TxPhyAddr;
609 dma_addr_t RxPhyAddr;
610 struct page *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
611 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
617 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
619 struct work_struct work;
622 unsigned irq_enabled:1;
623 unsigned supports_gmii:1;
624 unsigned aspm_manageable:1;
625 dma_addr_t counters_phys_addr;
626 struct rtl8169_counters *counters;
627 struct rtl8169_tc_offsets tc_offset;
632 struct rtl_fw *rtl_fw;
637 typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
640 MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
641 module_param_named(debug, debug.msg_enable, int, 0);
642 MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
643 MODULE_SOFTDEP("pre: realtek");
644 MODULE_LICENSE("GPL");
645 MODULE_FIRMWARE(FIRMWARE_8168D_1);
646 MODULE_FIRMWARE(FIRMWARE_8168D_2);
647 MODULE_FIRMWARE(FIRMWARE_8168E_1);
648 MODULE_FIRMWARE(FIRMWARE_8168E_2);
649 MODULE_FIRMWARE(FIRMWARE_8168E_3);
650 MODULE_FIRMWARE(FIRMWARE_8105E_1);
651 MODULE_FIRMWARE(FIRMWARE_8168F_1);
652 MODULE_FIRMWARE(FIRMWARE_8168F_2);
653 MODULE_FIRMWARE(FIRMWARE_8402_1);
654 MODULE_FIRMWARE(FIRMWARE_8411_1);
655 MODULE_FIRMWARE(FIRMWARE_8411_2);
656 MODULE_FIRMWARE(FIRMWARE_8106E_1);
657 MODULE_FIRMWARE(FIRMWARE_8106E_2);
658 MODULE_FIRMWARE(FIRMWARE_8168G_2);
659 MODULE_FIRMWARE(FIRMWARE_8168G_3);
660 MODULE_FIRMWARE(FIRMWARE_8168H_1);
661 MODULE_FIRMWARE(FIRMWARE_8168H_2);
662 MODULE_FIRMWARE(FIRMWARE_8168FP_3);
663 MODULE_FIRMWARE(FIRMWARE_8107E_1);
664 MODULE_FIRMWARE(FIRMWARE_8107E_2);
665 MODULE_FIRMWARE(FIRMWARE_8125A_3);
667 static inline struct device *tp_to_dev(struct rtl8169_private *tp)
669 return &tp->pci_dev->dev;
672 static void rtl_lock_work(struct rtl8169_private *tp)
674 mutex_lock(&tp->wk.mutex);
677 static void rtl_unlock_work(struct rtl8169_private *tp)
679 mutex_unlock(&tp->wk.mutex);
682 static void rtl_lock_config_regs(struct rtl8169_private *tp)
684 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
687 static void rtl_unlock_config_regs(struct rtl8169_private *tp)
689 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
692 static bool rtl_is_8125(struct rtl8169_private *tp)
694 return tp->mac_version >= RTL_GIGA_MAC_VER_60;
697 static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
699 return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
700 tp->mac_version != RTL_GIGA_MAC_VER_39 &&
701 tp->mac_version <= RTL_GIGA_MAC_VER_52;
704 static bool rtl_supports_eee(struct rtl8169_private *tp)
706 return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
707 tp->mac_version != RTL_GIGA_MAC_VER_37 &&
708 tp->mac_version != RTL_GIGA_MAC_VER_39;
711 static void rtl_read_mac_from_reg(struct rtl8169_private *tp, u8 *mac, int reg)
715 for (i = 0; i < ETH_ALEN; i++)
716 mac[i] = RTL_R8(tp, reg + i);
720 bool (*check)(struct rtl8169_private *);
724 static void rtl_udelay(unsigned int d)
729 static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
730 void (*delay)(unsigned int), unsigned int d, int n,
735 for (i = 0; i < n; i++) {
736 if (c->check(tp) == high)
740 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
741 c->msg, !high, n, d);
745 static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
746 const struct rtl_cond *c,
747 unsigned int d, int n)
749 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
752 static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
753 const struct rtl_cond *c,
754 unsigned int d, int n)
756 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
759 static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
760 const struct rtl_cond *c,
761 unsigned int d, int n)
763 return rtl_loop_wait(tp, c, msleep, d, n, true);
766 static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
767 const struct rtl_cond *c,
768 unsigned int d, int n)
770 return rtl_loop_wait(tp, c, msleep, d, n, false);
773 #define DECLARE_RTL_COND(name) \
774 static bool name ## _check(struct rtl8169_private *); \
776 static const struct rtl_cond name = { \
777 .check = name ## _check, \
781 static bool name ## _check(struct rtl8169_private *tp)
783 static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
785 if (reg & 0xffff0001) {
786 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
792 DECLARE_RTL_COND(rtl_ocp_gphy_cond)
794 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
797 static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
799 if (rtl_ocp_reg_failure(tp, reg))
802 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
804 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
807 static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
809 if (rtl_ocp_reg_failure(tp, reg))
812 RTL_W32(tp, GPHY_OCP, reg << 15);
814 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
815 (RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
818 static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
820 if (rtl_ocp_reg_failure(tp, reg))
823 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
826 static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
828 if (rtl_ocp_reg_failure(tp, reg))
831 RTL_W32(tp, OCPDR, reg << 15);
833 return RTL_R32(tp, OCPDR);
836 static void r8168_mac_ocp_modify(struct rtl8169_private *tp, u32 reg, u16 mask,
839 u16 data = r8168_mac_ocp_read(tp, reg);
841 r8168_mac_ocp_write(tp, reg, (data & ~mask) | set);
844 #define OCP_STD_PHY_BASE 0xa400
846 static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
849 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
853 if (tp->ocp_base != OCP_STD_PHY_BASE)
856 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
859 static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
862 return tp->ocp_base == OCP_STD_PHY_BASE ? 0 : tp->ocp_base >> 4;
864 if (tp->ocp_base != OCP_STD_PHY_BASE)
867 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
870 static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
873 tp->ocp_base = value << 4;
877 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
880 static int mac_mcu_read(struct rtl8169_private *tp, int reg)
882 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
885 DECLARE_RTL_COND(rtl_phyar_cond)
887 return RTL_R32(tp, PHYAR) & 0x80000000;
890 static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
892 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
894 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
896 * According to hardware specs a 20us delay is required after write
897 * complete indication, but before sending next command.
902 static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
906 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
908 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
909 RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
912 * According to hardware specs a 20us delay is required after read
913 * complete indication, but before sending next command.
920 DECLARE_RTL_COND(rtl_ocpar_cond)
922 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
925 static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
927 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
928 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
929 RTL_W32(tp, EPHY_RXER_NUM, 0);
931 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
934 static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
936 r8168dp_1_mdio_access(tp, reg,
937 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
940 static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
942 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
945 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
946 RTL_W32(tp, EPHY_RXER_NUM, 0);
948 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
949 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
952 #define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
954 static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
956 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
959 static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
961 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
964 static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
966 r8168dp_2_mdio_start(tp);
968 r8169_mdio_write(tp, reg, value);
970 r8168dp_2_mdio_stop(tp);
973 static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
977 /* Work around issue with chip reporting wrong PHY ID */
978 if (reg == MII_PHYSID2)
981 r8168dp_2_mdio_start(tp);
983 value = r8169_mdio_read(tp, reg);
985 r8168dp_2_mdio_stop(tp);
990 static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
992 switch (tp->mac_version) {
993 case RTL_GIGA_MAC_VER_27:
994 r8168dp_1_mdio_write(tp, location, val);
996 case RTL_GIGA_MAC_VER_28:
997 case RTL_GIGA_MAC_VER_31:
998 r8168dp_2_mdio_write(tp, location, val);
1000 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61:
1001 r8168g_mdio_write(tp, location, val);
1004 r8169_mdio_write(tp, location, val);
1009 static int rtl_readphy(struct rtl8169_private *tp, int location)
1011 switch (tp->mac_version) {
1012 case RTL_GIGA_MAC_VER_27:
1013 return r8168dp_1_mdio_read(tp, location);
1014 case RTL_GIGA_MAC_VER_28:
1015 case RTL_GIGA_MAC_VER_31:
1016 return r8168dp_2_mdio_read(tp, location);
1017 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61:
1018 return r8168g_mdio_read(tp, location);
1020 return r8169_mdio_read(tp, location);
1024 DECLARE_RTL_COND(rtl_ephyar_cond)
1026 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
1029 static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
1031 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
1032 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1034 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1039 static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
1041 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1043 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
1044 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
1047 DECLARE_RTL_COND(rtl_eriar_cond)
1049 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
1052 static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1055 BUG_ON((addr & 3) || (mask == 0));
1056 RTL_W32(tp, ERIDR, val);
1057 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
1059 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
1062 static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1065 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1068 static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
1070 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
1072 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
1073 RTL_R32(tp, ERIDR) : ~0;
1076 static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1078 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1081 static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
1086 val = rtl_eri_read(tp, addr);
1087 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
1090 static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1093 rtl_w0w1_eri(tp, addr, mask, p, 0);
1096 static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1099 rtl_w0w1_eri(tp, addr, mask, 0, m);
1102 static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1104 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
1105 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
1106 RTL_R32(tp, OCPDR) : ~0;
1109 static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1111 return _rtl_eri_read(tp, reg, ERIAR_OOB);
1114 static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1117 RTL_W32(tp, OCPDR, data);
1118 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
1119 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1122 static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1125 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1129 static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
1131 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
1133 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
1136 #define OOB_CMD_RESET 0x00
1137 #define OOB_CMD_DRIVER_START 0x05
1138 #define OOB_CMD_DRIVER_STOP 0x06
1140 static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1142 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1145 DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
1149 reg = rtl8168_get_ocp_reg(tp);
1151 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
1154 DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1156 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1159 DECLARE_RTL_COND(rtl_ocp_tx_cond)
1161 return RTL_R8(tp, IBISR0) & 0x20;
1164 static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1166 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
1167 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
1168 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1169 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
1172 static void rtl8168dp_driver_start(struct rtl8169_private *tp)
1174 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1175 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
1178 static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1180 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1181 r8168ep_ocp_write(tp, 0x01, 0x30,
1182 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
1183 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1186 static void rtl8168_driver_start(struct rtl8169_private *tp)
1188 switch (tp->mac_version) {
1189 case RTL_GIGA_MAC_VER_27:
1190 case RTL_GIGA_MAC_VER_28:
1191 case RTL_GIGA_MAC_VER_31:
1192 rtl8168dp_driver_start(tp);
1194 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
1195 rtl8168ep_driver_start(tp);
1203 static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1205 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1206 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
1209 static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1211 rtl8168ep_stop_cmac(tp);
1212 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1213 r8168ep_ocp_write(tp, 0x01, 0x30,
1214 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
1215 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1218 static void rtl8168_driver_stop(struct rtl8169_private *tp)
1220 switch (tp->mac_version) {
1221 case RTL_GIGA_MAC_VER_27:
1222 case RTL_GIGA_MAC_VER_28:
1223 case RTL_GIGA_MAC_VER_31:
1224 rtl8168dp_driver_stop(tp);
1226 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
1227 rtl8168ep_driver_stop(tp);
1235 static bool r8168dp_check_dash(struct rtl8169_private *tp)
1237 u16 reg = rtl8168_get_ocp_reg(tp);
1239 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
1242 static bool r8168ep_check_dash(struct rtl8169_private *tp)
1244 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
1247 static bool r8168_check_dash(struct rtl8169_private *tp)
1249 switch (tp->mac_version) {
1250 case RTL_GIGA_MAC_VER_27:
1251 case RTL_GIGA_MAC_VER_28:
1252 case RTL_GIGA_MAC_VER_31:
1253 return r8168dp_check_dash(tp);
1254 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
1255 return r8168ep_check_dash(tp);
1261 static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1263 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1264 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1267 DECLARE_RTL_COND(rtl_efusear_cond)
1269 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
1272 u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
1274 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
1276 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
1277 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
1280 static u32 rtl_get_events(struct rtl8169_private *tp)
1282 if (rtl_is_8125(tp))
1283 return RTL_R32(tp, IntrStatus_8125);
1285 return RTL_R16(tp, IntrStatus);
1288 static void rtl_ack_events(struct rtl8169_private *tp, u32 bits)
1290 if (rtl_is_8125(tp))
1291 RTL_W32(tp, IntrStatus_8125, bits);
1293 RTL_W16(tp, IntrStatus, bits);
1296 static void rtl_irq_disable(struct rtl8169_private *tp)
1298 if (rtl_is_8125(tp))
1299 RTL_W32(tp, IntrMask_8125, 0);
1301 RTL_W16(tp, IntrMask, 0);
1302 tp->irq_enabled = 0;
1305 #define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1306 #define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1307 #define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1309 static void rtl_irq_enable(struct rtl8169_private *tp)
1311 tp->irq_enabled = 1;
1312 if (rtl_is_8125(tp))
1313 RTL_W32(tp, IntrMask_8125, tp->irq_mask);
1315 RTL_W16(tp, IntrMask, tp->irq_mask);
1318 static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
1320 rtl_irq_disable(tp);
1321 rtl_ack_events(tp, 0xffffffff);
1323 RTL_R8(tp, ChipCmd);
1326 static void rtl_link_chg_patch(struct rtl8169_private *tp)
1328 struct net_device *dev = tp->dev;
1329 struct phy_device *phydev = tp->phydev;
1331 if (!netif_running(dev))
1334 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1335 tp->mac_version == RTL_GIGA_MAC_VER_38) {
1336 if (phydev->speed == SPEED_1000) {
1337 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1338 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1339 } else if (phydev->speed == SPEED_100) {
1340 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1341 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1343 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1344 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
1346 rtl_reset_packet_filter(tp);
1347 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1348 tp->mac_version == RTL_GIGA_MAC_VER_36) {
1349 if (phydev->speed == SPEED_1000) {
1350 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1351 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
1353 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1354 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
1356 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
1357 if (phydev->speed == SPEED_10) {
1358 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1359 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
1361 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
1366 #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1368 static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1370 struct rtl8169_private *tp = netdev_priv(dev);
1373 wol->supported = WAKE_ANY;
1374 wol->wolopts = tp->saved_wolopts;
1375 rtl_unlock_work(tp);
1378 static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
1380 static const struct {
1385 { WAKE_PHY, Config3, LinkUp },
1386 { WAKE_UCAST, Config5, UWF },
1387 { WAKE_BCAST, Config5, BWF },
1388 { WAKE_MCAST, Config5, MWF },
1389 { WAKE_ANY, Config5, LanWake },
1390 { WAKE_MAGIC, Config3, MagicPacket }
1392 unsigned int i, tmp = ARRAY_SIZE(cfg);
1395 rtl_unlock_config_regs(tp);
1397 if (rtl_is_8168evl_up(tp)) {
1399 if (wolopts & WAKE_MAGIC)
1400 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1403 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1405 } else if (rtl_is_8125(tp)) {
1407 if (wolopts & WAKE_MAGIC)
1408 r8168_mac_ocp_modify(tp, 0xc0b6, 0, BIT(0));
1410 r8168_mac_ocp_modify(tp, 0xc0b6, BIT(0), 0);
1413 for (i = 0; i < tmp; i++) {
1414 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
1415 if (wolopts & cfg[i].opt)
1416 options |= cfg[i].mask;
1417 RTL_W8(tp, cfg[i].reg, options);
1420 switch (tp->mac_version) {
1421 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
1422 options = RTL_R8(tp, Config1) & ~PMEnable;
1424 options |= PMEnable;
1425 RTL_W8(tp, Config1, options);
1427 case RTL_GIGA_MAC_VER_34:
1428 case RTL_GIGA_MAC_VER_37:
1429 case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_52:
1430 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
1432 options |= PME_SIGNAL;
1433 RTL_W8(tp, Config2, options);
1439 rtl_lock_config_regs(tp);
1441 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
1442 tp->dev->wol_enabled = wolopts ? 1 : 0;
1445 static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1447 struct rtl8169_private *tp = netdev_priv(dev);
1448 struct device *d = tp_to_dev(tp);
1450 if (wol->wolopts & ~WAKE_ANY)
1453 pm_runtime_get_noresume(d);
1457 tp->saved_wolopts = wol->wolopts;
1459 if (pm_runtime_active(d))
1460 __rtl8169_set_wol(tp, tp->saved_wolopts);
1462 rtl_unlock_work(tp);
1464 pm_runtime_put_noidle(d);
1469 static void rtl8169_get_drvinfo(struct net_device *dev,
1470 struct ethtool_drvinfo *info)
1472 struct rtl8169_private *tp = netdev_priv(dev);
1473 struct rtl_fw *rtl_fw = tp->rtl_fw;
1475 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1476 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
1477 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
1479 strlcpy(info->fw_version, rtl_fw->version,
1480 sizeof(info->fw_version));
1483 static int rtl8169_get_regs_len(struct net_device *dev)
1485 return R8169_REGS_SIZE;
1488 static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1489 netdev_features_t features)
1491 struct rtl8169_private *tp = netdev_priv(dev);
1493 if (dev->mtu > TD_MSS_MAX)
1494 features &= ~NETIF_F_ALL_TSO;
1496 if (dev->mtu > ETH_DATA_LEN &&
1497 tp->mac_version > RTL_GIGA_MAC_VER_06)
1498 features &= ~(NETIF_F_CSUM_MASK | NETIF_F_ALL_TSO);
1503 static int rtl8169_set_features(struct net_device *dev,
1504 netdev_features_t features)
1506 struct rtl8169_private *tp = netdev_priv(dev);
1511 rx_config = RTL_R32(tp, RxConfig);
1512 if (features & NETIF_F_RXALL)
1513 rx_config |= (AcceptErr | AcceptRunt);
1515 rx_config &= ~(AcceptErr | AcceptRunt);
1517 if (rtl_is_8125(tp)) {
1518 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1519 rx_config |= RX_VLAN_8125;
1521 rx_config &= ~RX_VLAN_8125;
1524 RTL_W32(tp, RxConfig, rx_config);
1526 if (features & NETIF_F_RXCSUM)
1527 tp->cp_cmd |= RxChkSum;
1529 tp->cp_cmd &= ~RxChkSum;
1531 if (!rtl_is_8125(tp)) {
1532 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1533 tp->cp_cmd |= RxVlan;
1535 tp->cp_cmd &= ~RxVlan;
1538 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1539 RTL_R16(tp, CPlusCmd);
1541 rtl_unlock_work(tp);
1546 static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
1548 return (skb_vlan_tag_present(skb)) ?
1549 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
1552 static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
1554 u32 opts2 = le32_to_cpu(desc->opts2);
1556 if (opts2 & RxVlanTag)
1557 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
1560 static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1563 struct rtl8169_private *tp = netdev_priv(dev);
1564 u32 __iomem *data = tp->mmio_addr;
1569 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1570 memcpy_fromio(dw++, data++, 4);
1571 rtl_unlock_work(tp);
1574 static u32 rtl8169_get_msglevel(struct net_device *dev)
1576 struct rtl8169_private *tp = netdev_priv(dev);
1578 return tp->msg_enable;
1581 static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1583 struct rtl8169_private *tp = netdev_priv(dev);
1585 tp->msg_enable = value;
1588 static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1595 "tx_single_collisions",
1596 "tx_multi_collisions",
1604 static int rtl8169_get_sset_count(struct net_device *dev, int sset)
1608 return ARRAY_SIZE(rtl8169_gstrings);
1614 DECLARE_RTL_COND(rtl_counters_cond)
1616 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
1619 static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
1621 dma_addr_t paddr = tp->counters_phys_addr;
1624 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1625 RTL_R32(tp, CounterAddrHigh);
1626 cmd = (u64)paddr & DMA_BIT_MASK(32);
1627 RTL_W32(tp, CounterAddrLow, cmd);
1628 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
1630 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
1633 static bool rtl8169_reset_counters(struct rtl8169_private *tp)
1636 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1639 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1642 return rtl8169_do_counters(tp, CounterReset);
1645 static bool rtl8169_update_counters(struct rtl8169_private *tp)
1647 u8 val = RTL_R8(tp, ChipCmd);
1650 * Some chips are unable to dump tally counters when the receiver
1651 * is disabled. If 0xff chip may be in a PCI power-save state.
1653 if (!(val & CmdRxEnb) || val == 0xff)
1656 return rtl8169_do_counters(tp, CounterDump);
1659 static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
1661 struct rtl8169_counters *counters = tp->counters;
1665 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1666 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1667 * reset by a power cycle, while the counter values collected by the
1668 * driver are reset at every driver unload/load cycle.
1670 * To make sure the HW values returned by @get_stats64 match the SW
1671 * values, we collect the initial values at first open(*) and use them
1672 * as offsets to normalize the values returned by @get_stats64.
1674 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1675 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1676 * set at open time by rtl_hw_start.
1679 if (tp->tc_offset.inited)
1682 /* If both, reset and update fail, propagate to caller. */
1683 if (rtl8169_reset_counters(tp))
1686 if (rtl8169_update_counters(tp))
1689 tp->tc_offset.tx_errors = counters->tx_errors;
1690 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1691 tp->tc_offset.tx_aborted = counters->tx_aborted;
1692 tp->tc_offset.inited = true;
1697 static void rtl8169_get_ethtool_stats(struct net_device *dev,
1698 struct ethtool_stats *stats, u64 *data)
1700 struct rtl8169_private *tp = netdev_priv(dev);
1701 struct device *d = tp_to_dev(tp);
1702 struct rtl8169_counters *counters = tp->counters;
1706 pm_runtime_get_noresume(d);
1708 if (pm_runtime_active(d))
1709 rtl8169_update_counters(tp);
1711 pm_runtime_put_noidle(d);
1713 data[0] = le64_to_cpu(counters->tx_packets);
1714 data[1] = le64_to_cpu(counters->rx_packets);
1715 data[2] = le64_to_cpu(counters->tx_errors);
1716 data[3] = le32_to_cpu(counters->rx_errors);
1717 data[4] = le16_to_cpu(counters->rx_missed);
1718 data[5] = le16_to_cpu(counters->align_errors);
1719 data[6] = le32_to_cpu(counters->tx_one_collision);
1720 data[7] = le32_to_cpu(counters->tx_multi_collision);
1721 data[8] = le64_to_cpu(counters->rx_unicast);
1722 data[9] = le64_to_cpu(counters->rx_broadcast);
1723 data[10] = le32_to_cpu(counters->rx_multicast);
1724 data[11] = le16_to_cpu(counters->tx_aborted);
1725 data[12] = le16_to_cpu(counters->tx_underun);
1728 static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1732 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1738 * Interrupt coalescing
1740 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1741 * > 8169, 8168 and 810x line of chipsets
1743 * 8169, 8168, and 8136(810x) serial chipsets support it.
1745 * > 2 - the Tx timer unit at gigabit speed
1747 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1748 * (0xe0) bit 1 and bit 0.
1751 * bit[1:0] \ speed 1000M 100M 10M
1752 * 0 0 320ns 2.56us 40.96us
1753 * 0 1 2.56us 20.48us 327.7us
1754 * 1 0 5.12us 40.96us 655.4us
1755 * 1 1 10.24us 81.92us 1.31ms
1758 * bit[1:0] \ speed 1000M 100M 10M
1759 * 0 0 5us 2.56us 40.96us
1760 * 0 1 40us 20.48us 327.7us
1761 * 1 0 80us 40.96us 655.4us
1762 * 1 1 160us 81.92us 1.31ms
1765 /* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1766 struct rtl_coalesce_scale {
1771 /* rx/tx scale factors for all CPlusCmd[0:1] cases */
1772 struct rtl_coalesce_info {
1774 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1777 /* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1778 #define rxtx_x1822(r, t) { \
1781 {{(r)*8*2, (t)*8*2}}, \
1782 {{(r)*8*2*2, (t)*8*2*2}}, \
1784 static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1785 /* speed delays: rx00 tx00 */
1786 { SPEED_10, rxtx_x1822(40960, 40960) },
1787 { SPEED_100, rxtx_x1822( 2560, 2560) },
1788 { SPEED_1000, rxtx_x1822( 320, 320) },
1792 static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1793 /* speed delays: rx00 tx00 */
1794 { SPEED_10, rxtx_x1822(40960, 40960) },
1795 { SPEED_100, rxtx_x1822( 2560, 2560) },
1796 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1801 /* get rx/tx scale vector corresponding to current speed */
1802 static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1804 struct rtl8169_private *tp = netdev_priv(dev);
1805 const struct rtl_coalesce_info *ci;
1807 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1808 ci = rtl_coalesce_info_8169;
1810 ci = rtl_coalesce_info_8168_8136;
1812 for (; ci->speed; ci++) {
1813 if (tp->phydev->speed == ci->speed)
1817 return ERR_PTR(-ELNRNG);
1820 static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1822 struct rtl8169_private *tp = netdev_priv(dev);
1823 const struct rtl_coalesce_info *ci;
1824 const struct rtl_coalesce_scale *scale;
1828 } coal_settings [] = {
1829 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1830 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1831 }, *p = coal_settings;
1835 if (rtl_is_8125(tp))
1838 memset(ec, 0, sizeof(*ec));
1840 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1841 ci = rtl_coalesce_info(dev);
1845 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
1847 /* read IntrMitigate and adjust according to scale */
1848 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
1849 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1850 w >>= RTL_COALESCE_SHIFT;
1851 *p->usecs = w & RTL_COALESCE_MASK;
1854 for (i = 0; i < 2; i++) {
1855 p = coal_settings + i;
1856 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1859 * ethtool_coalesce says it is illegal to set both usecs and
1862 if (!*p->usecs && !*p->max_frames)
1869 /* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1870 static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1871 struct net_device *dev, u32 nsec, u16 *cp01)
1873 const struct rtl_coalesce_info *ci;
1876 ci = rtl_coalesce_info(dev);
1878 return ERR_CAST(ci);
1880 for (i = 0; i < 4; i++) {
1881 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1882 ci->scalev[i].nsecs[1]);
1883 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1885 return &ci->scalev[i];
1889 return ERR_PTR(-EINVAL);
1892 static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1894 struct rtl8169_private *tp = netdev_priv(dev);
1895 const struct rtl_coalesce_scale *scale;
1899 } coal_settings [] = {
1900 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1901 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1902 }, *p = coal_settings;
1906 if (rtl_is_8125(tp))
1909 scale = rtl_coalesce_choose_scale(dev,
1910 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1912 return PTR_ERR(scale);
1914 for (i = 0; i < 2; i++, p++) {
1918 * accept max_frames=1 we returned in rtl_get_coalesce.
1919 * accept it not only when usecs=0 because of e.g. the following scenario:
1921 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1922 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1923 * - then user does `ethtool -C eth0 rx-usecs 100`
1925 * since ethtool sends to kernel whole ethtool_coalesce
1926 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1927 * we'll reject it below in `frames % 4 != 0`.
1929 if (p->frames == 1) {
1933 units = p->usecs * 1000 / scale->nsecs[i];
1934 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1937 w <<= RTL_COALESCE_SHIFT;
1939 w <<= RTL_COALESCE_SHIFT;
1940 w |= p->frames >> 2;
1945 RTL_W16(tp, IntrMitigate, swab16(w));
1947 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
1948 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1949 RTL_R16(tp, CPlusCmd);
1951 rtl_unlock_work(tp);
1956 static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
1958 struct rtl8169_private *tp = netdev_priv(dev);
1959 struct device *d = tp_to_dev(tp);
1962 if (!rtl_supports_eee(tp))
1965 pm_runtime_get_noresume(d);
1967 if (!pm_runtime_active(d)) {
1970 ret = phy_ethtool_get_eee(tp->phydev, data);
1973 pm_runtime_put_noidle(d);
1978 static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
1980 struct rtl8169_private *tp = netdev_priv(dev);
1981 struct device *d = tp_to_dev(tp);
1984 if (!rtl_supports_eee(tp))
1987 pm_runtime_get_noresume(d);
1989 if (!pm_runtime_active(d)) {
1994 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
1995 dev->phydev->duplex != DUPLEX_FULL) {
1996 ret = -EPROTONOSUPPORT;
2000 ret = phy_ethtool_set_eee(tp->phydev, data);
2003 tp->eee_adv = phy_read_mmd(dev->phydev, MDIO_MMD_AN,
2006 pm_runtime_put_noidle(d);
2010 static const struct ethtool_ops rtl8169_ethtool_ops = {
2011 .get_drvinfo = rtl8169_get_drvinfo,
2012 .get_regs_len = rtl8169_get_regs_len,
2013 .get_link = ethtool_op_get_link,
2014 .get_coalesce = rtl_get_coalesce,
2015 .set_coalesce = rtl_set_coalesce,
2016 .get_msglevel = rtl8169_get_msglevel,
2017 .set_msglevel = rtl8169_set_msglevel,
2018 .get_regs = rtl8169_get_regs,
2019 .get_wol = rtl8169_get_wol,
2020 .set_wol = rtl8169_set_wol,
2021 .get_strings = rtl8169_get_strings,
2022 .get_sset_count = rtl8169_get_sset_count,
2023 .get_ethtool_stats = rtl8169_get_ethtool_stats,
2024 .get_ts_info = ethtool_op_get_ts_info,
2025 .nway_reset = phy_ethtool_nway_reset,
2026 .get_eee = rtl8169_get_eee,
2027 .set_eee = rtl8169_set_eee,
2028 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2029 .set_link_ksettings = phy_ethtool_set_link_ksettings,
2032 static void rtl_enable_eee(struct rtl8169_private *tp)
2034 struct phy_device *phydev = tp->phydev;
2037 /* respect EEE advertisement the user may have set */
2038 if (tp->eee_adv >= 0)
2041 adv = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
2044 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, adv);
2047 static void rtl8169_get_mac_version(struct rtl8169_private *tp)
2050 * The driver currently handles the 8168Bf and the 8168Be identically
2051 * but they can be identified more specifically through the test below
2054 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
2056 * Same thing for the 8101Eb and the 8101Ec:
2058 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
2060 static const struct rtl_mac_info {
2066 { 0x7cf, 0x608, RTL_GIGA_MAC_VER_60 },
2067 { 0x7c8, 0x608, RTL_GIGA_MAC_VER_61 },
2070 { 0x7cf, 0x54a, RTL_GIGA_MAC_VER_52 },
2072 /* 8168EP family. */
2073 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2074 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2075 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
2078 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2079 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
2082 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2083 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2084 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2085 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
2088 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2089 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2090 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
2093 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2094 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2095 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
2098 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2099 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
2101 /* 8168DP family. */
2102 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2103 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2104 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
2107 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2108 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2109 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2110 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2111 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2112 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2113 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
2116 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2117 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2118 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
2121 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2122 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2123 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2124 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2125 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2126 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2127 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2128 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2129 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2130 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2131 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2132 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2133 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2134 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
2135 /* FIXME: where did these entries come from ? -- FR */
2136 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2137 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
2140 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2141 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2142 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2143 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2144 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
2147 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
2149 const struct rtl_mac_info *p = mac_info;
2150 u16 reg = RTL_R32(tp, TxConfig) >> 20;
2152 while ((reg & p->mask) != p->val)
2154 tp->mac_version = p->mac_version;
2156 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2157 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
2158 } else if (!tp->supports_gmii) {
2159 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2160 tp->mac_version = RTL_GIGA_MAC_VER_43;
2161 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2162 tp->mac_version = RTL_GIGA_MAC_VER_47;
2163 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2164 tp->mac_version = RTL_GIGA_MAC_VER_48;
2168 static void rtl_release_firmware(struct rtl8169_private *tp)
2171 rtl_fw_release_firmware(tp->rtl_fw);
2177 void r8169_apply_firmware(struct rtl8169_private *tp)
2179 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */
2181 rtl_fw_write_firmware(tp, tp->rtl_fw);
2184 static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2186 /* Adjust EEE LED frequency */
2187 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2188 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2190 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
2193 static void rtl8125_config_eee_mac(struct rtl8169_private *tp)
2195 r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0));
2196 r8168_mac_ocp_modify(tp, 0xeb62, 0, BIT(2) | BIT(1));
2199 static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
2202 addr[0] | (addr[1] << 8),
2203 addr[2] | (addr[3] << 8),
2204 addr[4] | (addr[5] << 8)
2207 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
2208 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
2209 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
2210 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
2213 u16 rtl8168h_2_get_adc_bias_ioffset(struct rtl8169_private *tp)
2215 u16 data1, data2, ioffset;
2217 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
2218 data1 = r8168_mac_ocp_read(tp, 0xdd02);
2219 data2 = r8168_mac_ocp_read(tp, 0xdd00);
2221 ioffset = (data2 >> 1) & 0x7ff8;
2222 ioffset |= data2 & 0x0007;
2229 static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
2231 if (!test_and_set_bit(flag, tp->wk.flags))
2232 schedule_work(&tp->wk.work);
2235 static void rtl8169_init_phy(struct rtl8169_private *tp)
2237 r8169_hw_phy_config(tp, tp->phydev, tp->mac_version);
2239 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
2240 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
2241 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
2242 /* set undocumented MAC Reg C+CR Offset 0x82h */
2243 RTL_W8(tp, 0x82, 0x01);
2246 if (tp->mac_version == RTL_GIGA_MAC_VER_05 &&
2247 tp->pci_dev->subsystem_vendor == PCI_VENDOR_ID_GIGABYTE &&
2248 tp->pci_dev->subsystem_device == 0xe000)
2249 phy_write_paged(tp->phydev, 0x0001, 0x10, 0xf01b);
2251 /* We may have called phy_speed_down before */
2252 phy_speed_up(tp->phydev);
2254 if (rtl_supports_eee(tp))
2257 genphy_soft_reset(tp->phydev);
2260 static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
2264 rtl_unlock_config_regs(tp);
2266 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
2269 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
2272 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
2273 rtl_rar_exgmac_set(tp, addr);
2275 rtl_lock_config_regs(tp);
2277 rtl_unlock_work(tp);
2280 static int rtl_set_mac_address(struct net_device *dev, void *p)
2282 struct rtl8169_private *tp = netdev_priv(dev);
2283 struct device *d = tp_to_dev(tp);
2286 ret = eth_mac_addr(dev, p);
2290 pm_runtime_get_noresume(d);
2292 if (pm_runtime_active(d))
2293 rtl_rar_set(tp, dev->dev_addr);
2295 pm_runtime_put_noidle(d);
2300 static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
2302 switch (tp->mac_version) {
2303 case RTL_GIGA_MAC_VER_25:
2304 case RTL_GIGA_MAC_VER_26:
2305 case RTL_GIGA_MAC_VER_29:
2306 case RTL_GIGA_MAC_VER_30:
2307 case RTL_GIGA_MAC_VER_32:
2308 case RTL_GIGA_MAC_VER_33:
2309 case RTL_GIGA_MAC_VER_34:
2310 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_61:
2311 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
2312 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
2319 static void rtl_pll_power_down(struct rtl8169_private *tp)
2321 if (r8168_check_dash(tp))
2324 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
2325 tp->mac_version == RTL_GIGA_MAC_VER_33)
2326 rtl_ephy_write(tp, 0x19, 0xff64);
2328 if (device_may_wakeup(tp_to_dev(tp))) {
2329 phy_speed_down(tp->phydev, false);
2330 rtl_wol_suspend_quirk(tp);
2334 switch (tp->mac_version) {
2335 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
2336 case RTL_GIGA_MAC_VER_37:
2337 case RTL_GIGA_MAC_VER_39:
2338 case RTL_GIGA_MAC_VER_43:
2339 case RTL_GIGA_MAC_VER_44:
2340 case RTL_GIGA_MAC_VER_45:
2341 case RTL_GIGA_MAC_VER_46:
2342 case RTL_GIGA_MAC_VER_47:
2343 case RTL_GIGA_MAC_VER_48:
2344 case RTL_GIGA_MAC_VER_50:
2345 case RTL_GIGA_MAC_VER_51:
2346 case RTL_GIGA_MAC_VER_52:
2347 case RTL_GIGA_MAC_VER_60:
2348 case RTL_GIGA_MAC_VER_61:
2349 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
2351 case RTL_GIGA_MAC_VER_40:
2352 case RTL_GIGA_MAC_VER_41:
2353 case RTL_GIGA_MAC_VER_49:
2354 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
2355 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
2362 static void rtl_pll_power_up(struct rtl8169_private *tp)
2364 switch (tp->mac_version) {
2365 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
2366 case RTL_GIGA_MAC_VER_37:
2367 case RTL_GIGA_MAC_VER_39:
2368 case RTL_GIGA_MAC_VER_43:
2369 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
2371 case RTL_GIGA_MAC_VER_44:
2372 case RTL_GIGA_MAC_VER_45:
2373 case RTL_GIGA_MAC_VER_46:
2374 case RTL_GIGA_MAC_VER_47:
2375 case RTL_GIGA_MAC_VER_48:
2376 case RTL_GIGA_MAC_VER_50:
2377 case RTL_GIGA_MAC_VER_51:
2378 case RTL_GIGA_MAC_VER_52:
2379 case RTL_GIGA_MAC_VER_60:
2380 case RTL_GIGA_MAC_VER_61:
2381 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
2383 case RTL_GIGA_MAC_VER_40:
2384 case RTL_GIGA_MAC_VER_41:
2385 case RTL_GIGA_MAC_VER_49:
2386 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
2387 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
2393 phy_resume(tp->phydev);
2394 /* give MAC/PHY some time to resume */
2398 static void rtl_init_rxcfg(struct rtl8169_private *tp)
2400 switch (tp->mac_version) {
2401 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
2402 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
2403 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
2405 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
2406 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
2407 case RTL_GIGA_MAC_VER_38:
2408 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
2410 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_52:
2411 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
2413 case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
2414 RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_VLAN_8125 |
2418 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
2423 static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
2425 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
2428 static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
2430 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
2431 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
2434 static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
2436 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
2437 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
2440 static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
2442 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
2445 static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
2447 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
2450 static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
2452 RTL_W8(tp, MaxTxPacketSize, 0x3f);
2453 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
2454 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
2457 static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
2459 RTL_W8(tp, MaxTxPacketSize, 0x0c);
2460 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
2461 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
2464 static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
2466 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
2469 static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
2471 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
2474 static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
2476 rtl_unlock_config_regs(tp);
2477 switch (tp->mac_version) {
2478 case RTL_GIGA_MAC_VER_12:
2479 case RTL_GIGA_MAC_VER_17:
2480 pcie_set_readrq(tp->pci_dev, 512);
2481 r8168b_1_hw_jumbo_enable(tp);
2483 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
2484 pcie_set_readrq(tp->pci_dev, 512);
2485 r8168c_hw_jumbo_enable(tp);
2487 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
2488 r8168dp_hw_jumbo_enable(tp);
2490 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_33:
2491 pcie_set_readrq(tp->pci_dev, 512);
2492 r8168e_hw_jumbo_enable(tp);
2497 rtl_lock_config_regs(tp);
2500 static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
2502 rtl_unlock_config_regs(tp);
2503 switch (tp->mac_version) {
2504 case RTL_GIGA_MAC_VER_12:
2505 case RTL_GIGA_MAC_VER_17:
2506 r8168b_1_hw_jumbo_disable(tp);
2508 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
2509 r8168c_hw_jumbo_disable(tp);
2511 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
2512 r8168dp_hw_jumbo_disable(tp);
2514 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_33:
2515 r8168e_hw_jumbo_disable(tp);
2520 rtl_lock_config_regs(tp);
2522 if (pci_is_pcie(tp->pci_dev) && tp->supports_gmii)
2523 pcie_set_readrq(tp->pci_dev, 4096);
2526 static void rtl_jumbo_config(struct rtl8169_private *tp, int mtu)
2528 if (mtu > ETH_DATA_LEN)
2529 rtl_hw_jumbo_enable(tp);
2531 rtl_hw_jumbo_disable(tp);
2534 DECLARE_RTL_COND(rtl_chipcmd_cond)
2536 return RTL_R8(tp, ChipCmd) & CmdReset;
2539 static void rtl_hw_reset(struct rtl8169_private *tp)
2541 RTL_W8(tp, ChipCmd, CmdReset);
2543 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
2546 static void rtl_request_firmware(struct rtl8169_private *tp)
2548 struct rtl_fw *rtl_fw;
2550 /* firmware loaded already or no firmware available */
2551 if (tp->rtl_fw || !tp->fw_name)
2554 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
2556 netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
2560 rtl_fw->phy_write = rtl_writephy;
2561 rtl_fw->phy_read = rtl_readphy;
2562 rtl_fw->mac_mcu_write = mac_mcu_write;
2563 rtl_fw->mac_mcu_read = mac_mcu_read;
2564 rtl_fw->fw_name = tp->fw_name;
2565 rtl_fw->dev = tp_to_dev(tp);
2567 if (rtl_fw_request_firmware(rtl_fw))
2570 tp->rtl_fw = rtl_fw;
2573 static void rtl_rx_close(struct rtl8169_private *tp)
2575 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
2578 DECLARE_RTL_COND(rtl_npq_cond)
2580 return RTL_R8(tp, TxPoll) & NPQ;
2583 DECLARE_RTL_COND(rtl_txcfg_empty_cond)
2585 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
2588 static void rtl8169_hw_reset(struct rtl8169_private *tp)
2590 /* Disable interrupts */
2591 rtl8169_irq_mask_and_ack(tp);
2595 switch (tp->mac_version) {
2596 case RTL_GIGA_MAC_VER_27:
2597 case RTL_GIGA_MAC_VER_28:
2598 case RTL_GIGA_MAC_VER_31:
2599 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
2601 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
2602 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_52:
2603 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
2604 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
2607 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
2615 static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
2617 u32 val = TX_DMA_BURST << TxDMAShift |
2618 InterFrameGap << TxInterFrameGapShift;
2620 if (rtl_is_8168evl_up(tp))
2621 val |= TXCFG_AUTO_FIFO;
2623 RTL_W32(tp, TxConfig, val);
2626 static void rtl_set_rx_max_size(struct rtl8169_private *tp)
2628 /* Low hurts. Let's disable the filtering. */
2629 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
2632 static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
2635 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
2636 * register to be written before TxDescAddrLow to work.
2637 * Switching from MMIO to I/O access fixes the issue as well.
2639 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
2640 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
2641 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
2642 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
2645 static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
2649 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
2651 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
2656 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
2659 RTL_W32(tp, 0x7c, val);
2662 static void rtl_set_rx_mode(struct net_device *dev)
2664 u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
2665 /* Multicast hash filter */
2666 u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
2667 struct rtl8169_private *tp = netdev_priv(dev);
2670 if (dev->flags & IFF_PROMISC) {
2671 /* Unconditionally log net taps. */
2672 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
2673 rx_mode |= AcceptAllPhys;
2674 } else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
2675 dev->flags & IFF_ALLMULTI ||
2676 tp->mac_version == RTL_GIGA_MAC_VER_35) {
2677 /* accept all multicasts */
2678 } else if (netdev_mc_empty(dev)) {
2679 rx_mode &= ~AcceptMulticast;
2681 struct netdev_hw_addr *ha;
2683 mc_filter[1] = mc_filter[0] = 0;
2684 netdev_for_each_mc_addr(ha, dev) {
2685 u32 bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
2686 mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
2689 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
2691 mc_filter[0] = swab32(mc_filter[1]);
2692 mc_filter[1] = swab32(tmp);
2696 if (dev->features & NETIF_F_RXALL)
2697 rx_mode |= (AcceptErr | AcceptRunt);
2699 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
2700 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
2702 tmp = RTL_R32(tp, RxConfig);
2703 RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_MASK) | rx_mode);
2706 DECLARE_RTL_COND(rtl_csiar_cond)
2708 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
2711 static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
2713 u32 func = PCI_FUNC(tp->pci_dev->devfn);
2715 RTL_W32(tp, CSIDR, value);
2716 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
2717 CSIAR_BYTE_ENABLE | func << 16);
2719 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
2722 static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
2724 u32 func = PCI_FUNC(tp->pci_dev->devfn);
2726 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
2729 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
2730 RTL_R32(tp, CSIDR) : ~0;
2733 static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
2735 struct pci_dev *pdev = tp->pci_dev;
2738 /* According to Realtek the value at config space address 0x070f
2739 * controls the L0s/L1 entrance latency. We try standard ECAM access
2740 * first and if it fails fall back to CSI.
2742 if (pdev->cfg_size > 0x070f &&
2743 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
2746 netdev_notice_once(tp->dev,
2747 "No native access to PCI extended config space, falling back to CSI\n");
2748 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
2749 rtl_csi_write(tp, 0x070c, csi | val << 24);
2752 static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
2754 rtl_csi_access_enable(tp, 0x27);
2758 unsigned int offset;
2763 static void __rtl_ephy_init(struct rtl8169_private *tp,
2764 const struct ephy_info *e, int len)
2769 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
2770 rtl_ephy_write(tp, e->offset, w);
2775 #define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
2777 static void rtl_disable_clock_request(struct rtl8169_private *tp)
2779 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
2780 PCI_EXP_LNKCTL_CLKREQ_EN);
2783 static void rtl_enable_clock_request(struct rtl8169_private *tp)
2785 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
2786 PCI_EXP_LNKCTL_CLKREQ_EN);
2789 static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
2791 /* work around an issue when PCI reset occurs during L2/L3 state */
2792 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
2795 static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
2797 /* Don't enable ASPM in the chip if OS can't control ASPM */
2798 if (enable && tp->aspm_manageable) {
2799 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
2800 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
2802 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
2803 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
2809 static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
2810 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
2812 /* Usage of dynamic vs. static FIFO is controlled by bit
2813 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
2815 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
2816 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
2819 static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
2822 /* FIFO thresholds for pause flow control */
2823 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
2824 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
2827 static void rtl_hw_start_8168b(struct rtl8169_private *tp)
2829 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2832 static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
2834 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
2836 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2838 rtl_disable_clock_request(tp);
2841 static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
2843 static const struct ephy_info e_info_8168cp[] = {
2844 { 0x01, 0, 0x0001 },
2845 { 0x02, 0x0800, 0x1000 },
2846 { 0x03, 0, 0x0042 },
2847 { 0x06, 0x0080, 0x0000 },
2851 rtl_set_def_aspm_entry_latency(tp);
2853 rtl_ephy_init(tp, e_info_8168cp);
2855 __rtl_hw_start_8168cp(tp);
2858 static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
2860 rtl_set_def_aspm_entry_latency(tp);
2862 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2865 static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
2867 rtl_set_def_aspm_entry_latency(tp);
2869 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
2872 RTL_W8(tp, DBG_REG, 0x20);
2875 static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
2877 static const struct ephy_info e_info_8168c_1[] = {
2878 { 0x02, 0x0800, 0x1000 },
2879 { 0x03, 0, 0x0002 },
2880 { 0x06, 0x0080, 0x0000 }
2883 rtl_set_def_aspm_entry_latency(tp);
2885 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
2887 rtl_ephy_init(tp, e_info_8168c_1);
2889 __rtl_hw_start_8168cp(tp);
2892 static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
2894 static const struct ephy_info e_info_8168c_2[] = {
2895 { 0x01, 0, 0x0001 },
2896 { 0x03, 0x0400, 0x0020 }
2899 rtl_set_def_aspm_entry_latency(tp);
2901 rtl_ephy_init(tp, e_info_8168c_2);
2903 __rtl_hw_start_8168cp(tp);
2906 static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
2908 rtl_hw_start_8168c_2(tp);
2911 static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
2913 rtl_set_def_aspm_entry_latency(tp);
2915 __rtl_hw_start_8168cp(tp);
2918 static void rtl_hw_start_8168d(struct rtl8169_private *tp)
2920 rtl_set_def_aspm_entry_latency(tp);
2922 rtl_disable_clock_request(tp);
2925 static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
2927 static const struct ephy_info e_info_8168d_4[] = {
2928 { 0x0b, 0x0000, 0x0048 },
2929 { 0x19, 0x0020, 0x0050 },
2930 { 0x0c, 0x0100, 0x0020 },
2931 { 0x10, 0x0004, 0x0000 },
2934 rtl_set_def_aspm_entry_latency(tp);
2936 rtl_ephy_init(tp, e_info_8168d_4);
2938 rtl_enable_clock_request(tp);
2941 static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
2943 static const struct ephy_info e_info_8168e_1[] = {
2944 { 0x00, 0x0200, 0x0100 },
2945 { 0x00, 0x0000, 0x0004 },
2946 { 0x06, 0x0002, 0x0001 },
2947 { 0x06, 0x0000, 0x0030 },
2948 { 0x07, 0x0000, 0x2000 },
2949 { 0x00, 0x0000, 0x0020 },
2950 { 0x03, 0x5800, 0x2000 },
2951 { 0x03, 0x0000, 0x0001 },
2952 { 0x01, 0x0800, 0x1000 },
2953 { 0x07, 0x0000, 0x4000 },
2954 { 0x1e, 0x0000, 0x2000 },
2955 { 0x19, 0xffff, 0xfe6c },
2956 { 0x0a, 0x0000, 0x0040 }
2959 rtl_set_def_aspm_entry_latency(tp);
2961 rtl_ephy_init(tp, e_info_8168e_1);
2963 rtl_disable_clock_request(tp);
2965 /* Reset tx FIFO pointer */
2966 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
2967 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
2969 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
2972 static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
2974 static const struct ephy_info e_info_8168e_2[] = {
2975 { 0x09, 0x0000, 0x0080 },
2976 { 0x19, 0x0000, 0x0224 },
2977 { 0x00, 0x0000, 0x0004 },
2978 { 0x0c, 0x3df0, 0x0200 },
2981 rtl_set_def_aspm_entry_latency(tp);
2983 rtl_ephy_init(tp, e_info_8168e_2);
2985 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
2986 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
2987 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
2988 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
2989 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
2990 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
2991 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
2993 rtl_disable_clock_request(tp);
2995 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
2997 rtl8168_config_eee_mac(tp);
2999 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
3000 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
3001 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
3003 rtl_hw_aspm_clkreq_enable(tp, true);
3006 static void rtl_hw_start_8168f(struct rtl8169_private *tp)
3008 rtl_set_def_aspm_entry_latency(tp);
3010 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
3011 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3012 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
3013 rtl_reset_packet_filter(tp);
3014 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
3015 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
3016 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
3017 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
3019 rtl_disable_clock_request(tp);
3021 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
3022 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
3023 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
3024 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
3026 rtl8168_config_eee_mac(tp);
3029 static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
3031 static const struct ephy_info e_info_8168f_1[] = {
3032 { 0x06, 0x00c0, 0x0020 },
3033 { 0x08, 0x0001, 0x0002 },
3034 { 0x09, 0x0000, 0x0080 },
3035 { 0x19, 0x0000, 0x0224 },
3036 { 0x00, 0x0000, 0x0004 },
3037 { 0x0c, 0x3df0, 0x0200 },
3040 rtl_hw_start_8168f(tp);
3042 rtl_ephy_init(tp, e_info_8168f_1);
3044 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
3047 static void rtl_hw_start_8411(struct rtl8169_private *tp)
3049 static const struct ephy_info e_info_8168f_1[] = {
3050 { 0x06, 0x00c0, 0x0020 },
3051 { 0x0f, 0xffff, 0x5200 },
3052 { 0x19, 0x0000, 0x0224 },
3053 { 0x00, 0x0000, 0x0004 },
3054 { 0x0c, 0x3df0, 0x0200 },
3057 rtl_hw_start_8168f(tp);
3058 rtl_pcie_state_l2l3_disable(tp);
3060 rtl_ephy_init(tp, e_info_8168f_1);
3062 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
3065 static void rtl_hw_start_8168g(struct rtl8169_private *tp)
3067 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3068 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
3070 rtl_set_def_aspm_entry_latency(tp);
3072 rtl_reset_packet_filter(tp);
3073 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
3075 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3077 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
3078 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3080 rtl8168_config_eee_mac(tp);
3082 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
3083 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
3085 rtl_pcie_state_l2l3_disable(tp);
3088 static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
3090 static const struct ephy_info e_info_8168g_1[] = {
3091 { 0x00, 0x0008, 0x0000 },
3092 { 0x0c, 0x3ff0, 0x0820 },
3093 { 0x1e, 0x0000, 0x0001 },
3094 { 0x19, 0x8000, 0x0000 }
3097 rtl_hw_start_8168g(tp);
3099 /* disable aspm and clock request before access ephy */
3100 rtl_hw_aspm_clkreq_enable(tp, false);
3101 rtl_ephy_init(tp, e_info_8168g_1);
3102 rtl_hw_aspm_clkreq_enable(tp, true);
3105 static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
3107 static const struct ephy_info e_info_8168g_2[] = {
3108 { 0x00, 0x0008, 0x0000 },
3109 { 0x0c, 0x3ff0, 0x0820 },
3110 { 0x19, 0xffff, 0x7c00 },
3111 { 0x1e, 0xffff, 0x20eb },
3112 { 0x0d, 0xffff, 0x1666 },
3113 { 0x00, 0xffff, 0x10a3 },
3114 { 0x06, 0xffff, 0xf050 },
3115 { 0x04, 0x0000, 0x0010 },
3116 { 0x1d, 0x4000, 0x0000 },
3119 rtl_hw_start_8168g(tp);
3121 /* disable aspm and clock request before access ephy */
3122 rtl_hw_aspm_clkreq_enable(tp, false);
3123 rtl_ephy_init(tp, e_info_8168g_2);
3126 static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
3128 static const struct ephy_info e_info_8411_2[] = {
3129 { 0x00, 0x0008, 0x0000 },
3130 { 0x0c, 0x37d0, 0x0820 },
3131 { 0x1e, 0x0000, 0x0001 },
3132 { 0x19, 0x8021, 0x0000 },
3133 { 0x1e, 0x0000, 0x2000 },
3134 { 0x0d, 0x0100, 0x0200 },
3135 { 0x00, 0x0000, 0x0080 },
3136 { 0x06, 0x0000, 0x0010 },
3137 { 0x04, 0x0000, 0x0010 },
3138 { 0x1d, 0x0000, 0x4000 },
3141 rtl_hw_start_8168g(tp);
3143 /* disable aspm and clock request before access ephy */
3144 rtl_hw_aspm_clkreq_enable(tp, false);
3145 rtl_ephy_init(tp, e_info_8411_2);
3147 /* The following Realtek-provided magic fixes an issue with the RX unit
3148 * getting confused after the PHY having been powered-down.
3150 r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
3151 r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
3152 r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
3153 r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
3154 r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
3155 r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
3156 r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
3157 r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
3159 r8168_mac_ocp_write(tp, 0xFC26, 0x0000);
3161 r8168_mac_ocp_write(tp, 0xF800, 0xE008);
3162 r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
3163 r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
3164 r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
3165 r8168_mac_ocp_write(tp, 0xF808, 0xE027);
3166 r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
3167 r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
3168 r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
3169 r8168_mac_ocp_write(tp, 0xF810, 0xC602);
3170 r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
3171 r8168_mac_ocp_write(tp, 0xF814, 0x0000);
3172 r8168_mac_ocp_write(tp, 0xF816, 0xC502);
3173 r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
3174 r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
3175 r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
3176 r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
3177 r8168_mac_ocp_write(tp, 0xF820, 0x080A);
3178 r8168_mac_ocp_write(tp, 0xF822, 0x6420);
3179 r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
3180 r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
3181 r8168_mac_ocp_write(tp, 0xF828, 0xC516);
3182 r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
3183 r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
3184 r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
3185 r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
3186 r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
3187 r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
3188 r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
3189 r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
3190 r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
3191 r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
3192 r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
3193 r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
3194 r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
3195 r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
3196 r8168_mac_ocp_write(tp, 0xF846, 0xC404);
3197 r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
3198 r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
3199 r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
3200 r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
3201 r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
3202 r8168_mac_ocp_write(tp, 0xF852, 0xE434);
3203 r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
3204 r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
3205 r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
3206 r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
3207 r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
3208 r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
3209 r8168_mac_ocp_write(tp, 0xF860, 0xF007);
3210 r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
3211 r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
3212 r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
3213 r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
3214 r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
3215 r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
3216 r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
3217 r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
3218 r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
3219 r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
3220 r8168_mac_ocp_write(tp, 0xF876, 0xC516);
3221 r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
3222 r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
3223 r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
3224 r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
3225 r8168_mac_ocp_write(tp, 0xF880, 0xC512);
3226 r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
3227 r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
3228 r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
3229 r8168_mac_ocp_write(tp, 0xF888, 0x483F);
3230 r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
3231 r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
3232 r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
3233 r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
3234 r8168_mac_ocp_write(tp, 0xF892, 0xC505);
3235 r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
3236 r8168_mac_ocp_write(tp, 0xF896, 0xC502);
3237 r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
3238 r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
3239 r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
3240 r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
3241 r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
3242 r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
3243 r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
3244 r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
3245 r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
3246 r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
3247 r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
3248 r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
3249 r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
3250 r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
3251 r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
3252 r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
3253 r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
3254 r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
3255 r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
3256 r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
3257 r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
3258 r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
3259 r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
3260 r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
3261 r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
3262 r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
3263 r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
3264 r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
3265 r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
3266 r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
3267 r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
3268 r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
3269 r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
3270 r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
3271 r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);
3273 r8168_mac_ocp_write(tp, 0xFC26, 0x8000);
3275 r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
3276 r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
3277 r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
3278 r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
3279 r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
3280 r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
3281 r8168_mac_ocp_write(tp, 0xFC36, 0x012D);
3283 rtl_hw_aspm_clkreq_enable(tp, true);
3286 static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
3288 static const struct ephy_info e_info_8168h_1[] = {
3289 { 0x1e, 0x0800, 0x0001 },
3290 { 0x1d, 0x0000, 0x0800 },
3291 { 0x05, 0xffff, 0x2089 },
3292 { 0x06, 0xffff, 0x5881 },
3293 { 0x04, 0xffff, 0x854a },
3294 { 0x01, 0xffff, 0x068b }
3298 /* disable aspm and clock request before access ephy */
3299 rtl_hw_aspm_clkreq_enable(tp, false);
3300 rtl_ephy_init(tp, e_info_8168h_1);
3302 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3303 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
3305 rtl_set_def_aspm_entry_latency(tp);
3307 rtl_reset_packet_filter(tp);
3309 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
3311 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
3313 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
3315 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3317 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
3318 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3320 rtl8168_config_eee_mac(tp);
3322 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
3323 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
3325 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
3327 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
3329 rtl_pcie_state_l2l3_disable(tp);
3331 rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff;
3332 if (rg_saw_cnt > 0) {
3335 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
3336 sw_cnt_1ms_ini &= 0x0fff;
3337 r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
3340 r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
3341 r8168_mac_ocp_modify(tp, 0xe052, 0x6000, 0x8008);
3342 r8168_mac_ocp_modify(tp, 0xe0d6, 0x01ff, 0x017f);
3343 r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
3345 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
3346 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
3347 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
3348 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
3350 rtl_hw_aspm_clkreq_enable(tp, true);
3353 static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
3355 rtl8168ep_stop_cmac(tp);
3357 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3358 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
3360 rtl_set_def_aspm_entry_latency(tp);
3362 rtl_reset_packet_filter(tp);
3364 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
3366 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
3368 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3370 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
3371 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3373 rtl8168_config_eee_mac(tp);
3375 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
3377 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
3379 rtl_pcie_state_l2l3_disable(tp);
3382 static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
3384 static const struct ephy_info e_info_8168ep_1[] = {
3385 { 0x00, 0xffff, 0x10ab },
3386 { 0x06, 0xffff, 0xf030 },
3387 { 0x08, 0xffff, 0x2006 },
3388 { 0x0d, 0xffff, 0x1666 },
3389 { 0x0c, 0x3ff0, 0x0000 }
3392 /* disable aspm and clock request before access ephy */
3393 rtl_hw_aspm_clkreq_enable(tp, false);
3394 rtl_ephy_init(tp, e_info_8168ep_1);
3396 rtl_hw_start_8168ep(tp);
3398 rtl_hw_aspm_clkreq_enable(tp, true);
3401 static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
3403 static const struct ephy_info e_info_8168ep_2[] = {
3404 { 0x00, 0xffff, 0x10a3 },
3405 { 0x19, 0xffff, 0xfc00 },
3406 { 0x1e, 0xffff, 0x20ea }
3409 /* disable aspm and clock request before access ephy */
3410 rtl_hw_aspm_clkreq_enable(tp, false);
3411 rtl_ephy_init(tp, e_info_8168ep_2);
3413 rtl_hw_start_8168ep(tp);
3415 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
3416 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
3418 rtl_hw_aspm_clkreq_enable(tp, true);
3421 static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
3423 static const struct ephy_info e_info_8168ep_3[] = {
3424 { 0x00, 0x0000, 0x0080 },
3425 { 0x0d, 0x0100, 0x0200 },
3426 { 0x19, 0x8021, 0x0000 },
3427 { 0x1e, 0x0000, 0x2000 },
3430 /* disable aspm and clock request before access ephy */
3431 rtl_hw_aspm_clkreq_enable(tp, false);
3432 rtl_ephy_init(tp, e_info_8168ep_3);
3434 rtl_hw_start_8168ep(tp);
3436 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
3437 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
3439 r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x0271);
3440 r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
3441 r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
3443 rtl_hw_aspm_clkreq_enable(tp, true);
3446 static void rtl_hw_start_8117(struct rtl8169_private *tp)
3448 static const struct ephy_info e_info_8117[] = {
3449 { 0x19, 0x0040, 0x1100 },
3450 { 0x59, 0x0040, 0x1100 },
3454 rtl8168ep_stop_cmac(tp);
3456 /* disable aspm and clock request before access ephy */
3457 rtl_hw_aspm_clkreq_enable(tp, false);
3458 rtl_ephy_init(tp, e_info_8117);
3460 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
3461 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
3463 rtl_set_def_aspm_entry_latency(tp);
3465 rtl_reset_packet_filter(tp);
3467 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f90);
3469 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
3471 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3473 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
3474 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3476 rtl8168_config_eee_mac(tp);
3478 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
3479 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
3481 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
3483 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
3485 rtl_pcie_state_l2l3_disable(tp);
3487 rg_saw_cnt = phy_read_paged(tp->phydev, 0x0c42, 0x13) & 0x3fff;
3488 if (rg_saw_cnt > 0) {
3491 sw_cnt_1ms_ini = (16000000 / rg_saw_cnt) & 0x0fff;
3492 r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
3495 r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
3496 r8168_mac_ocp_write(tp, 0xea80, 0x0003);
3497 r8168_mac_ocp_modify(tp, 0xe052, 0x0000, 0x0009);
3498 r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
3500 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
3501 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
3502 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
3503 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
3505 /* firmware is for MAC only */
3506 r8169_apply_firmware(tp);
3508 rtl_hw_aspm_clkreq_enable(tp, true);
3511 static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
3513 static const struct ephy_info e_info_8102e_1[] = {
3514 { 0x01, 0, 0x6e65 },
3515 { 0x02, 0, 0x091f },
3516 { 0x03, 0, 0xc2f9 },
3517 { 0x06, 0, 0xafb5 },
3518 { 0x07, 0, 0x0e00 },
3519 { 0x19, 0, 0xec80 },
3520 { 0x01, 0, 0x2e65 },
3525 rtl_set_def_aspm_entry_latency(tp);
3527 RTL_W8(tp, DBG_REG, FIX_NAK_1);
3530 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
3531 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
3533 cfg1 = RTL_R8(tp, Config1);
3534 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
3535 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
3537 rtl_ephy_init(tp, e_info_8102e_1);
3540 static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
3542 rtl_set_def_aspm_entry_latency(tp);
3544 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
3545 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
3548 static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
3550 rtl_hw_start_8102e_2(tp);
3552 rtl_ephy_write(tp, 0x03, 0xc2f9);
3555 static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
3557 static const struct ephy_info e_info_8105e_1[] = {
3558 { 0x07, 0, 0x4000 },
3559 { 0x19, 0, 0x0200 },
3560 { 0x19, 0, 0x0020 },
3561 { 0x1e, 0, 0x2000 },
3562 { 0x03, 0, 0x0001 },
3563 { 0x19, 0, 0x0100 },
3564 { 0x19, 0, 0x0004 },
3568 /* Force LAN exit from ASPM if Rx/Tx are not idle */
3569 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
3571 /* Disable Early Tally Counter */
3572 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
3574 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
3575 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
3577 rtl_ephy_init(tp, e_info_8105e_1);
3579 rtl_pcie_state_l2l3_disable(tp);
3582 static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
3584 rtl_hw_start_8105e_1(tp);
3585 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
3588 static void rtl_hw_start_8402(struct rtl8169_private *tp)
3590 static const struct ephy_info e_info_8402[] = {
3591 { 0x19, 0xffff, 0xff64 },
3595 rtl_set_def_aspm_entry_latency(tp);
3597 /* Force LAN exit from ASPM if Rx/Tx are not idle */
3598 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
3600 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
3602 rtl_ephy_init(tp, e_info_8402);
3604 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
3605 rtl_reset_packet_filter(tp);
3606 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
3607 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
3608 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
3611 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
3613 rtl_pcie_state_l2l3_disable(tp);
3616 static void rtl_hw_start_8106(struct rtl8169_private *tp)
3618 rtl_hw_aspm_clkreq_enable(tp, false);
3620 /* Force LAN exit from ASPM if Rx/Tx are not idle */
3621 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
3623 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
3624 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
3625 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
3627 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
3630 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
3632 rtl_pcie_state_l2l3_disable(tp);
3633 rtl_hw_aspm_clkreq_enable(tp, true);
3636 DECLARE_RTL_COND(rtl_mac_ocp_e00e_cond)
3638 return r8168_mac_ocp_read(tp, 0xe00e) & BIT(13);
3641 static void rtl_hw_start_8125_common(struct rtl8169_private *tp)
3643 rtl_pcie_state_l2l3_disable(tp);
3645 RTL_W16(tp, 0x382, 0x221b);
3646 RTL_W8(tp, 0x4500, 0);
3647 RTL_W16(tp, 0x4800, 0);
3650 r8168_mac_ocp_modify(tp, 0xd40a, 0x0010, 0x0000);
3652 RTL_W8(tp, Config1, RTL_R8(tp, Config1) & ~0x10);
3654 r8168_mac_ocp_write(tp, 0xc140, 0xffff);
3655 r8168_mac_ocp_write(tp, 0xc142, 0xffff);
3657 r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x03a9);
3658 r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
3659 r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
3661 /* disable new tx descriptor format */
3662 r8168_mac_ocp_modify(tp, 0xeb58, 0x0001, 0x0000);
3664 r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0400);
3665 r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0020);
3666 r8168_mac_ocp_modify(tp, 0xc0b4, 0x0000, 0x000c);
3667 r8168_mac_ocp_modify(tp, 0xeb6a, 0x00ff, 0x0033);
3668 r8168_mac_ocp_modify(tp, 0xeb50, 0x03e0, 0x0040);
3669 r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0030);
3670 r8168_mac_ocp_modify(tp, 0xe040, 0x1000, 0x0000);
3671 r8168_mac_ocp_modify(tp, 0xe0c0, 0x4f0f, 0x4403);
3672 r8168_mac_ocp_modify(tp, 0xe052, 0x0080, 0x0067);
3673 r8168_mac_ocp_modify(tp, 0xc0ac, 0x0080, 0x1f00);
3674 r8168_mac_ocp_modify(tp, 0xd430, 0x0fff, 0x047f);
3675 r8168_mac_ocp_modify(tp, 0xe84c, 0x0000, 0x00c0);
3676 r8168_mac_ocp_modify(tp, 0xea1c, 0x0004, 0x0000);
3677 r8168_mac_ocp_modify(tp, 0xeb54, 0x0000, 0x0001);
3679 r8168_mac_ocp_modify(tp, 0xeb54, 0x0001, 0x0000);
3680 RTL_W16(tp, 0x1880, RTL_R16(tp, 0x1880) & ~0x0030);
3682 r8168_mac_ocp_write(tp, 0xe098, 0xc302);
3684 rtl_udelay_loop_wait_low(tp, &rtl_mac_ocp_e00e_cond, 1000, 10);
3686 rtl8125_config_eee_mac(tp);
3688 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
3692 static void rtl_hw_start_8125_1(struct rtl8169_private *tp)
3694 static const struct ephy_info e_info_8125_1[] = {
3695 { 0x01, 0xffff, 0xa812 },
3696 { 0x09, 0xffff, 0x520c },
3697 { 0x04, 0xffff, 0xd000 },
3698 { 0x0d, 0xffff, 0xf702 },
3699 { 0x0a, 0xffff, 0x8653 },
3700 { 0x06, 0xffff, 0x001e },
3701 { 0x08, 0xffff, 0x3595 },
3702 { 0x20, 0xffff, 0x9455 },
3703 { 0x21, 0xffff, 0x99ff },
3704 { 0x02, 0xffff, 0x6046 },
3705 { 0x29, 0xffff, 0xfe00 },
3706 { 0x23, 0xffff, 0xab62 },
3708 { 0x41, 0xffff, 0xa80c },
3709 { 0x49, 0xffff, 0x520c },
3710 { 0x44, 0xffff, 0xd000 },
3711 { 0x4d, 0xffff, 0xf702 },
3712 { 0x4a, 0xffff, 0x8653 },
3713 { 0x46, 0xffff, 0x001e },
3714 { 0x48, 0xffff, 0x3595 },
3715 { 0x60, 0xffff, 0x9455 },
3716 { 0x61, 0xffff, 0x99ff },
3717 { 0x42, 0xffff, 0x6046 },
3718 { 0x69, 0xffff, 0xfe00 },
3719 { 0x63, 0xffff, 0xab62 },
3722 rtl_set_def_aspm_entry_latency(tp);
3724 /* disable aspm and clock request before access ephy */
3725 rtl_hw_aspm_clkreq_enable(tp, false);
3726 rtl_ephy_init(tp, e_info_8125_1);
3728 rtl_hw_start_8125_common(tp);
3731 static void rtl_hw_start_8125_2(struct rtl8169_private *tp)
3733 static const struct ephy_info e_info_8125_2[] = {
3734 { 0x04, 0xffff, 0xd000 },
3735 { 0x0a, 0xffff, 0x8653 },
3736 { 0x23, 0xffff, 0xab66 },
3737 { 0x20, 0xffff, 0x9455 },
3738 { 0x21, 0xffff, 0x99ff },
3739 { 0x29, 0xffff, 0xfe04 },
3741 { 0x44, 0xffff, 0xd000 },
3742 { 0x4a, 0xffff, 0x8653 },
3743 { 0x63, 0xffff, 0xab66 },
3744 { 0x60, 0xffff, 0x9455 },
3745 { 0x61, 0xffff, 0x99ff },
3746 { 0x69, 0xffff, 0xfe04 },
3749 rtl_set_def_aspm_entry_latency(tp);
3751 /* disable aspm and clock request before access ephy */
3752 rtl_hw_aspm_clkreq_enable(tp, false);
3753 rtl_ephy_init(tp, e_info_8125_2);
3755 rtl_hw_start_8125_common(tp);
3758 static void rtl_hw_config(struct rtl8169_private *tp)
3760 static const rtl_generic_fct hw_configs[] = {
3761 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
3762 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
3763 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
3764 [RTL_GIGA_MAC_VER_10] = NULL,
3765 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168b,
3766 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168b,
3767 [RTL_GIGA_MAC_VER_13] = NULL,
3768 [RTL_GIGA_MAC_VER_14] = NULL,
3769 [RTL_GIGA_MAC_VER_15] = NULL,
3770 [RTL_GIGA_MAC_VER_16] = NULL,
3771 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168b,
3772 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
3773 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
3774 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
3775 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
3776 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
3777 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
3778 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
3779 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
3780 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
3781 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
3782 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
3783 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
3784 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
3785 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168d,
3786 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
3787 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
3788 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
3789 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
3790 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
3791 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
3792 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
3793 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
3794 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
3795 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
3796 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
3797 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
3798 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
3799 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
3800 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
3801 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
3802 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
3803 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
3804 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
3805 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
3806 [RTL_GIGA_MAC_VER_52] = rtl_hw_start_8117,
3807 [RTL_GIGA_MAC_VER_60] = rtl_hw_start_8125_1,
3808 [RTL_GIGA_MAC_VER_61] = rtl_hw_start_8125_2,
3811 if (hw_configs[tp->mac_version])
3812 hw_configs[tp->mac_version](tp);
3815 static void rtl_hw_start_8125(struct rtl8169_private *tp)
3819 /* disable interrupt coalescing */
3820 for (i = 0xa00; i < 0xb00; i += 4)
3826 static void rtl_hw_start_8168(struct rtl8169_private *tp)
3828 if (rtl_is_8168evl_up(tp))
3829 RTL_W8(tp, MaxTxPacketSize, EarlySize);
3831 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
3835 /* disable interrupt coalescing */
3836 RTL_W16(tp, IntrMitigate, 0x0000);
3839 static void rtl_hw_start_8169(struct rtl8169_private *tp)
3841 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
3842 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
3844 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
3846 tp->cp_cmd |= PCIMulRW;
3848 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
3849 tp->mac_version == RTL_GIGA_MAC_VER_03)
3850 tp->cp_cmd |= EnAnaPLL;
3852 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
3854 rtl8169_set_magic_reg(tp, tp->mac_version);
3856 RTL_W32(tp, RxMissed, 0);
3858 /* disable interrupt coalescing */
3859 RTL_W16(tp, IntrMitigate, 0x0000);
3862 static void rtl_hw_start(struct rtl8169_private *tp)
3864 rtl_unlock_config_regs(tp);
3866 tp->cp_cmd &= CPCMD_MASK;
3867 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
3869 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
3870 rtl_hw_start_8169(tp);
3871 else if (rtl_is_8125(tp))
3872 rtl_hw_start_8125(tp);
3874 rtl_hw_start_8168(tp);
3876 rtl_set_rx_max_size(tp);
3877 rtl_set_rx_tx_desc_registers(tp);
3878 rtl_lock_config_regs(tp);
3880 rtl_jumbo_config(tp, tp->dev->mtu);
3882 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
3883 RTL_R16(tp, CPlusCmd);
3884 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
3886 rtl_set_tx_config_registers(tp);
3887 rtl_set_rx_mode(tp->dev);
3891 static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
3893 struct rtl8169_private *tp = netdev_priv(dev);
3895 rtl_jumbo_config(tp, new_mtu);
3898 netdev_update_features(dev);
3903 static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
3905 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
3906 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
3909 static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
3911 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
3913 /* Force memory writes to complete before releasing descriptor */
3916 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
3919 static struct page *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
3920 struct RxDesc *desc)
3922 struct device *d = tp_to_dev(tp);
3923 int node = dev_to_node(d);
3927 data = alloc_pages_node(node, GFP_KERNEL, get_order(R8169_RX_BUF_SIZE));
3931 mapping = dma_map_page(d, data, 0, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
3932 if (unlikely(dma_mapping_error(d, mapping))) {
3933 if (net_ratelimit())
3934 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
3935 __free_pages(data, get_order(R8169_RX_BUF_SIZE));
3939 desc->addr = cpu_to_le64(mapping);
3940 rtl8169_mark_to_asic(desc);
3945 static void rtl8169_rx_clear(struct rtl8169_private *tp)
3949 for (i = 0; i < NUM_RX_DESC && tp->Rx_databuff[i]; i++) {
3950 dma_unmap_page(tp_to_dev(tp),
3951 le64_to_cpu(tp->RxDescArray[i].addr),
3952 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
3953 __free_pages(tp->Rx_databuff[i], get_order(R8169_RX_BUF_SIZE));
3954 tp->Rx_databuff[i] = NULL;
3955 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
3959 static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
3961 desc->opts1 |= cpu_to_le32(RingEnd);
3964 static int rtl8169_rx_fill(struct rtl8169_private *tp)
3968 for (i = 0; i < NUM_RX_DESC; i++) {
3971 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
3973 rtl8169_rx_clear(tp);
3976 tp->Rx_databuff[i] = data;
3979 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
3984 static int rtl8169_init_ring(struct rtl8169_private *tp)
3986 rtl8169_init_ring_indexes(tp);
3988 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
3989 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
3991 return rtl8169_rx_fill(tp);
3994 static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
3995 struct TxDesc *desc)
3997 unsigned int len = tx_skb->len;
3999 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
4007 static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
4012 for (i = 0; i < n; i++) {
4013 unsigned int entry = (start + i) % NUM_TX_DESC;
4014 struct ring_info *tx_skb = tp->tx_skb + entry;
4015 unsigned int len = tx_skb->len;
4018 struct sk_buff *skb = tx_skb->skb;
4020 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
4021 tp->TxDescArray + entry);
4023 dev_consume_skb_any(skb);
4030 static void rtl8169_tx_clear(struct rtl8169_private *tp)
4032 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
4033 tp->cur_tx = tp->dirty_tx = 0;
4034 netdev_reset_queue(tp->dev);
4037 static void rtl_reset_work(struct rtl8169_private *tp)
4039 struct net_device *dev = tp->dev;
4042 napi_disable(&tp->napi);
4043 netif_stop_queue(dev);
4046 rtl8169_hw_reset(tp);
4048 for (i = 0; i < NUM_RX_DESC; i++)
4049 rtl8169_mark_to_asic(tp->RxDescArray + i);
4051 rtl8169_tx_clear(tp);
4052 rtl8169_init_ring_indexes(tp);
4054 napi_enable(&tp->napi);
4056 netif_wake_queue(dev);
4059 static void rtl8169_tx_timeout(struct net_device *dev, unsigned int txqueue)
4061 struct rtl8169_private *tp = netdev_priv(dev);
4063 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
4066 static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
4068 u32 status = opts0 | len;
4070 if (entry == NUM_TX_DESC - 1)
4073 return cpu_to_le32(status);
4076 static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
4079 struct skb_shared_info *info = skb_shinfo(skb);
4080 unsigned int cur_frag, entry;
4081 struct TxDesc *uninitialized_var(txd);
4082 struct device *d = tp_to_dev(tp);
4085 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
4086 const skb_frag_t *frag = info->frags + cur_frag;
4091 entry = (entry + 1) % NUM_TX_DESC;
4093 txd = tp->TxDescArray + entry;
4094 len = skb_frag_size(frag);
4095 addr = skb_frag_address(frag);
4096 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
4097 if (unlikely(dma_mapping_error(d, mapping))) {
4098 if (net_ratelimit())
4099 netif_err(tp, drv, tp->dev,
4100 "Failed to map TX fragments DMA!\n");
4104 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
4105 txd->opts2 = cpu_to_le32(opts[1]);
4106 txd->addr = cpu_to_le64(mapping);
4108 tp->tx_skb[entry].len = len;
4112 tp->tx_skb[entry].skb = skb;
4113 txd->opts1 |= cpu_to_le32(LastFrag);
4119 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
4123 static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
4125 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
4128 /* msdn_giant_send_check()
4129 * According to the document of microsoft, the TCP Pseudo Header excludes the
4130 * packet length for IPv6 TCP large packets.
4132 static int msdn_giant_send_check(struct sk_buff *skb)
4134 const struct ipv6hdr *ipv6h;
4138 ret = skb_cow_head(skb, 0);
4142 ipv6h = ipv6_hdr(skb);
4146 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
4151 static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
4153 u32 mss = skb_shinfo(skb)->gso_size;
4157 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
4158 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
4159 const struct iphdr *ip = ip_hdr(skb);
4161 if (ip->protocol == IPPROTO_TCP)
4162 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
4163 else if (ip->protocol == IPPROTO_UDP)
4164 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
4170 static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
4171 struct sk_buff *skb, u32 *opts)
4173 u32 transport_offset = (u32)skb_transport_offset(skb);
4174 u32 mss = skb_shinfo(skb)->gso_size;
4177 switch (vlan_get_protocol(skb)) {
4178 case htons(ETH_P_IP):
4179 opts[0] |= TD1_GTSENV4;
4182 case htons(ETH_P_IPV6):
4183 if (msdn_giant_send_check(skb))
4186 opts[0] |= TD1_GTSENV6;
4194 opts[0] |= transport_offset << GTTCPHO_SHIFT;
4195 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
4196 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
4199 switch (vlan_get_protocol(skb)) {
4200 case htons(ETH_P_IP):
4201 opts[1] |= TD1_IPv4_CS;
4202 ip_protocol = ip_hdr(skb)->protocol;
4205 case htons(ETH_P_IPV6):
4206 opts[1] |= TD1_IPv6_CS;
4207 ip_protocol = ipv6_hdr(skb)->nexthdr;
4211 ip_protocol = IPPROTO_RAW;
4215 if (ip_protocol == IPPROTO_TCP)
4216 opts[1] |= TD1_TCP_CS;
4217 else if (ip_protocol == IPPROTO_UDP)
4218 opts[1] |= TD1_UDP_CS;
4222 opts[1] |= transport_offset << TCPHO_SHIFT;
4224 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
4225 return !eth_skb_pad(skb);
4231 static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
4232 unsigned int nr_frags)
4234 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
4236 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
4237 return slots_avail > nr_frags;
4240 /* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
4241 static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
4243 switch (tp->mac_version) {
4244 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
4245 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
4252 static void rtl8169_doorbell(struct rtl8169_private *tp)
4254 if (rtl_is_8125(tp))
4255 RTL_W16(tp, TxPoll_8125, BIT(0));
4257 RTL_W8(tp, TxPoll, NPQ);
4260 static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
4261 struct net_device *dev)
4263 struct rtl8169_private *tp = netdev_priv(dev);
4264 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
4265 struct TxDesc *txd = tp->TxDescArray + entry;
4266 struct device *d = tp_to_dev(tp);
4273 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
4274 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
4278 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
4281 opts[1] = rtl8169_tx_vlan_tag(skb);
4284 if (rtl_chip_supports_csum_v2(tp)) {
4285 if (!rtl8169_tso_csum_v2(tp, skb, opts))
4288 rtl8169_tso_csum_v1(skb, opts);
4291 len = skb_headlen(skb);
4292 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
4293 if (unlikely(dma_mapping_error(d, mapping))) {
4294 if (net_ratelimit())
4295 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
4299 tp->tx_skb[entry].len = len;
4300 txd->addr = cpu_to_le64(mapping);
4302 frags = rtl8169_xmit_frags(tp, skb, opts);
4306 opts[0] |= FirstFrag;
4308 opts[0] |= FirstFrag | LastFrag;
4309 tp->tx_skb[entry].skb = skb;
4312 txd->opts2 = cpu_to_le32(opts[1]);
4314 skb_tx_timestamp(skb);
4316 /* Force memory writes to complete before releasing descriptor */
4319 door_bell = __netdev_sent_queue(dev, skb->len, netdev_xmit_more());
4321 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
4323 /* Force all memory writes to complete before notifying device */
4326 tp->cur_tx += frags + 1;
4328 stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS);
4329 if (unlikely(stop_queue)) {
4330 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
4331 * not miss a ring update when it notices a stopped queue.
4334 netif_stop_queue(dev);
4339 rtl8169_doorbell(tp);
4341 if (unlikely(stop_queue)) {
4342 /* Sync with rtl_tx:
4343 * - publish queue status and cur_tx ring index (write barrier)
4344 * - refresh dirty_tx ring index (read barrier).
4345 * May the current thread have a pessimistic view of the ring
4346 * status and forget to wake up queue, a racing rtl_tx thread
4350 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
4351 netif_start_queue(dev);
4354 return NETDEV_TX_OK;
4357 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
4359 dev_kfree_skb_any(skb);
4360 dev->stats.tx_dropped++;
4361 return NETDEV_TX_OK;
4364 netif_stop_queue(dev);
4365 dev->stats.tx_dropped++;
4366 return NETDEV_TX_BUSY;
4369 static netdev_features_t rtl8169_features_check(struct sk_buff *skb,
4370 struct net_device *dev,
4371 netdev_features_t features)
4373 int transport_offset = skb_transport_offset(skb);
4374 struct rtl8169_private *tp = netdev_priv(dev);
4376 if (skb_is_gso(skb)) {
4377 if (transport_offset > GTTCPHO_MAX &&
4378 rtl_chip_supports_csum_v2(tp))
4379 features &= ~NETIF_F_ALL_TSO;
4380 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
4381 if (skb->len < ETH_ZLEN) {
4382 switch (tp->mac_version) {
4383 case RTL_GIGA_MAC_VER_11:
4384 case RTL_GIGA_MAC_VER_12:
4385 case RTL_GIGA_MAC_VER_17:
4386 case RTL_GIGA_MAC_VER_34:
4387 features &= ~NETIF_F_CSUM_MASK;
4394 if (transport_offset > TCPHO_MAX &&
4395 rtl_chip_supports_csum_v2(tp))
4396 features &= ~NETIF_F_CSUM_MASK;
4399 return vlan_features_check(skb, features);
4402 static void rtl8169_pcierr_interrupt(struct net_device *dev)
4404 struct rtl8169_private *tp = netdev_priv(dev);
4405 struct pci_dev *pdev = tp->pci_dev;
4406 u16 pci_status, pci_cmd;
4408 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
4409 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
4411 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
4412 pci_cmd, pci_status);
4415 * The recovery sequence below admits a very elaborated explanation:
4416 * - it seems to work;
4417 * - I did not see what else could be done;
4418 * - it makes iop3xx happy.
4420 * Feel free to adjust to your needs.
4422 if (pdev->broken_parity_status)
4423 pci_cmd &= ~PCI_COMMAND_PARITY;
4425 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
4427 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
4429 pci_write_config_word(pdev, PCI_STATUS,
4430 pci_status & (PCI_STATUS_DETECTED_PARITY |
4431 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
4432 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
4434 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
4437 static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
4440 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
4442 dirty_tx = tp->dirty_tx;
4444 tx_left = tp->cur_tx - dirty_tx;
4446 while (tx_left > 0) {
4447 unsigned int entry = dirty_tx % NUM_TX_DESC;
4448 struct ring_info *tx_skb = tp->tx_skb + entry;
4451 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
4452 if (status & DescOwn)
4455 /* This barrier is needed to keep us from reading
4456 * any other fields out of the Tx descriptor until
4457 * we know the status of DescOwn
4461 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
4462 tp->TxDescArray + entry);
4465 bytes_compl += tx_skb->skb->len;
4466 napi_consume_skb(tx_skb->skb, budget);
4473 if (tp->dirty_tx != dirty_tx) {
4474 netdev_completed_queue(dev, pkts_compl, bytes_compl);
4476 u64_stats_update_begin(&tp->tx_stats.syncp);
4477 tp->tx_stats.packets += pkts_compl;
4478 tp->tx_stats.bytes += bytes_compl;
4479 u64_stats_update_end(&tp->tx_stats.syncp);
4481 tp->dirty_tx = dirty_tx;
4482 /* Sync with rtl8169_start_xmit:
4483 * - publish dirty_tx ring index (write barrier)
4484 * - refresh cur_tx ring index and queue status (read barrier)
4485 * May the current thread miss the stopped queue condition,
4486 * a racing xmit thread can only have a right view of the
4490 if (netif_queue_stopped(dev) &&
4491 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
4492 netif_wake_queue(dev);
4495 * 8168 hack: TxPoll requests are lost when the Tx packets are
4496 * too close. Let's kick an extra TxPoll request when a burst
4497 * of start_xmit activity is detected (if it is not detected,
4498 * it is slow enough). -- FR
4500 if (tp->cur_tx != dirty_tx)
4501 rtl8169_doorbell(tp);
4505 static inline int rtl8169_fragmented_frame(u32 status)
4507 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
4510 static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
4512 u32 status = opts1 & RxProtoMask;
4514 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
4515 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
4516 skb->ip_summed = CHECKSUM_UNNECESSARY;
4518 skb_checksum_none_assert(skb);
4521 static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
4523 unsigned int cur_rx, rx_left;
4526 cur_rx = tp->cur_rx;
4528 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
4529 unsigned int entry = cur_rx % NUM_RX_DESC;
4530 const void *rx_buf = page_address(tp->Rx_databuff[entry]);
4531 struct RxDesc *desc = tp->RxDescArray + entry;
4534 status = le32_to_cpu(desc->opts1);
4535 if (status & DescOwn)
4538 /* This barrier is needed to keep us from reading
4539 * any other fields out of the Rx descriptor until
4540 * we know the status of DescOwn
4544 if (unlikely(status & RxRES)) {
4545 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
4547 dev->stats.rx_errors++;
4548 if (status & (RxRWT | RxRUNT))
4549 dev->stats.rx_length_errors++;
4551 dev->stats.rx_crc_errors++;
4552 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
4553 dev->features & NETIF_F_RXALL) {
4557 unsigned int pkt_size;
4558 struct sk_buff *skb;
4561 pkt_size = status & GENMASK(13, 0);
4562 if (likely(!(dev->features & NETIF_F_RXFCS)))
4563 pkt_size -= ETH_FCS_LEN;
4565 * The driver does not support incoming fragmented
4566 * frames. They are seen as a symptom of over-mtu
4569 if (unlikely(rtl8169_fragmented_frame(status))) {
4570 dev->stats.rx_dropped++;
4571 dev->stats.rx_length_errors++;
4572 goto release_descriptor;
4575 skb = napi_alloc_skb(&tp->napi, pkt_size);
4576 if (unlikely(!skb)) {
4577 dev->stats.rx_dropped++;
4578 goto release_descriptor;
4581 dma_sync_single_for_cpu(tp_to_dev(tp),
4582 le64_to_cpu(desc->addr),
4583 pkt_size, DMA_FROM_DEVICE);
4585 skb_copy_to_linear_data(skb, rx_buf, pkt_size);
4586 skb->tail += pkt_size;
4587 skb->len = pkt_size;
4589 dma_sync_single_for_device(tp_to_dev(tp),
4590 le64_to_cpu(desc->addr),
4591 pkt_size, DMA_FROM_DEVICE);
4593 rtl8169_rx_csum(skb, status);
4594 skb->protocol = eth_type_trans(skb, dev);
4596 rtl8169_rx_vlan_tag(desc, skb);
4598 if (skb->pkt_type == PACKET_MULTICAST)
4599 dev->stats.multicast++;
4601 napi_gro_receive(&tp->napi, skb);
4603 u64_stats_update_begin(&tp->rx_stats.syncp);
4604 tp->rx_stats.packets++;
4605 tp->rx_stats.bytes += pkt_size;
4606 u64_stats_update_end(&tp->rx_stats.syncp);
4610 rtl8169_mark_to_asic(desc);
4613 count = cur_rx - tp->cur_rx;
4614 tp->cur_rx = cur_rx;
4619 static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
4621 struct rtl8169_private *tp = dev_instance;
4622 u32 status = rtl_get_events(tp);
4624 if (!tp->irq_enabled || (status & 0xffff) == 0xffff ||
4625 !(status & tp->irq_mask))
4628 if (unlikely(status & SYSErr)) {
4629 rtl8169_pcierr_interrupt(tp->dev);
4633 if (status & LinkChg)
4634 phy_mac_interrupt(tp->phydev);
4636 if (unlikely(status & RxFIFOOver &&
4637 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
4638 netif_stop_queue(tp->dev);
4639 /* XXX - Hack alert. See rtl_task(). */
4640 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
4643 rtl_irq_disable(tp);
4644 napi_schedule_irqoff(&tp->napi);
4646 rtl_ack_events(tp, status);
4651 static void rtl_task(struct work_struct *work)
4653 static const struct {
4655 void (*action)(struct rtl8169_private *);
4657 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
4659 struct rtl8169_private *tp =
4660 container_of(work, struct rtl8169_private, wk.work);
4661 struct net_device *dev = tp->dev;
4666 if (!netif_running(dev) ||
4667 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
4670 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
4673 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
4675 rtl_work[i].action(tp);
4679 rtl_unlock_work(tp);
4682 static int rtl8169_poll(struct napi_struct *napi, int budget)
4684 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
4685 struct net_device *dev = tp->dev;
4688 work_done = rtl_rx(dev, tp, (u32) budget);
4690 rtl_tx(dev, tp, budget);
4692 if (work_done < budget) {
4693 napi_complete_done(napi, work_done);
4700 static void rtl8169_rx_missed(struct net_device *dev)
4702 struct rtl8169_private *tp = netdev_priv(dev);
4704 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
4707 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
4708 RTL_W32(tp, RxMissed, 0);
4711 static void r8169_phylink_handler(struct net_device *ndev)
4713 struct rtl8169_private *tp = netdev_priv(ndev);
4715 if (netif_carrier_ok(ndev)) {
4716 rtl_link_chg_patch(tp);
4717 pm_request_resume(&tp->pci_dev->dev);
4719 pm_runtime_idle(&tp->pci_dev->dev);
4722 if (net_ratelimit())
4723 phy_print_status(tp->phydev);
4726 static int r8169_phy_connect(struct rtl8169_private *tp)
4728 struct phy_device *phydev = tp->phydev;
4729 phy_interface_t phy_mode;
4732 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
4733 PHY_INTERFACE_MODE_MII;
4735 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
4740 if (!tp->supports_gmii)
4741 phy_set_max_speed(phydev, SPEED_100);
4743 phy_support_asym_pause(phydev);
4745 phy_attached_info(phydev);
4750 static void rtl8169_down(struct net_device *dev)
4752 struct rtl8169_private *tp = netdev_priv(dev);
4754 phy_stop(tp->phydev);
4756 napi_disable(&tp->napi);
4757 netif_stop_queue(dev);
4759 rtl8169_hw_reset(tp);
4761 * At this point device interrupts can not be enabled in any function,
4762 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
4763 * and napi is disabled (rtl8169_poll).
4765 rtl8169_rx_missed(dev);
4767 /* Give a racing hard_start_xmit a few cycles to complete. */
4770 rtl8169_tx_clear(tp);
4772 rtl8169_rx_clear(tp);
4774 rtl_pll_power_down(tp);
4777 static int rtl8169_close(struct net_device *dev)
4779 struct rtl8169_private *tp = netdev_priv(dev);
4780 struct pci_dev *pdev = tp->pci_dev;
4782 pm_runtime_get_sync(&pdev->dev);
4784 /* Update counters before going down */
4785 rtl8169_update_counters(tp);
4788 /* Clear all task flags */
4789 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
4792 rtl_unlock_work(tp);
4794 cancel_work_sync(&tp->wk.work);
4796 phy_disconnect(tp->phydev);
4798 pci_free_irq(pdev, 0, tp);
4800 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
4802 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
4804 tp->TxDescArray = NULL;
4805 tp->RxDescArray = NULL;
4807 pm_runtime_put_sync(&pdev->dev);
4812 #ifdef CONFIG_NET_POLL_CONTROLLER
4813 static void rtl8169_netpoll(struct net_device *dev)
4815 struct rtl8169_private *tp = netdev_priv(dev);
4817 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
4821 static int rtl_open(struct net_device *dev)
4823 struct rtl8169_private *tp = netdev_priv(dev);
4824 struct pci_dev *pdev = tp->pci_dev;
4825 int retval = -ENOMEM;
4827 pm_runtime_get_sync(&pdev->dev);
4830 * Rx and Tx descriptors needs 256 bytes alignment.
4831 * dma_alloc_coherent provides more.
4833 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
4834 &tp->TxPhyAddr, GFP_KERNEL);
4835 if (!tp->TxDescArray)
4836 goto err_pm_runtime_put;
4838 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
4839 &tp->RxPhyAddr, GFP_KERNEL);
4840 if (!tp->RxDescArray)
4843 retval = rtl8169_init_ring(tp);
4847 rtl_request_firmware(tp);
4849 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
4852 goto err_release_fw_2;
4854 retval = r8169_phy_connect(tp);
4860 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
4862 napi_enable(&tp->napi);
4864 rtl8169_init_phy(tp);
4866 rtl_pll_power_up(tp);
4870 if (!rtl8169_init_counter_offsets(tp))
4871 netif_warn(tp, hw, dev, "counter reset/update failed\n");
4873 phy_start(tp->phydev);
4874 netif_start_queue(dev);
4876 rtl_unlock_work(tp);
4878 pm_runtime_put_sync(&pdev->dev);
4883 pci_free_irq(pdev, 0, tp);
4885 rtl_release_firmware(tp);
4886 rtl8169_rx_clear(tp);
4888 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
4890 tp->RxDescArray = NULL;
4892 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
4894 tp->TxDescArray = NULL;
4896 pm_runtime_put_noidle(&pdev->dev);
4901 rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
4903 struct rtl8169_private *tp = netdev_priv(dev);
4904 struct pci_dev *pdev = tp->pci_dev;
4905 struct rtl8169_counters *counters = tp->counters;
4908 pm_runtime_get_noresume(&pdev->dev);
4910 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
4911 rtl8169_rx_missed(dev);
4914 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
4915 stats->rx_packets = tp->rx_stats.packets;
4916 stats->rx_bytes = tp->rx_stats.bytes;
4917 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
4920 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
4921 stats->tx_packets = tp->tx_stats.packets;
4922 stats->tx_bytes = tp->tx_stats.bytes;
4923 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
4925 stats->rx_dropped = dev->stats.rx_dropped;
4926 stats->tx_dropped = dev->stats.tx_dropped;
4927 stats->rx_length_errors = dev->stats.rx_length_errors;
4928 stats->rx_errors = dev->stats.rx_errors;
4929 stats->rx_crc_errors = dev->stats.rx_crc_errors;
4930 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
4931 stats->rx_missed_errors = dev->stats.rx_missed_errors;
4932 stats->multicast = dev->stats.multicast;
4935 * Fetch additional counter values missing in stats collected by driver
4936 * from tally counters.
4938 if (pm_runtime_active(&pdev->dev))
4939 rtl8169_update_counters(tp);
4942 * Subtract values fetched during initalization.
4943 * See rtl8169_init_counter_offsets for a description why we do that.
4945 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
4946 le64_to_cpu(tp->tc_offset.tx_errors);
4947 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
4948 le32_to_cpu(tp->tc_offset.tx_multi_collision);
4949 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
4950 le16_to_cpu(tp->tc_offset.tx_aborted);
4952 pm_runtime_put_noidle(&pdev->dev);
4955 static void rtl8169_net_suspend(struct net_device *dev)
4957 struct rtl8169_private *tp = netdev_priv(dev);
4959 if (!netif_running(dev))
4962 phy_stop(tp->phydev);
4963 netif_device_detach(dev);
4966 napi_disable(&tp->napi);
4967 /* Clear all task flags */
4968 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
4970 rtl_unlock_work(tp);
4972 rtl_pll_power_down(tp);
4977 static int rtl8169_suspend(struct device *device)
4979 struct net_device *dev = dev_get_drvdata(device);
4980 struct rtl8169_private *tp = netdev_priv(dev);
4982 rtl8169_net_suspend(dev);
4983 clk_disable_unprepare(tp->clk);
4988 static void __rtl8169_resume(struct net_device *dev)
4990 struct rtl8169_private *tp = netdev_priv(dev);
4992 netif_device_attach(dev);
4994 rtl_pll_power_up(tp);
4995 rtl8169_init_phy(tp);
4997 phy_start(tp->phydev);
5000 napi_enable(&tp->napi);
5001 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
5003 rtl_unlock_work(tp);
5006 static int rtl8169_resume(struct device *device)
5008 struct net_device *dev = dev_get_drvdata(device);
5009 struct rtl8169_private *tp = netdev_priv(dev);
5011 rtl_rar_set(tp, dev->dev_addr);
5013 clk_prepare_enable(tp->clk);
5015 if (netif_running(dev))
5016 __rtl8169_resume(dev);
5021 static int rtl8169_runtime_suspend(struct device *device)
5023 struct net_device *dev = dev_get_drvdata(device);
5024 struct rtl8169_private *tp = netdev_priv(dev);
5026 if (!tp->TxDescArray)
5030 __rtl8169_set_wol(tp, WAKE_ANY);
5031 rtl_unlock_work(tp);
5033 rtl8169_net_suspend(dev);
5035 /* Update counters before going runtime suspend */
5036 rtl8169_rx_missed(dev);
5037 rtl8169_update_counters(tp);
5042 static int rtl8169_runtime_resume(struct device *device)
5044 struct net_device *dev = dev_get_drvdata(device);
5045 struct rtl8169_private *tp = netdev_priv(dev);
5047 rtl_rar_set(tp, dev->dev_addr);
5049 if (!tp->TxDescArray)
5053 __rtl8169_set_wol(tp, tp->saved_wolopts);
5054 rtl_unlock_work(tp);
5056 __rtl8169_resume(dev);
5061 static int rtl8169_runtime_idle(struct device *device)
5063 struct net_device *dev = dev_get_drvdata(device);
5065 if (!netif_running(dev) || !netif_carrier_ok(dev))
5066 pm_schedule_suspend(device, 10000);
5071 static const struct dev_pm_ops rtl8169_pm_ops = {
5072 .suspend = rtl8169_suspend,
5073 .resume = rtl8169_resume,
5074 .freeze = rtl8169_suspend,
5075 .thaw = rtl8169_resume,
5076 .poweroff = rtl8169_suspend,
5077 .restore = rtl8169_resume,
5078 .runtime_suspend = rtl8169_runtime_suspend,
5079 .runtime_resume = rtl8169_runtime_resume,
5080 .runtime_idle = rtl8169_runtime_idle,
5083 #define RTL8169_PM_OPS (&rtl8169_pm_ops)
5085 #else /* !CONFIG_PM */
5087 #define RTL8169_PM_OPS NULL
5089 #endif /* !CONFIG_PM */
5091 static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
5093 /* WoL fails with 8168b when the receiver is disabled. */
5094 switch (tp->mac_version) {
5095 case RTL_GIGA_MAC_VER_11:
5096 case RTL_GIGA_MAC_VER_12:
5097 case RTL_GIGA_MAC_VER_17:
5098 pci_clear_master(tp->pci_dev);
5100 RTL_W8(tp, ChipCmd, CmdRxEnb);
5102 RTL_R8(tp, ChipCmd);
5109 static void rtl_shutdown(struct pci_dev *pdev)
5111 struct net_device *dev = pci_get_drvdata(pdev);
5112 struct rtl8169_private *tp = netdev_priv(dev);
5114 rtl8169_net_suspend(dev);
5116 /* Restore original MAC address */
5117 rtl_rar_set(tp, dev->perm_addr);
5119 rtl8169_hw_reset(tp);
5121 if (system_state == SYSTEM_POWER_OFF) {
5122 if (tp->saved_wolopts) {
5123 rtl_wol_suspend_quirk(tp);
5124 rtl_wol_shutdown_quirk(tp);
5127 pci_wake_from_d3(pdev, true);
5128 pci_set_power_state(pdev, PCI_D3hot);
5132 static void rtl_remove_one(struct pci_dev *pdev)
5134 struct net_device *dev = pci_get_drvdata(pdev);
5135 struct rtl8169_private *tp = netdev_priv(dev);
5137 if (r8168_check_dash(tp))
5138 rtl8168_driver_stop(tp);
5140 netif_napi_del(&tp->napi);
5142 unregister_netdev(dev);
5143 mdiobus_unregister(tp->phydev->mdio.bus);
5145 rtl_release_firmware(tp);
5147 if (pci_dev_run_wake(pdev))
5148 pm_runtime_get_noresume(&pdev->dev);
5150 /* restore original MAC address */
5151 rtl_rar_set(tp, dev->perm_addr);
5154 static const struct net_device_ops rtl_netdev_ops = {
5155 .ndo_open = rtl_open,
5156 .ndo_stop = rtl8169_close,
5157 .ndo_get_stats64 = rtl8169_get_stats64,
5158 .ndo_start_xmit = rtl8169_start_xmit,
5159 .ndo_features_check = rtl8169_features_check,
5160 .ndo_tx_timeout = rtl8169_tx_timeout,
5161 .ndo_validate_addr = eth_validate_addr,
5162 .ndo_change_mtu = rtl8169_change_mtu,
5163 .ndo_fix_features = rtl8169_fix_features,
5164 .ndo_set_features = rtl8169_set_features,
5165 .ndo_set_mac_address = rtl_set_mac_address,
5166 .ndo_do_ioctl = phy_do_ioctl_running,
5167 .ndo_set_rx_mode = rtl_set_rx_mode,
5168 #ifdef CONFIG_NET_POLL_CONTROLLER
5169 .ndo_poll_controller = rtl8169_netpoll,
5174 static void rtl_set_irq_mask(struct rtl8169_private *tp)
5176 tp->irq_mask = RTL_EVENT_NAPI | LinkChg;
5178 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
5179 tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
5180 else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
5181 /* special workaround needed */
5182 tp->irq_mask |= RxFIFOOver;
5184 tp->irq_mask |= RxOverflow;
5187 static int rtl_alloc_irq(struct rtl8169_private *tp)
5191 switch (tp->mac_version) {
5192 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5193 rtl_unlock_config_regs(tp);
5194 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
5195 rtl_lock_config_regs(tp);
5197 case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_24:
5198 flags = PCI_IRQ_LEGACY;
5201 flags = PCI_IRQ_ALL_TYPES;
5205 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
5208 static void rtl_read_mac_address(struct rtl8169_private *tp,
5209 u8 mac_addr[ETH_ALEN])
5211 /* Get MAC address */
5212 if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
5213 u32 value = rtl_eri_read(tp, 0xe0);
5215 mac_addr[0] = (value >> 0) & 0xff;
5216 mac_addr[1] = (value >> 8) & 0xff;
5217 mac_addr[2] = (value >> 16) & 0xff;
5218 mac_addr[3] = (value >> 24) & 0xff;
5220 value = rtl_eri_read(tp, 0xe4);
5221 mac_addr[4] = (value >> 0) & 0xff;
5222 mac_addr[5] = (value >> 8) & 0xff;
5223 } else if (rtl_is_8125(tp)) {
5224 rtl_read_mac_from_reg(tp, mac_addr, MAC0_BKP);
5228 DECLARE_RTL_COND(rtl_link_list_ready_cond)
5230 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
5233 DECLARE_RTL_COND(rtl_rxtx_empty_cond)
5235 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
5238 static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
5240 struct rtl8169_private *tp = mii_bus->priv;
5245 return rtl_readphy(tp, phyreg);
5248 static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
5249 int phyreg, u16 val)
5251 struct rtl8169_private *tp = mii_bus->priv;
5256 rtl_writephy(tp, phyreg, val);
5261 static int r8169_mdio_register(struct rtl8169_private *tp)
5263 struct pci_dev *pdev = tp->pci_dev;
5264 struct mii_bus *new_bus;
5267 new_bus = devm_mdiobus_alloc(&pdev->dev);
5271 new_bus->name = "r8169";
5273 new_bus->parent = &pdev->dev;
5274 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
5275 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
5277 new_bus->read = r8169_mdio_read_reg;
5278 new_bus->write = r8169_mdio_write_reg;
5280 ret = mdiobus_register(new_bus);
5284 tp->phydev = mdiobus_get_phy(new_bus, 0);
5286 mdiobus_unregister(new_bus);
5290 /* PHY will be woken up in rtl_open() */
5291 phy_suspend(tp->phydev);
5296 static void rtl_hw_init_8168g(struct rtl8169_private *tp)
5298 tp->ocp_base = OCP_STD_PHY_BASE;
5300 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
5302 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
5305 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
5308 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
5310 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5312 r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
5314 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
5317 r8168_mac_ocp_modify(tp, 0xe8de, 0, BIT(15));
5319 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
5322 static void rtl_hw_init_8125(struct rtl8169_private *tp)
5324 tp->ocp_base = OCP_STD_PHY_BASE;
5326 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
5328 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
5331 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
5333 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5335 r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
5337 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
5340 r8168_mac_ocp_write(tp, 0xc0aa, 0x07d0);
5341 r8168_mac_ocp_write(tp, 0xc0a6, 0x0150);
5342 r8168_mac_ocp_write(tp, 0xc01e, 0x5555);
5344 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
5347 static void rtl_hw_initialize(struct rtl8169_private *tp)
5349 switch (tp->mac_version) {
5350 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_52:
5351 rtl8168ep_stop_cmac(tp);
5353 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
5354 rtl_hw_init_8168g(tp);
5356 case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
5357 rtl_hw_init_8125(tp);
5364 static int rtl_jumbo_max(struct rtl8169_private *tp)
5366 /* Non-GBit versions don't support jumbo frames */
5367 if (!tp->supports_gmii)
5370 switch (tp->mac_version) {
5372 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5375 case RTL_GIGA_MAC_VER_11:
5376 case RTL_GIGA_MAC_VER_12:
5377 case RTL_GIGA_MAC_VER_17:
5380 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
5387 static void rtl_disable_clk(void *data)
5389 clk_disable_unprepare(data);
5392 static int rtl_get_ether_clk(struct rtl8169_private *tp)
5394 struct device *d = tp_to_dev(tp);
5398 clk = devm_clk_get(d, "ether_clk");
5402 /* clk-core allows NULL (for suspend / resume) */
5404 else if (rc != -EPROBE_DEFER)
5405 dev_err(d, "failed to get clk: %d\n", rc);
5408 rc = clk_prepare_enable(clk);
5410 dev_err(d, "failed to enable clk: %d\n", rc);
5412 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
5418 static void rtl_init_mac_address(struct rtl8169_private *tp)
5420 struct net_device *dev = tp->dev;
5421 u8 *mac_addr = dev->dev_addr;
5424 rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
5428 rtl_read_mac_address(tp, mac_addr);
5429 if (is_valid_ether_addr(mac_addr))
5432 rtl_read_mac_from_reg(tp, mac_addr, MAC0);
5433 if (is_valid_ether_addr(mac_addr))
5436 eth_hw_addr_random(dev);
5437 dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
5439 rtl_rar_set(tp, mac_addr);
5442 static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
5444 struct rtl8169_private *tp;
5445 struct net_device *dev;
5446 int chipset, region;
5449 /* Some tools for creating an initramfs don't consider softdeps, then
5450 * r8169.ko may be in initramfs, but realtek.ko not. Then the generic
5451 * PHY driver is used that doesn't work with most chip versions.
5453 if (!driver_find("RTL8201CP Ethernet", &mdio_bus_type)) {
5454 dev_err(&pdev->dev, "realtek.ko not loaded, maybe it needs to be added to initramfs?\n");
5458 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
5462 SET_NETDEV_DEV(dev, &pdev->dev);
5463 dev->netdev_ops = &rtl_netdev_ops;
5464 tp = netdev_priv(dev);
5467 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
5468 tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
5471 /* Get the *optional* external "ether_clk" used on some boards */
5472 rc = rtl_get_ether_clk(tp);
5476 /* Disable ASPM completely as that cause random device stop working
5477 * problems as well as full system hangs for some PCIe devices users.
5479 rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
5480 PCIE_LINK_STATE_L1);
5481 tp->aspm_manageable = !rc;
5483 /* enable device (incl. PCI PM wakeup and hotplug setup) */
5484 rc = pcim_enable_device(pdev);
5486 dev_err(&pdev->dev, "enable failure\n");
5490 if (pcim_set_mwi(pdev) < 0)
5491 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
5493 /* use first MMIO region */
5494 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
5496 dev_err(&pdev->dev, "no MMIO resource found\n");
5500 /* check for weird/broken PCI region reporting */
5501 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
5502 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
5506 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
5508 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
5512 tp->mmio_addr = pcim_iomap_table(pdev)[region];
5514 /* Identify chip attached to board */
5515 rtl8169_get_mac_version(tp);
5516 if (tp->mac_version == RTL_GIGA_MAC_NONE)
5519 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
5521 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
5522 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
5523 dev->features |= NETIF_F_HIGHDMA;
5527 rtl8169_irq_mask_and_ack(tp);
5529 rtl_hw_initialize(tp);
5533 pci_set_master(pdev);
5535 chipset = tp->mac_version;
5537 rc = rtl_alloc_irq(tp);
5539 dev_err(&pdev->dev, "Can't allocate interrupt\n");
5543 mutex_init(&tp->wk.mutex);
5544 INIT_WORK(&tp->wk.work, rtl_task);
5545 u64_stats_init(&tp->rx_stats.syncp);
5546 u64_stats_init(&tp->tx_stats.syncp);
5548 rtl_init_mac_address(tp);
5550 dev->ethtool_ops = &rtl8169_ethtool_ops;
5552 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
5554 dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
5555 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
5556 NETIF_F_HW_VLAN_CTAG_RX;
5557 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
5558 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
5559 NETIF_F_HW_VLAN_CTAG_RX;
5560 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
5562 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
5564 tp->cp_cmd |= RxChkSum;
5565 /* RTL8125 uses register RxConfig for VLAN offloading config */
5566 if (!rtl_is_8125(tp))
5567 tp->cp_cmd |= RxVlan;
5569 * Pretend we are using VLANs; This bypasses a nasty bug where
5570 * Interrupts stop flowing on high load on 8110SCd controllers.
5572 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
5573 /* Disallow toggling */
5574 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
5576 if (rtl_chip_supports_csum_v2(tp)) {
5577 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
5578 dev->features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
5579 dev->gso_max_size = RTL_GSO_MAX_SIZE_V2;
5580 dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2;
5582 dev->gso_max_size = RTL_GSO_MAX_SIZE_V1;
5583 dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1;
5586 /* RTL8168e-vl and one RTL8168c variant are known to have a
5587 * HW issue with TSO.
5589 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
5590 tp->mac_version == RTL_GIGA_MAC_VER_22) {
5591 dev->vlan_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
5592 dev->hw_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
5593 dev->features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
5596 dev->hw_features |= NETIF_F_RXALL;
5597 dev->hw_features |= NETIF_F_RXFCS;
5599 jumbo_max = rtl_jumbo_max(tp);
5601 dev->max_mtu = jumbo_max;
5603 rtl_set_irq_mask(tp);
5605 tp->fw_name = rtl_chip_infos[chipset].fw_name;
5607 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
5608 &tp->counters_phys_addr,
5613 pci_set_drvdata(pdev, dev);
5615 rc = r8169_mdio_register(tp);
5619 /* chip gets powered up in rtl_open() */
5620 rtl_pll_power_down(tp);
5622 rc = register_netdev(dev);
5624 goto err_mdio_unregister;
5626 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
5627 rtl_chip_infos[chipset].name, dev->dev_addr,
5628 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
5629 pci_irq_vector(pdev, 0));
5632 netif_info(tp, probe, dev,
5633 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
5634 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
5637 if (r8168_check_dash(tp))
5638 rtl8168_driver_start(tp);
5640 if (pci_dev_run_wake(pdev))
5641 pm_runtime_put_sync(&pdev->dev);
5645 err_mdio_unregister:
5646 mdiobus_unregister(tp->phydev->mdio.bus);
5650 static struct pci_driver rtl8169_pci_driver = {
5652 .id_table = rtl8169_pci_tbl,
5653 .probe = rtl_init_one,
5654 .remove = rtl_remove_one,
5655 .shutdown = rtl_shutdown,
5656 .driver.pm = RTL8169_PM_OPS,
5659 module_pci_driver(rtl8169_pci_driver);