2 * Copyright 2014 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
25 #include "amdgpu_pm.h"
26 #include "amdgpu_i2c.h"
28 #include "amdgpu_pll.h"
29 #include "amdgpu_connectors.h"
30 #ifdef CONFIG_DRM_AMDGPU_SI
33 #ifdef CONFIG_DRM_AMDGPU_CIK
36 #include "dce_v10_0.h"
37 #include "dce_v11_0.h"
38 #include "dce_virtual.h"
40 #define DCE_VIRTUAL_VBLANK_PERIOD 16666666
43 static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
44 static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
45 static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
47 static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
49 enum amdgpu_interrupt_state state);
51 static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
56 static void dce_virtual_page_flip(struct amdgpu_device *adev,
57 int crtc_id, u64 crtc_base, bool async)
62 static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
63 u32 *vbl, u32 *position)
71 static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
72 enum amdgpu_hpd_id hpd)
77 static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
78 enum amdgpu_hpd_id hpd)
83 static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
89 * dce_virtual_bandwidth_update - program display watermarks
91 * @adev: amdgpu_device pointer
93 * Calculate and program the display watermarks and line
94 * buffer allocation (CIK).
96 static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
101 static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
102 u16 *green, u16 *blue, uint32_t size,
103 struct drm_modeset_acquire_ctx *ctx)
108 static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
110 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
112 drm_crtc_cleanup(crtc);
116 static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
119 .gamma_set = dce_virtual_crtc_gamma_set,
120 .set_config = amdgpu_display_crtc_set_config,
121 .destroy = dce_virtual_crtc_destroy,
122 .page_flip_target = amdgpu_display_crtc_page_flip_target,
125 static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
127 struct drm_device *dev = crtc->dev;
128 struct amdgpu_device *adev = dev->dev_private;
129 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
132 if (amdgpu_sriov_vf(adev))
136 case DRM_MODE_DPMS_ON:
137 amdgpu_crtc->enabled = true;
138 /* Make sure VBLANK interrupts are still enabled */
139 type = amdgpu_display_crtc_idx_to_irq_type(adev,
140 amdgpu_crtc->crtc_id);
141 amdgpu_irq_update(adev, &adev->crtc_irq, type);
142 drm_crtc_vblank_on(crtc);
144 case DRM_MODE_DPMS_STANDBY:
145 case DRM_MODE_DPMS_SUSPEND:
146 case DRM_MODE_DPMS_OFF:
147 drm_crtc_vblank_off(crtc);
148 amdgpu_crtc->enabled = false;
154 static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
156 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
159 static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
161 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
164 static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
166 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
168 dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
169 if (crtc->primary->fb) {
171 struct amdgpu_bo *abo;
173 abo = gem_to_amdgpu_bo(crtc->primary->fb->obj[0]);
174 r = amdgpu_bo_reserve(abo, true);
176 DRM_ERROR("failed to reserve abo before unpin\n");
178 amdgpu_bo_unpin(abo);
179 amdgpu_bo_unreserve(abo);
183 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
184 amdgpu_crtc->encoder = NULL;
185 amdgpu_crtc->connector = NULL;
188 static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
189 struct drm_display_mode *mode,
190 struct drm_display_mode *adjusted_mode,
191 int x, int y, struct drm_framebuffer *old_fb)
193 struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
195 /* update the hw version fpr dpm */
196 amdgpu_crtc->hw_mode = *adjusted_mode;
201 static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
202 const struct drm_display_mode *mode,
203 struct drm_display_mode *adjusted_mode)
209 static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
210 struct drm_framebuffer *old_fb)
215 static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
216 struct drm_framebuffer *fb,
217 int x, int y, enum mode_set_atomic state)
222 static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
223 .dpms = dce_virtual_crtc_dpms,
224 .mode_fixup = dce_virtual_crtc_mode_fixup,
225 .mode_set = dce_virtual_crtc_mode_set,
226 .mode_set_base = dce_virtual_crtc_set_base,
227 .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
228 .prepare = dce_virtual_crtc_prepare,
229 .commit = dce_virtual_crtc_commit,
230 .disable = dce_virtual_crtc_disable,
233 static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
235 struct amdgpu_crtc *amdgpu_crtc;
237 amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
238 (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
239 if (amdgpu_crtc == NULL)
242 drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
244 drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
245 amdgpu_crtc->crtc_id = index;
246 adev->mode_info.crtcs[index] = amdgpu_crtc;
248 amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
249 amdgpu_crtc->encoder = NULL;
250 amdgpu_crtc->connector = NULL;
251 amdgpu_crtc->vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
252 drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
257 static int dce_virtual_early_init(void *handle)
259 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
261 dce_virtual_set_display_funcs(adev);
262 dce_virtual_set_irq_funcs(adev);
264 adev->mode_info.num_hpd = 1;
265 adev->mode_info.num_dig = 1;
269 static struct drm_encoder *
270 dce_virtual_encoder(struct drm_connector *connector)
272 int enc_id = connector->encoder_ids[0];
273 struct drm_encoder *encoder;
276 for (i = 0; i < DRM_CONNECTOR_MAX_ENCODER; i++) {
277 if (connector->encoder_ids[i] == 0)
280 encoder = drm_encoder_find(connector->dev, NULL, connector->encoder_ids[i]);
284 if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
288 /* pick the first one */
290 return drm_encoder_find(connector->dev, NULL, enc_id);
294 static int dce_virtual_get_modes(struct drm_connector *connector)
296 struct drm_device *dev = connector->dev;
297 struct drm_display_mode *mode = NULL;
299 static const struct mode_size {
302 } common_modes[17] = {
322 for (i = 0; i < 17; i++) {
323 mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
324 drm_mode_probed_add(connector, mode);
330 static enum drm_mode_status dce_virtual_mode_valid(struct drm_connector *connector,
331 struct drm_display_mode *mode)
337 dce_virtual_dpms(struct drm_connector *connector, int mode)
343 dce_virtual_set_property(struct drm_connector *connector,
344 struct drm_property *property,
350 static void dce_virtual_destroy(struct drm_connector *connector)
352 drm_connector_unregister(connector);
353 drm_connector_cleanup(connector);
357 static void dce_virtual_force(struct drm_connector *connector)
362 static const struct drm_connector_helper_funcs dce_virtual_connector_helper_funcs = {
363 .get_modes = dce_virtual_get_modes,
364 .mode_valid = dce_virtual_mode_valid,
365 .best_encoder = dce_virtual_encoder,
368 static const struct drm_connector_funcs dce_virtual_connector_funcs = {
369 .dpms = dce_virtual_dpms,
370 .fill_modes = drm_helper_probe_single_connector_modes,
371 .set_property = dce_virtual_set_property,
372 .destroy = dce_virtual_destroy,
373 .force = dce_virtual_force,
376 static int dce_virtual_sw_init(void *handle)
379 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
381 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 229, &adev->crtc_irq);
385 adev->ddev->max_vblank_count = 0;
387 adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
389 adev->ddev->mode_config.max_width = 16384;
390 adev->ddev->mode_config.max_height = 16384;
392 adev->ddev->mode_config.preferred_depth = 24;
393 adev->ddev->mode_config.prefer_shadow = 1;
395 adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
397 r = amdgpu_display_modeset_create_props(adev);
401 adev->ddev->mode_config.max_width = 16384;
402 adev->ddev->mode_config.max_height = 16384;
404 /* allocate crtcs, encoders, connectors */
405 for (i = 0; i < adev->mode_info.num_crtc; i++) {
406 r = dce_virtual_crtc_init(adev, i);
409 r = dce_virtual_connector_encoder_init(adev, i);
414 drm_kms_helper_poll_init(adev->ddev);
416 adev->mode_info.mode_config_initialized = true;
420 static int dce_virtual_sw_fini(void *handle)
422 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
424 kfree(adev->mode_info.bios_hardcoded_edid);
426 drm_kms_helper_poll_fini(adev->ddev);
428 drm_mode_config_cleanup(adev->ddev);
429 /* clear crtcs pointer to avoid dce irq finish routine access freed data */
430 memset(adev->mode_info.crtcs, 0, sizeof(adev->mode_info.crtcs[0]) * AMDGPU_MAX_CRTCS);
431 adev->mode_info.mode_config_initialized = false;
435 static int dce_virtual_hw_init(void *handle)
437 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
439 switch (adev->asic_type) {
440 #ifdef CONFIG_DRM_AMDGPU_SI
445 dce_v6_0_disable_dce(adev);
448 #ifdef CONFIG_DRM_AMDGPU_CIK
454 dce_v8_0_disable_dce(adev);
459 dce_v10_0_disable_dce(adev);
466 dce_v11_0_disable_dce(adev);
469 #ifdef CONFIG_DRM_AMDGPU_SI
478 DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
483 static int dce_virtual_hw_fini(void *handle)
485 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
488 for (i = 0; i<adev->mode_info.num_crtc; i++)
489 if (adev->mode_info.crtcs[i])
490 dce_virtual_set_crtc_vblank_interrupt_state(adev, i, AMDGPU_IRQ_STATE_DISABLE);
495 static int dce_virtual_suspend(void *handle)
497 return dce_virtual_hw_fini(handle);
500 static int dce_virtual_resume(void *handle)
502 return dce_virtual_hw_init(handle);
505 static bool dce_virtual_is_idle(void *handle)
510 static int dce_virtual_wait_for_idle(void *handle)
515 static int dce_virtual_soft_reset(void *handle)
520 static int dce_virtual_set_clockgating_state(void *handle,
521 enum amd_clockgating_state state)
526 static int dce_virtual_set_powergating_state(void *handle,
527 enum amd_powergating_state state)
532 static const struct amd_ip_funcs dce_virtual_ip_funcs = {
533 .name = "dce_virtual",
534 .early_init = dce_virtual_early_init,
536 .sw_init = dce_virtual_sw_init,
537 .sw_fini = dce_virtual_sw_fini,
538 .hw_init = dce_virtual_hw_init,
539 .hw_fini = dce_virtual_hw_fini,
540 .suspend = dce_virtual_suspend,
541 .resume = dce_virtual_resume,
542 .is_idle = dce_virtual_is_idle,
543 .wait_for_idle = dce_virtual_wait_for_idle,
544 .soft_reset = dce_virtual_soft_reset,
545 .set_clockgating_state = dce_virtual_set_clockgating_state,
546 .set_powergating_state = dce_virtual_set_powergating_state,
549 /* these are handled by the primary encoders */
550 static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
555 static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
561 dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
562 struct drm_display_mode *mode,
563 struct drm_display_mode *adjusted_mode)
568 static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
574 dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
579 static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
580 const struct drm_display_mode *mode,
581 struct drm_display_mode *adjusted_mode)
586 static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
587 .dpms = dce_virtual_encoder_dpms,
588 .mode_fixup = dce_virtual_encoder_mode_fixup,
589 .prepare = dce_virtual_encoder_prepare,
590 .mode_set = dce_virtual_encoder_mode_set,
591 .commit = dce_virtual_encoder_commit,
592 .disable = dce_virtual_encoder_disable,
595 static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
597 drm_encoder_cleanup(encoder);
601 static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
602 .destroy = dce_virtual_encoder_destroy,
605 static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
608 struct drm_encoder *encoder;
609 struct drm_connector *connector;
611 /* add a new encoder */
612 encoder = kzalloc(sizeof(struct drm_encoder), GFP_KERNEL);
615 encoder->possible_crtcs = 1 << index;
616 drm_encoder_init(adev->ddev, encoder, &dce_virtual_encoder_funcs,
617 DRM_MODE_ENCODER_VIRTUAL, NULL);
618 drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
620 connector = kzalloc(sizeof(struct drm_connector), GFP_KERNEL);
626 /* add a new connector */
627 drm_connector_init(adev->ddev, connector, &dce_virtual_connector_funcs,
628 DRM_MODE_CONNECTOR_VIRTUAL);
629 drm_connector_helper_add(connector, &dce_virtual_connector_helper_funcs);
630 connector->display_info.subpixel_order = SubPixelHorizontalRGB;
631 connector->interlace_allowed = false;
632 connector->doublescan_allowed = false;
633 drm_connector_register(connector);
636 drm_mode_connector_attach_encoder(connector, encoder);
641 static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
642 .bandwidth_update = &dce_virtual_bandwidth_update,
643 .vblank_get_counter = &dce_virtual_vblank_get_counter,
644 .backlight_set_level = NULL,
645 .backlight_get_level = NULL,
646 .hpd_sense = &dce_virtual_hpd_sense,
647 .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
648 .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
649 .page_flip = &dce_virtual_page_flip,
650 .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
652 .add_connector = NULL,
655 static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
657 if (adev->mode_info.funcs == NULL)
658 adev->mode_info.funcs = &dce_virtual_display_funcs;
661 static int dce_virtual_pageflip(struct amdgpu_device *adev,
665 struct amdgpu_crtc *amdgpu_crtc;
666 struct amdgpu_flip_work *works;
668 amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
670 if (crtc_id >= adev->mode_info.num_crtc) {
671 DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
675 /* IRQ could occur when in initial stage */
676 if (amdgpu_crtc == NULL)
679 spin_lock_irqsave(&adev->ddev->event_lock, flags);
680 works = amdgpu_crtc->pflip_works;
681 if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
682 DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
683 "AMDGPU_FLIP_SUBMITTED(%d)\n",
684 amdgpu_crtc->pflip_status,
685 AMDGPU_FLIP_SUBMITTED);
686 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
690 /* page flip completed. clean up */
691 amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
692 amdgpu_crtc->pflip_works = NULL;
694 /* wakeup usersapce */
696 drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
698 spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
700 drm_crtc_vblank_put(&amdgpu_crtc->base);
701 schedule_work(&works->unpin_work);
706 static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
708 struct amdgpu_crtc *amdgpu_crtc = container_of(vblank_timer,
709 struct amdgpu_crtc, vblank_timer);
710 struct drm_device *ddev = amdgpu_crtc->base.dev;
711 struct amdgpu_device *adev = ddev->dev_private;
713 drm_handle_vblank(ddev, amdgpu_crtc->crtc_id);
714 dce_virtual_pageflip(adev, amdgpu_crtc->crtc_id);
715 hrtimer_start(vblank_timer, DCE_VIRTUAL_VBLANK_PERIOD,
718 return HRTIMER_NORESTART;
721 static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
723 enum amdgpu_interrupt_state state)
725 if (crtc >= adev->mode_info.num_crtc || !adev->mode_info.crtcs[crtc]) {
726 DRM_DEBUG("invalid crtc %d\n", crtc);
730 if (state && !adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
731 DRM_DEBUG("Enable software vsync timer\n");
732 hrtimer_init(&adev->mode_info.crtcs[crtc]->vblank_timer,
733 CLOCK_MONOTONIC, HRTIMER_MODE_REL);
734 hrtimer_set_expires(&adev->mode_info.crtcs[crtc]->vblank_timer,
735 DCE_VIRTUAL_VBLANK_PERIOD);
736 adev->mode_info.crtcs[crtc]->vblank_timer.function =
737 dce_virtual_vblank_timer_handle;
738 hrtimer_start(&adev->mode_info.crtcs[crtc]->vblank_timer,
739 DCE_VIRTUAL_VBLANK_PERIOD, HRTIMER_MODE_REL);
740 } else if (!state && adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
741 DRM_DEBUG("Disable software vsync timer\n");
742 hrtimer_cancel(&adev->mode_info.crtcs[crtc]->vblank_timer);
745 adev->mode_info.crtcs[crtc]->vsync_timer_enabled = state;
746 DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
750 static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
751 struct amdgpu_irq_src *source,
753 enum amdgpu_interrupt_state state)
755 if (type > AMDGPU_CRTC_IRQ_VBLANK6)
758 dce_virtual_set_crtc_vblank_interrupt_state(adev, type, state);
763 static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
764 .set = dce_virtual_set_crtc_irq_state,
768 static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
770 adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VBLANK6 + 1;
771 adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
774 const struct amdgpu_ip_block_version dce_virtual_ip_block =
776 .type = AMD_IP_BLOCK_TYPE_DCE,
780 .funcs = &dce_virtual_ip_funcs,