]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c
Merge drm-fixes-for-v4.17-rc6-urgent into drm-next
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_vm.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/dma-fence-array.h>
29 #include <linux/interval_tree_generic.h>
30 #include <linux/idr.h>
31 #include <drm/drmP.h>
32 #include <drm/amdgpu_drm.h>
33 #include "amdgpu.h"
34 #include "amdgpu_trace.h"
35 #include "amdgpu_amdkfd.h"
36
37 /*
38  * GPUVM
39  * GPUVM is similar to the legacy gart on older asics, however
40  * rather than there being a single global gart table
41  * for the entire GPU, there are multiple VM page tables active
42  * at any given time.  The VM page tables can contain a mix
43  * vram pages and system memory pages and system memory pages
44  * can be mapped as snooped (cached system pages) or unsnooped
45  * (uncached system pages).
46  * Each VM has an ID associated with it and there is a page table
47  * associated with each VMID.  When execting a command buffer,
48  * the kernel tells the the ring what VMID to use for that command
49  * buffer.  VMIDs are allocated dynamically as commands are submitted.
50  * The userspace drivers maintain their own address space and the kernel
51  * sets up their pages tables accordingly when they submit their
52  * command buffers and a VMID is assigned.
53  * Cayman/Trinity support up to 8 active VMs at any given time;
54  * SI supports 16.
55  */
56
57 #define START(node) ((node)->start)
58 #define LAST(node) ((node)->last)
59
60 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
61                      START, LAST, static, amdgpu_vm_it)
62
63 #undef START
64 #undef LAST
65
66 /* Local structure. Encapsulate some VM table update parameters to reduce
67  * the number of function parameters
68  */
69 struct amdgpu_pte_update_params {
70         /* amdgpu device we do this update for */
71         struct amdgpu_device *adev;
72         /* optional amdgpu_vm we do this update for */
73         struct amdgpu_vm *vm;
74         /* address where to copy page table entries from */
75         uint64_t src;
76         /* indirect buffer to fill with commands */
77         struct amdgpu_ib *ib;
78         /* Function which actually does the update */
79         void (*func)(struct amdgpu_pte_update_params *params,
80                      struct amdgpu_bo *bo, uint64_t pe,
81                      uint64_t addr, unsigned count, uint32_t incr,
82                      uint64_t flags);
83         /* The next two are used during VM update by CPU
84          *  DMA addresses to use for mapping
85          *  Kernel pointer of PD/PT BO that needs to be updated
86          */
87         dma_addr_t *pages_addr;
88         void *kptr;
89 };
90
91 /* Helper to disable partial resident texture feature from a fence callback */
92 struct amdgpu_prt_cb {
93         struct amdgpu_device *adev;
94         struct dma_fence_cb cb;
95 };
96
97 static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
98                                    struct amdgpu_vm *vm,
99                                    struct amdgpu_bo *bo)
100 {
101         base->vm = vm;
102         base->bo = bo;
103         INIT_LIST_HEAD(&base->bo_list);
104         INIT_LIST_HEAD(&base->vm_status);
105
106         if (!bo)
107                 return;
108         list_add_tail(&base->bo_list, &bo->va);
109
110         if (bo->tbo.resv != vm->root.base.bo->tbo.resv)
111                 return;
112
113         if (bo->preferred_domains &
114             amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
115                 return;
116
117         /*
118          * we checked all the prerequisites, but it looks like this per vm bo
119          * is currently evicted. add the bo to the evicted list to make sure it
120          * is validated on next vm use to avoid fault.
121          * */
122         spin_lock(&vm->status_lock);
123         list_move_tail(&base->vm_status, &vm->evicted);
124         spin_unlock(&vm->status_lock);
125 }
126
127 /**
128  * amdgpu_vm_level_shift - return the addr shift for each level
129  *
130  * @adev: amdgpu_device pointer
131  *
132  * Returns the number of bits the pfn needs to be right shifted for a level.
133  */
134 static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
135                                       unsigned level)
136 {
137         unsigned shift = 0xff;
138
139         switch (level) {
140         case AMDGPU_VM_PDB2:
141         case AMDGPU_VM_PDB1:
142         case AMDGPU_VM_PDB0:
143                 shift = 9 * (AMDGPU_VM_PDB0 - level) +
144                         adev->vm_manager.block_size;
145                 break;
146         case AMDGPU_VM_PTB:
147                 shift = 0;
148                 break;
149         default:
150                 dev_err(adev->dev, "the level%d isn't supported.\n", level);
151         }
152
153         return shift;
154 }
155
156 /**
157  * amdgpu_vm_num_entries - return the number of entries in a PD/PT
158  *
159  * @adev: amdgpu_device pointer
160  *
161  * Calculate the number of entries in a page directory or page table.
162  */
163 static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
164                                       unsigned level)
165 {
166         unsigned shift = amdgpu_vm_level_shift(adev,
167                                                adev->vm_manager.root_level);
168
169         if (level == adev->vm_manager.root_level)
170                 /* For the root directory */
171                 return round_up(adev->vm_manager.max_pfn, 1 << shift) >> shift;
172         else if (level != AMDGPU_VM_PTB)
173                 /* Everything in between */
174                 return 512;
175         else
176                 /* For the page tables on the leaves */
177                 return AMDGPU_VM_PTE_COUNT(adev);
178 }
179
180 /**
181  * amdgpu_vm_bo_size - returns the size of the BOs in bytes
182  *
183  * @adev: amdgpu_device pointer
184  *
185  * Calculate the size of the BO for a page directory or page table in bytes.
186  */
187 static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
188 {
189         return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
190 }
191
192 /**
193  * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
194  *
195  * @vm: vm providing the BOs
196  * @validated: head of validation list
197  * @entry: entry to add
198  *
199  * Add the page directory to the list of BOs to
200  * validate for command submission.
201  */
202 void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
203                          struct list_head *validated,
204                          struct amdgpu_bo_list_entry *entry)
205 {
206         entry->robj = vm->root.base.bo;
207         entry->priority = 0;
208         entry->tv.bo = &entry->robj->tbo;
209         entry->tv.shared = true;
210         entry->user_pages = NULL;
211         list_add(&entry->tv.head, validated);
212 }
213
214 /**
215  * amdgpu_vm_validate_pt_bos - validate the page table BOs
216  *
217  * @adev: amdgpu device pointer
218  * @vm: vm providing the BOs
219  * @validate: callback to do the validation
220  * @param: parameter for the validation callback
221  *
222  * Validate the page table BOs on command submission if neccessary.
223  */
224 int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
225                               int (*validate)(void *p, struct amdgpu_bo *bo),
226                               void *param)
227 {
228         struct ttm_bo_global *glob = adev->mman.bdev.glob;
229         int r;
230
231         spin_lock(&vm->status_lock);
232         while (!list_empty(&vm->evicted)) {
233                 struct amdgpu_vm_bo_base *bo_base;
234                 struct amdgpu_bo *bo;
235
236                 bo_base = list_first_entry(&vm->evicted,
237                                            struct amdgpu_vm_bo_base,
238                                            vm_status);
239                 spin_unlock(&vm->status_lock);
240
241                 bo = bo_base->bo;
242                 BUG_ON(!bo);
243                 if (bo->parent) {
244                         r = validate(param, bo);
245                         if (r)
246                                 return r;
247
248                         spin_lock(&glob->lru_lock);
249                         ttm_bo_move_to_lru_tail(&bo->tbo);
250                         if (bo->shadow)
251                                 ttm_bo_move_to_lru_tail(&bo->shadow->tbo);
252                         spin_unlock(&glob->lru_lock);
253                 }
254
255                 if (bo->tbo.type == ttm_bo_type_kernel &&
256                     vm->use_cpu_for_update) {
257                         r = amdgpu_bo_kmap(bo, NULL);
258                         if (r)
259                                 return r;
260                 }
261
262                 spin_lock(&vm->status_lock);
263                 if (bo->tbo.type != ttm_bo_type_kernel)
264                         list_move(&bo_base->vm_status, &vm->moved);
265                 else
266                         list_move(&bo_base->vm_status, &vm->relocated);
267         }
268         spin_unlock(&vm->status_lock);
269
270         return 0;
271 }
272
273 /**
274  * amdgpu_vm_ready - check VM is ready for updates
275  *
276  * @vm: VM to check
277  *
278  * Check if all VM PDs/PTs are ready for updates
279  */
280 bool amdgpu_vm_ready(struct amdgpu_vm *vm)
281 {
282         bool ready;
283
284         spin_lock(&vm->status_lock);
285         ready = list_empty(&vm->evicted);
286         spin_unlock(&vm->status_lock);
287
288         return ready;
289 }
290
291 /**
292  * amdgpu_vm_clear_bo - initially clear the PDs/PTs
293  *
294  * @adev: amdgpu_device pointer
295  * @bo: BO to clear
296  * @level: level this BO is at
297  *
298  * Root PD needs to be reserved when calling this.
299  */
300 static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
301                               struct amdgpu_vm *vm, struct amdgpu_bo *bo,
302                               unsigned level, bool pte_support_ats)
303 {
304         struct ttm_operation_ctx ctx = { true, false };
305         struct dma_fence *fence = NULL;
306         unsigned entries, ats_entries;
307         struct amdgpu_ring *ring;
308         struct amdgpu_job *job;
309         uint64_t addr;
310         int r;
311
312         addr = amdgpu_bo_gpu_offset(bo);
313         entries = amdgpu_bo_size(bo) / 8;
314
315         if (pte_support_ats) {
316                 if (level == adev->vm_manager.root_level) {
317                         ats_entries = amdgpu_vm_level_shift(adev, level);
318                         ats_entries += AMDGPU_GPU_PAGE_SHIFT;
319                         ats_entries = AMDGPU_VA_HOLE_START >> ats_entries;
320                         ats_entries = min(ats_entries, entries);
321                         entries -= ats_entries;
322                 } else {
323                         ats_entries = entries;
324                         entries = 0;
325                 }
326         } else {
327                 ats_entries = 0;
328         }
329
330         ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
331
332         r = reservation_object_reserve_shared(bo->tbo.resv);
333         if (r)
334                 return r;
335
336         r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
337         if (r)
338                 goto error;
339
340         r = amdgpu_job_alloc_with_ib(adev, 64, &job);
341         if (r)
342                 goto error;
343
344         if (ats_entries) {
345                 uint64_t ats_value;
346
347                 ats_value = AMDGPU_PTE_DEFAULT_ATC;
348                 if (level != AMDGPU_VM_PTB)
349                         ats_value |= AMDGPU_PDE_PTE;
350
351                 amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
352                                       ats_entries, 0, ats_value);
353                 addr += ats_entries * 8;
354         }
355
356         if (entries)
357                 amdgpu_vm_set_pte_pde(adev, &job->ibs[0], addr, 0,
358                                       entries, 0, 0);
359
360         amdgpu_ring_pad_ib(ring, &job->ibs[0]);
361
362         WARN_ON(job->ibs[0].length_dw > 64);
363         r = amdgpu_sync_resv(adev, &job->sync, bo->tbo.resv,
364                              AMDGPU_FENCE_OWNER_UNDEFINED, false);
365         if (r)
366                 goto error_free;
367
368         r = amdgpu_job_submit(job, ring, &vm->entity,
369                               AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
370         if (r)
371                 goto error_free;
372
373         amdgpu_bo_fence(bo, fence, true);
374         dma_fence_put(fence);
375
376         if (bo->shadow)
377                 return amdgpu_vm_clear_bo(adev, vm, bo->shadow,
378                                           level, pte_support_ats);
379
380         return 0;
381
382 error_free:
383         amdgpu_job_free(job);
384
385 error:
386         return r;
387 }
388
389 /**
390  * amdgpu_vm_alloc_levels - allocate the PD/PT levels
391  *
392  * @adev: amdgpu_device pointer
393  * @vm: requested vm
394  * @saddr: start of the address range
395  * @eaddr: end of the address range
396  *
397  * Make sure the page directories and page tables are allocated
398  */
399 static int amdgpu_vm_alloc_levels(struct amdgpu_device *adev,
400                                   struct amdgpu_vm *vm,
401                                   struct amdgpu_vm_pt *parent,
402                                   uint64_t saddr, uint64_t eaddr,
403                                   unsigned level, bool ats)
404 {
405         unsigned shift = amdgpu_vm_level_shift(adev, level);
406         unsigned pt_idx, from, to;
407         u64 flags;
408         int r;
409
410         if (!parent->entries) {
411                 unsigned num_entries = amdgpu_vm_num_entries(adev, level);
412
413                 parent->entries = kvmalloc_array(num_entries,
414                                                    sizeof(struct amdgpu_vm_pt),
415                                                    GFP_KERNEL | __GFP_ZERO);
416                 if (!parent->entries)
417                         return -ENOMEM;
418                 memset(parent->entries, 0 , sizeof(struct amdgpu_vm_pt));
419         }
420
421         from = saddr >> shift;
422         to = eaddr >> shift;
423         if (from >= amdgpu_vm_num_entries(adev, level) ||
424             to >= amdgpu_vm_num_entries(adev, level))
425                 return -EINVAL;
426
427         ++level;
428         saddr = saddr & ((1 << shift) - 1);
429         eaddr = eaddr & ((1 << shift) - 1);
430
431         flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
432         if (vm->use_cpu_for_update)
433                 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
434         else
435                 flags |= (AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
436                                 AMDGPU_GEM_CREATE_SHADOW);
437
438         /* walk over the address space and allocate the page tables */
439         for (pt_idx = from; pt_idx <= to; ++pt_idx) {
440                 struct reservation_object *resv = vm->root.base.bo->tbo.resv;
441                 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
442                 struct amdgpu_bo *pt;
443
444                 if (!entry->base.bo) {
445                         struct amdgpu_bo_param bp;
446
447                         memset(&bp, 0, sizeof(bp));
448                         bp.size = amdgpu_vm_bo_size(adev, level);
449                         bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
450                         bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
451                         bp.flags = flags;
452                         bp.type = ttm_bo_type_kernel;
453                         bp.resv = resv;
454                         r = amdgpu_bo_create(adev, &bp, &pt);
455                         if (r)
456                                 return r;
457
458                         r = amdgpu_vm_clear_bo(adev, vm, pt, level, ats);
459                         if (r) {
460                                 amdgpu_bo_unref(&pt->shadow);
461                                 amdgpu_bo_unref(&pt);
462                                 return r;
463                         }
464
465                         if (vm->use_cpu_for_update) {
466                                 r = amdgpu_bo_kmap(pt, NULL);
467                                 if (r) {
468                                         amdgpu_bo_unref(&pt->shadow);
469                                         amdgpu_bo_unref(&pt);
470                                         return r;
471                                 }
472                         }
473
474                         /* Keep a reference to the root directory to avoid
475                         * freeing them up in the wrong order.
476                         */
477                         pt->parent = amdgpu_bo_ref(parent->base.bo);
478
479                         amdgpu_vm_bo_base_init(&entry->base, vm, pt);
480                         spin_lock(&vm->status_lock);
481                         list_move(&entry->base.vm_status, &vm->relocated);
482                         spin_unlock(&vm->status_lock);
483                 }
484
485                 if (level < AMDGPU_VM_PTB) {
486                         uint64_t sub_saddr = (pt_idx == from) ? saddr : 0;
487                         uint64_t sub_eaddr = (pt_idx == to) ? eaddr :
488                                 ((1 << shift) - 1);
489                         r = amdgpu_vm_alloc_levels(adev, vm, entry, sub_saddr,
490                                                    sub_eaddr, level, ats);
491                         if (r)
492                                 return r;
493                 }
494         }
495
496         return 0;
497 }
498
499 /**
500  * amdgpu_vm_alloc_pts - Allocate page tables.
501  *
502  * @adev: amdgpu_device pointer
503  * @vm: VM to allocate page tables for
504  * @saddr: Start address which needs to be allocated
505  * @size: Size from start address we need.
506  *
507  * Make sure the page tables are allocated.
508  */
509 int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
510                         struct amdgpu_vm *vm,
511                         uint64_t saddr, uint64_t size)
512 {
513         uint64_t eaddr;
514         bool ats = false;
515
516         /* validate the parameters */
517         if (saddr & AMDGPU_GPU_PAGE_MASK || size & AMDGPU_GPU_PAGE_MASK)
518                 return -EINVAL;
519
520         eaddr = saddr + size - 1;
521
522         if (vm->pte_support_ats)
523                 ats = saddr < AMDGPU_VA_HOLE_START;
524
525         saddr /= AMDGPU_GPU_PAGE_SIZE;
526         eaddr /= AMDGPU_GPU_PAGE_SIZE;
527
528         if (eaddr >= adev->vm_manager.max_pfn) {
529                 dev_err(adev->dev, "va above limit (0x%08llX >= 0x%08llX)\n",
530                         eaddr, adev->vm_manager.max_pfn);
531                 return -EINVAL;
532         }
533
534         return amdgpu_vm_alloc_levels(adev, vm, &vm->root, saddr, eaddr,
535                                       adev->vm_manager.root_level, ats);
536 }
537
538 /**
539  * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
540  *
541  * @adev: amdgpu_device pointer
542  */
543 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
544 {
545         const struct amdgpu_ip_block *ip_block;
546         bool has_compute_vm_bug;
547         struct amdgpu_ring *ring;
548         int i;
549
550         has_compute_vm_bug = false;
551
552         ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
553         if (ip_block) {
554                 /* Compute has a VM bug for GFX version < 7.
555                    Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
556                 if (ip_block->version->major <= 7)
557                         has_compute_vm_bug = true;
558                 else if (ip_block->version->major == 8)
559                         if (adev->gfx.mec_fw_version < 673)
560                                 has_compute_vm_bug = true;
561         }
562
563         for (i = 0; i < adev->num_rings; i++) {
564                 ring = adev->rings[i];
565                 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
566                         /* only compute rings */
567                         ring->has_compute_vm_bug = has_compute_vm_bug;
568                 else
569                         ring->has_compute_vm_bug = false;
570         }
571 }
572
573 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
574                                   struct amdgpu_job *job)
575 {
576         struct amdgpu_device *adev = ring->adev;
577         unsigned vmhub = ring->funcs->vmhub;
578         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
579         struct amdgpu_vmid *id;
580         bool gds_switch_needed;
581         bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
582
583         if (job->vmid == 0)
584                 return false;
585         id = &id_mgr->ids[job->vmid];
586         gds_switch_needed = ring->funcs->emit_gds_switch && (
587                 id->gds_base != job->gds_base ||
588                 id->gds_size != job->gds_size ||
589                 id->gws_base != job->gws_base ||
590                 id->gws_size != job->gws_size ||
591                 id->oa_base != job->oa_base ||
592                 id->oa_size != job->oa_size);
593
594         if (amdgpu_vmid_had_gpu_reset(adev, id))
595                 return true;
596
597         return vm_flush_needed || gds_switch_needed;
598 }
599
600 static bool amdgpu_vm_is_large_bar(struct amdgpu_device *adev)
601 {
602         return (adev->gmc.real_vram_size == adev->gmc.visible_vram_size);
603 }
604
605 /**
606  * amdgpu_vm_flush - hardware flush the vm
607  *
608  * @ring: ring to use for flush
609  * @vmid: vmid number to use
610  * @pd_addr: address of the page directory
611  *
612  * Emit a VM flush when it is necessary.
613  */
614 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job, bool need_pipe_sync)
615 {
616         struct amdgpu_device *adev = ring->adev;
617         unsigned vmhub = ring->funcs->vmhub;
618         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
619         struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
620         bool gds_switch_needed = ring->funcs->emit_gds_switch && (
621                 id->gds_base != job->gds_base ||
622                 id->gds_size != job->gds_size ||
623                 id->gws_base != job->gws_base ||
624                 id->gws_size != job->gws_size ||
625                 id->oa_base != job->oa_base ||
626                 id->oa_size != job->oa_size);
627         bool vm_flush_needed = job->vm_needs_flush;
628         bool pasid_mapping_needed = id->pasid != job->pasid ||
629                 !id->pasid_mapping ||
630                 !dma_fence_is_signaled(id->pasid_mapping);
631         struct dma_fence *fence = NULL;
632         unsigned patch_offset = 0;
633         int r;
634
635         if (amdgpu_vmid_had_gpu_reset(adev, id)) {
636                 gds_switch_needed = true;
637                 vm_flush_needed = true;
638                 pasid_mapping_needed = true;
639         }
640
641         gds_switch_needed &= !!ring->funcs->emit_gds_switch;
642         vm_flush_needed &= !!ring->funcs->emit_vm_flush;
643         pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
644                 ring->funcs->emit_wreg;
645
646         if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
647                 return 0;
648
649         if (ring->funcs->init_cond_exec)
650                 patch_offset = amdgpu_ring_init_cond_exec(ring);
651
652         if (need_pipe_sync)
653                 amdgpu_ring_emit_pipeline_sync(ring);
654
655         if (vm_flush_needed) {
656                 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
657                 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
658         }
659
660         if (pasid_mapping_needed)
661                 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
662
663         if (vm_flush_needed || pasid_mapping_needed) {
664                 r = amdgpu_fence_emit(ring, &fence, 0);
665                 if (r)
666                         return r;
667         }
668
669         if (vm_flush_needed) {
670                 mutex_lock(&id_mgr->lock);
671                 dma_fence_put(id->last_flush);
672                 id->last_flush = dma_fence_get(fence);
673                 id->current_gpu_reset_count =
674                         atomic_read(&adev->gpu_reset_counter);
675                 mutex_unlock(&id_mgr->lock);
676         }
677
678         if (pasid_mapping_needed) {
679                 id->pasid = job->pasid;
680                 dma_fence_put(id->pasid_mapping);
681                 id->pasid_mapping = dma_fence_get(fence);
682         }
683         dma_fence_put(fence);
684
685         if (ring->funcs->emit_gds_switch && gds_switch_needed) {
686                 id->gds_base = job->gds_base;
687                 id->gds_size = job->gds_size;
688                 id->gws_base = job->gws_base;
689                 id->gws_size = job->gws_size;
690                 id->oa_base = job->oa_base;
691                 id->oa_size = job->oa_size;
692                 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
693                                             job->gds_size, job->gws_base,
694                                             job->gws_size, job->oa_base,
695                                             job->oa_size);
696         }
697
698         if (ring->funcs->patch_cond_exec)
699                 amdgpu_ring_patch_cond_exec(ring, patch_offset);
700
701         /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
702         if (ring->funcs->emit_switch_buffer) {
703                 amdgpu_ring_emit_switch_buffer(ring);
704                 amdgpu_ring_emit_switch_buffer(ring);
705         }
706         return 0;
707 }
708
709 /**
710  * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
711  *
712  * @vm: requested vm
713  * @bo: requested buffer object
714  *
715  * Find @bo inside the requested vm.
716  * Search inside the @bos vm list for the requested vm
717  * Returns the found bo_va or NULL if none is found
718  *
719  * Object has to be reserved!
720  */
721 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
722                                        struct amdgpu_bo *bo)
723 {
724         struct amdgpu_bo_va *bo_va;
725
726         list_for_each_entry(bo_va, &bo->va, base.bo_list) {
727                 if (bo_va->base.vm == vm) {
728                         return bo_va;
729                 }
730         }
731         return NULL;
732 }
733
734 /**
735  * amdgpu_vm_do_set_ptes - helper to call the right asic function
736  *
737  * @params: see amdgpu_pte_update_params definition
738  * @bo: PD/PT to update
739  * @pe: addr of the page entry
740  * @addr: dst addr to write into pe
741  * @count: number of page entries to update
742  * @incr: increase next addr by incr bytes
743  * @flags: hw access flags
744  *
745  * Traces the parameters and calls the right asic functions
746  * to setup the page table using the DMA.
747  */
748 static void amdgpu_vm_do_set_ptes(struct amdgpu_pte_update_params *params,
749                                   struct amdgpu_bo *bo,
750                                   uint64_t pe, uint64_t addr,
751                                   unsigned count, uint32_t incr,
752                                   uint64_t flags)
753 {
754         pe += amdgpu_bo_gpu_offset(bo);
755         trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
756
757         if (count < 3) {
758                 amdgpu_vm_write_pte(params->adev, params->ib, pe,
759                                     addr | flags, count, incr);
760
761         } else {
762                 amdgpu_vm_set_pte_pde(params->adev, params->ib, pe, addr,
763                                       count, incr, flags);
764         }
765 }
766
767 /**
768  * amdgpu_vm_do_copy_ptes - copy the PTEs from the GART
769  *
770  * @params: see amdgpu_pte_update_params definition
771  * @bo: PD/PT to update
772  * @pe: addr of the page entry
773  * @addr: dst addr to write into pe
774  * @count: number of page entries to update
775  * @incr: increase next addr by incr bytes
776  * @flags: hw access flags
777  *
778  * Traces the parameters and calls the DMA function to copy the PTEs.
779  */
780 static void amdgpu_vm_do_copy_ptes(struct amdgpu_pte_update_params *params,
781                                    struct amdgpu_bo *bo,
782                                    uint64_t pe, uint64_t addr,
783                                    unsigned count, uint32_t incr,
784                                    uint64_t flags)
785 {
786         uint64_t src = (params->src + (addr >> 12) * 8);
787
788         pe += amdgpu_bo_gpu_offset(bo);
789         trace_amdgpu_vm_copy_ptes(pe, src, count);
790
791         amdgpu_vm_copy_pte(params->adev, params->ib, pe, src, count);
792 }
793
794 /**
795  * amdgpu_vm_map_gart - Resolve gart mapping of addr
796  *
797  * @pages_addr: optional DMA address to use for lookup
798  * @addr: the unmapped addr
799  *
800  * Look up the physical address of the page that the pte resolves
801  * to and return the pointer for the page table entry.
802  */
803 static uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
804 {
805         uint64_t result;
806
807         /* page table offset */
808         result = pages_addr[addr >> PAGE_SHIFT];
809
810         /* in case cpu page size != gpu page size*/
811         result |= addr & (~PAGE_MASK);
812
813         result &= 0xFFFFFFFFFFFFF000ULL;
814
815         return result;
816 }
817
818 /**
819  * amdgpu_vm_cpu_set_ptes - helper to update page tables via CPU
820  *
821  * @params: see amdgpu_pte_update_params definition
822  * @bo: PD/PT to update
823  * @pe: kmap addr of the page entry
824  * @addr: dst addr to write into pe
825  * @count: number of page entries to update
826  * @incr: increase next addr by incr bytes
827  * @flags: hw access flags
828  *
829  * Write count number of PT/PD entries directly.
830  */
831 static void amdgpu_vm_cpu_set_ptes(struct amdgpu_pte_update_params *params,
832                                    struct amdgpu_bo *bo,
833                                    uint64_t pe, uint64_t addr,
834                                    unsigned count, uint32_t incr,
835                                    uint64_t flags)
836 {
837         unsigned int i;
838         uint64_t value;
839
840         pe += (unsigned long)amdgpu_bo_kptr(bo);
841
842         trace_amdgpu_vm_set_ptes(pe, addr, count, incr, flags);
843
844         for (i = 0; i < count; i++) {
845                 value = params->pages_addr ?
846                         amdgpu_vm_map_gart(params->pages_addr, addr) :
847                         addr;
848                 amdgpu_gmc_set_pte_pde(params->adev, (void *)(uintptr_t)pe,
849                                        i, value, flags);
850                 addr += incr;
851         }
852 }
853
854 static int amdgpu_vm_wait_pd(struct amdgpu_device *adev, struct amdgpu_vm *vm,
855                              void *owner)
856 {
857         struct amdgpu_sync sync;
858         int r;
859
860         amdgpu_sync_create(&sync);
861         amdgpu_sync_resv(adev, &sync, vm->root.base.bo->tbo.resv, owner, false);
862         r = amdgpu_sync_wait(&sync, true);
863         amdgpu_sync_free(&sync);
864
865         return r;
866 }
867
868 /*
869  * amdgpu_vm_update_pde - update a single level in the hierarchy
870  *
871  * @param: parameters for the update
872  * @vm: requested vm
873  * @parent: parent directory
874  * @entry: entry to update
875  *
876  * Makes sure the requested entry in parent is up to date.
877  */
878 static void amdgpu_vm_update_pde(struct amdgpu_pte_update_params *params,
879                                  struct amdgpu_vm *vm,
880                                  struct amdgpu_vm_pt *parent,
881                                  struct amdgpu_vm_pt *entry)
882 {
883         struct amdgpu_bo *bo = parent->base.bo, *pbo;
884         uint64_t pde, pt, flags;
885         unsigned level;
886
887         /* Don't update huge pages here */
888         if (entry->huge)
889                 return;
890
891         for (level = 0, pbo = bo->parent; pbo; ++level)
892                 pbo = pbo->parent;
893
894         level += params->adev->vm_manager.root_level;
895         pt = amdgpu_bo_gpu_offset(entry->base.bo);
896         flags = AMDGPU_PTE_VALID;
897         amdgpu_gmc_get_vm_pde(params->adev, level, &pt, &flags);
898         pde = (entry - parent->entries) * 8;
899         if (bo->shadow)
900                 params->func(params, bo->shadow, pde, pt, 1, 0, flags);
901         params->func(params, bo, pde, pt, 1, 0, flags);
902 }
903
904 /*
905  * amdgpu_vm_invalidate_level - mark all PD levels as invalid
906  *
907  * @parent: parent PD
908  *
909  * Mark all PD level as invalid after an error.
910  */
911 static void amdgpu_vm_invalidate_level(struct amdgpu_device *adev,
912                                        struct amdgpu_vm *vm,
913                                        struct amdgpu_vm_pt *parent,
914                                        unsigned level)
915 {
916         unsigned pt_idx, num_entries;
917
918         /*
919          * Recurse into the subdirectories. This recursion is harmless because
920          * we only have a maximum of 5 layers.
921          */
922         num_entries = amdgpu_vm_num_entries(adev, level);
923         for (pt_idx = 0; pt_idx < num_entries; ++pt_idx) {
924                 struct amdgpu_vm_pt *entry = &parent->entries[pt_idx];
925
926                 if (!entry->base.bo)
927                         continue;
928
929                 spin_lock(&vm->status_lock);
930                 if (list_empty(&entry->base.vm_status))
931                         list_add(&entry->base.vm_status, &vm->relocated);
932                 spin_unlock(&vm->status_lock);
933                 amdgpu_vm_invalidate_level(adev, vm, entry, level + 1);
934         }
935 }
936
937 /*
938  * amdgpu_vm_update_directories - make sure that all directories are valid
939  *
940  * @adev: amdgpu_device pointer
941  * @vm: requested vm
942  *
943  * Makes sure all directories are up to date.
944  * Returns 0 for success, error for failure.
945  */
946 int amdgpu_vm_update_directories(struct amdgpu_device *adev,
947                                  struct amdgpu_vm *vm)
948 {
949         struct amdgpu_pte_update_params params;
950         struct amdgpu_job *job;
951         unsigned ndw = 0;
952         int r = 0;
953
954         if (list_empty(&vm->relocated))
955                 return 0;
956
957 restart:
958         memset(&params, 0, sizeof(params));
959         params.adev = adev;
960
961         if (vm->use_cpu_for_update) {
962                 r = amdgpu_vm_wait_pd(adev, vm, AMDGPU_FENCE_OWNER_VM);
963                 if (unlikely(r))
964                         return r;
965
966                 params.func = amdgpu_vm_cpu_set_ptes;
967         } else {
968                 ndw = 512 * 8;
969                 r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
970                 if (r)
971                         return r;
972
973                 params.ib = &job->ibs[0];
974                 params.func = amdgpu_vm_do_set_ptes;
975         }
976
977         spin_lock(&vm->status_lock);
978         while (!list_empty(&vm->relocated)) {
979                 struct amdgpu_vm_bo_base *bo_base, *parent;
980                 struct amdgpu_vm_pt *pt, *entry;
981                 struct amdgpu_bo *bo;
982
983                 bo_base = list_first_entry(&vm->relocated,
984                                            struct amdgpu_vm_bo_base,
985                                            vm_status);
986                 list_del_init(&bo_base->vm_status);
987                 spin_unlock(&vm->status_lock);
988
989                 bo = bo_base->bo->parent;
990                 if (!bo) {
991                         spin_lock(&vm->status_lock);
992                         continue;
993                 }
994
995                 parent = list_first_entry(&bo->va, struct amdgpu_vm_bo_base,
996                                           bo_list);
997                 pt = container_of(parent, struct amdgpu_vm_pt, base);
998                 entry = container_of(bo_base, struct amdgpu_vm_pt, base);
999
1000                 amdgpu_vm_update_pde(&params, vm, pt, entry);
1001
1002                 spin_lock(&vm->status_lock);
1003                 if (!vm->use_cpu_for_update &&
1004                     (ndw - params.ib->length_dw) < 32)
1005                         break;
1006         }
1007         spin_unlock(&vm->status_lock);
1008
1009         if (vm->use_cpu_for_update) {
1010                 /* Flush HDP */
1011                 mb();
1012                 amdgpu_asic_flush_hdp(adev, NULL);
1013         } else if (params.ib->length_dw == 0) {
1014                 amdgpu_job_free(job);
1015         } else {
1016                 struct amdgpu_bo *root = vm->root.base.bo;
1017                 struct amdgpu_ring *ring;
1018                 struct dma_fence *fence;
1019
1020                 ring = container_of(vm->entity.sched, struct amdgpu_ring,
1021                                     sched);
1022
1023                 amdgpu_ring_pad_ib(ring, params.ib);
1024                 amdgpu_sync_resv(adev, &job->sync, root->tbo.resv,
1025                                  AMDGPU_FENCE_OWNER_VM, false);
1026                 WARN_ON(params.ib->length_dw > ndw);
1027                 r = amdgpu_job_submit(job, ring, &vm->entity,
1028                                       AMDGPU_FENCE_OWNER_VM, &fence);
1029                 if (r)
1030                         goto error;
1031
1032                 amdgpu_bo_fence(root, fence, true);
1033                 dma_fence_put(vm->last_update);
1034                 vm->last_update = fence;
1035         }
1036
1037         if (!list_empty(&vm->relocated))
1038                 goto restart;
1039
1040         return 0;
1041
1042 error:
1043         amdgpu_vm_invalidate_level(adev, vm, &vm->root,
1044                                    adev->vm_manager.root_level);
1045         amdgpu_job_free(job);
1046         return r;
1047 }
1048
1049 /**
1050  * amdgpu_vm_find_entry - find the entry for an address
1051  *
1052  * @p: see amdgpu_pte_update_params definition
1053  * @addr: virtual address in question
1054  * @entry: resulting entry or NULL
1055  * @parent: parent entry
1056  *
1057  * Find the vm_pt entry and it's parent for the given address.
1058  */
1059 void amdgpu_vm_get_entry(struct amdgpu_pte_update_params *p, uint64_t addr,
1060                          struct amdgpu_vm_pt **entry,
1061                          struct amdgpu_vm_pt **parent)
1062 {
1063         unsigned level = p->adev->vm_manager.root_level;
1064
1065         *parent = NULL;
1066         *entry = &p->vm->root;
1067         while ((*entry)->entries) {
1068                 unsigned shift = amdgpu_vm_level_shift(p->adev, level++);
1069
1070                 *parent = *entry;
1071                 *entry = &(*entry)->entries[addr >> shift];
1072                 addr &= (1ULL << shift) - 1;
1073         }
1074
1075         if (level != AMDGPU_VM_PTB)
1076                 *entry = NULL;
1077 }
1078
1079 /**
1080  * amdgpu_vm_handle_huge_pages - handle updating the PD with huge pages
1081  *
1082  * @p: see amdgpu_pte_update_params definition
1083  * @entry: vm_pt entry to check
1084  * @parent: parent entry
1085  * @nptes: number of PTEs updated with this operation
1086  * @dst: destination address where the PTEs should point to
1087  * @flags: access flags fro the PTEs
1088  *
1089  * Check if we can update the PD with a huge page.
1090  */
1091 static void amdgpu_vm_handle_huge_pages(struct amdgpu_pte_update_params *p,
1092                                         struct amdgpu_vm_pt *entry,
1093                                         struct amdgpu_vm_pt *parent,
1094                                         unsigned nptes, uint64_t dst,
1095                                         uint64_t flags)
1096 {
1097         uint64_t pde;
1098
1099         /* In the case of a mixed PT the PDE must point to it*/
1100         if (p->adev->asic_type >= CHIP_VEGA10 && !p->src &&
1101             nptes == AMDGPU_VM_PTE_COUNT(p->adev)) {
1102                 /* Set the huge page flag to stop scanning at this PDE */
1103                 flags |= AMDGPU_PDE_PTE;
1104         }
1105
1106         if (!(flags & AMDGPU_PDE_PTE)) {
1107                 if (entry->huge) {
1108                         /* Add the entry to the relocated list to update it. */
1109                         entry->huge = false;
1110                         spin_lock(&p->vm->status_lock);
1111                         list_move(&entry->base.vm_status, &p->vm->relocated);
1112                         spin_unlock(&p->vm->status_lock);
1113                 }
1114                 return;
1115         }
1116
1117         entry->huge = true;
1118         amdgpu_gmc_get_vm_pde(p->adev, AMDGPU_VM_PDB0, &dst, &flags);
1119
1120         pde = (entry - parent->entries) * 8;
1121         if (parent->base.bo->shadow)
1122                 p->func(p, parent->base.bo->shadow, pde, dst, 1, 0, flags);
1123         p->func(p, parent->base.bo, pde, dst, 1, 0, flags);
1124 }
1125
1126 /**
1127  * amdgpu_vm_update_ptes - make sure that page tables are valid
1128  *
1129  * @params: see amdgpu_pte_update_params definition
1130  * @vm: requested vm
1131  * @start: start of GPU address range
1132  * @end: end of GPU address range
1133  * @dst: destination address to map to, the next dst inside the function
1134  * @flags: mapping flags
1135  *
1136  * Update the page tables in the range @start - @end.
1137  * Returns 0 for success, -EINVAL for failure.
1138  */
1139 static int amdgpu_vm_update_ptes(struct amdgpu_pte_update_params *params,
1140                                   uint64_t start, uint64_t end,
1141                                   uint64_t dst, uint64_t flags)
1142 {
1143         struct amdgpu_device *adev = params->adev;
1144         const uint64_t mask = AMDGPU_VM_PTE_COUNT(adev) - 1;
1145
1146         uint64_t addr, pe_start;
1147         struct amdgpu_bo *pt;
1148         unsigned nptes;
1149
1150         /* walk over the address space and update the page tables */
1151         for (addr = start; addr < end; addr += nptes,
1152              dst += nptes * AMDGPU_GPU_PAGE_SIZE) {
1153                 struct amdgpu_vm_pt *entry, *parent;
1154
1155                 amdgpu_vm_get_entry(params, addr, &entry, &parent);
1156                 if (!entry)
1157                         return -ENOENT;
1158
1159                 if ((addr & ~mask) == (end & ~mask))
1160                         nptes = end - addr;
1161                 else
1162                         nptes = AMDGPU_VM_PTE_COUNT(adev) - (addr & mask);
1163
1164                 amdgpu_vm_handle_huge_pages(params, entry, parent,
1165                                             nptes, dst, flags);
1166                 /* We don't need to update PTEs for huge pages */
1167                 if (entry->huge)
1168                         continue;
1169
1170                 pt = entry->base.bo;
1171                 pe_start = (addr & mask) * 8;
1172                 if (pt->shadow)
1173                         params->func(params, pt->shadow, pe_start, dst, nptes,
1174                                      AMDGPU_GPU_PAGE_SIZE, flags);
1175                 params->func(params, pt, pe_start, dst, nptes,
1176                              AMDGPU_GPU_PAGE_SIZE, flags);
1177         }
1178
1179         return 0;
1180 }
1181
1182 /*
1183  * amdgpu_vm_frag_ptes - add fragment information to PTEs
1184  *
1185  * @params: see amdgpu_pte_update_params definition
1186  * @vm: requested vm
1187  * @start: first PTE to handle
1188  * @end: last PTE to handle
1189  * @dst: addr those PTEs should point to
1190  * @flags: hw mapping flags
1191  * Returns 0 for success, -EINVAL for failure.
1192  */
1193 static int amdgpu_vm_frag_ptes(struct amdgpu_pte_update_params  *params,
1194                                 uint64_t start, uint64_t end,
1195                                 uint64_t dst, uint64_t flags)
1196 {
1197         /**
1198          * The MC L1 TLB supports variable sized pages, based on a fragment
1199          * field in the PTE. When this field is set to a non-zero value, page
1200          * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1201          * flags are considered valid for all PTEs within the fragment range
1202          * and corresponding mappings are assumed to be physically contiguous.
1203          *
1204          * The L1 TLB can store a single PTE for the whole fragment,
1205          * significantly increasing the space available for translation
1206          * caching. This leads to large improvements in throughput when the
1207          * TLB is under pressure.
1208          *
1209          * The L2 TLB distributes small and large fragments into two
1210          * asymmetric partitions. The large fragment cache is significantly
1211          * larger. Thus, we try to use large fragments wherever possible.
1212          * Userspace can support this by aligning virtual base address and
1213          * allocation size to the fragment size.
1214          */
1215         unsigned max_frag = params->adev->vm_manager.fragment_size;
1216         int r;
1217
1218         /* system pages are non continuously */
1219         if (params->src || !(flags & AMDGPU_PTE_VALID))
1220                 return amdgpu_vm_update_ptes(params, start, end, dst, flags);
1221
1222         while (start != end) {
1223                 uint64_t frag_flags, frag_end;
1224                 unsigned frag;
1225
1226                 /* This intentionally wraps around if no bit is set */
1227                 frag = min((unsigned)ffs(start) - 1,
1228                            (unsigned)fls64(end - start) - 1);
1229                 if (frag >= max_frag) {
1230                         frag_flags = AMDGPU_PTE_FRAG(max_frag);
1231                         frag_end = end & ~((1ULL << max_frag) - 1);
1232                 } else {
1233                         frag_flags = AMDGPU_PTE_FRAG(frag);
1234                         frag_end = start + (1 << frag);
1235                 }
1236
1237                 r = amdgpu_vm_update_ptes(params, start, frag_end, dst,
1238                                           flags | frag_flags);
1239                 if (r)
1240                         return r;
1241
1242                 dst += (frag_end - start) * AMDGPU_GPU_PAGE_SIZE;
1243                 start = frag_end;
1244         }
1245
1246         return 0;
1247 }
1248
1249 /**
1250  * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1251  *
1252  * @adev: amdgpu_device pointer
1253  * @exclusive: fence we need to sync to
1254  * @pages_addr: DMA addresses to use for mapping
1255  * @vm: requested vm
1256  * @start: start of mapped range
1257  * @last: last mapped entry
1258  * @flags: flags for the entries
1259  * @addr: addr to set the area to
1260  * @fence: optional resulting fence
1261  *
1262  * Fill in the page table entries between @start and @last.
1263  * Returns 0 for success, -EINVAL for failure.
1264  */
1265 static int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1266                                        struct dma_fence *exclusive,
1267                                        dma_addr_t *pages_addr,
1268                                        struct amdgpu_vm *vm,
1269                                        uint64_t start, uint64_t last,
1270                                        uint64_t flags, uint64_t addr,
1271                                        struct dma_fence **fence)
1272 {
1273         struct amdgpu_ring *ring;
1274         void *owner = AMDGPU_FENCE_OWNER_VM;
1275         unsigned nptes, ncmds, ndw;
1276         struct amdgpu_job *job;
1277         struct amdgpu_pte_update_params params;
1278         struct dma_fence *f = NULL;
1279         int r;
1280
1281         memset(&params, 0, sizeof(params));
1282         params.adev = adev;
1283         params.vm = vm;
1284
1285         /* sync to everything on unmapping */
1286         if (!(flags & AMDGPU_PTE_VALID))
1287                 owner = AMDGPU_FENCE_OWNER_UNDEFINED;
1288
1289         if (vm->use_cpu_for_update) {
1290                 /* params.src is used as flag to indicate system Memory */
1291                 if (pages_addr)
1292                         params.src = ~0;
1293
1294                 /* Wait for PT BOs to be free. PTs share the same resv. object
1295                  * as the root PD BO
1296                  */
1297                 r = amdgpu_vm_wait_pd(adev, vm, owner);
1298                 if (unlikely(r))
1299                         return r;
1300
1301                 params.func = amdgpu_vm_cpu_set_ptes;
1302                 params.pages_addr = pages_addr;
1303                 return amdgpu_vm_frag_ptes(&params, start, last + 1,
1304                                            addr, flags);
1305         }
1306
1307         ring = container_of(vm->entity.sched, struct amdgpu_ring, sched);
1308
1309         nptes = last - start + 1;
1310
1311         /*
1312          * reserve space for two commands every (1 << BLOCK_SIZE)
1313          *  entries or 2k dwords (whatever is smaller)
1314          *
1315          * The second command is for the shadow pagetables.
1316          */
1317         if (vm->root.base.bo->shadow)
1318                 ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1) * 2;
1319         else
1320                 ncmds = ((nptes >> min(adev->vm_manager.block_size, 11u)) + 1);
1321
1322         /* padding, etc. */
1323         ndw = 64;
1324
1325         if (pages_addr) {
1326                 /* copy commands needed */
1327                 ndw += ncmds * adev->vm_manager.vm_pte_funcs->copy_pte_num_dw;
1328
1329                 /* and also PTEs */
1330                 ndw += nptes * 2;
1331
1332                 params.func = amdgpu_vm_do_copy_ptes;
1333
1334         } else {
1335                 /* set page commands needed */
1336                 ndw += ncmds * 10;
1337
1338                 /* extra commands for begin/end fragments */
1339                 ndw += 2 * 10 * adev->vm_manager.fragment_size;
1340
1341                 params.func = amdgpu_vm_do_set_ptes;
1342         }
1343
1344         r = amdgpu_job_alloc_with_ib(adev, ndw * 4, &job);
1345         if (r)
1346                 return r;
1347
1348         params.ib = &job->ibs[0];
1349
1350         if (pages_addr) {
1351                 uint64_t *pte;
1352                 unsigned i;
1353
1354                 /* Put the PTEs at the end of the IB. */
1355                 i = ndw - nptes * 2;
1356                 pte= (uint64_t *)&(job->ibs->ptr[i]);
1357                 params.src = job->ibs->gpu_addr + i * 4;
1358
1359                 for (i = 0; i < nptes; ++i) {
1360                         pte[i] = amdgpu_vm_map_gart(pages_addr, addr + i *
1361                                                     AMDGPU_GPU_PAGE_SIZE);
1362                         pte[i] |= flags;
1363                 }
1364                 addr = 0;
1365         }
1366
1367         r = amdgpu_sync_fence(adev, &job->sync, exclusive, false);
1368         if (r)
1369                 goto error_free;
1370
1371         r = amdgpu_sync_resv(adev, &job->sync, vm->root.base.bo->tbo.resv,
1372                              owner, false);
1373         if (r)
1374                 goto error_free;
1375
1376         r = reservation_object_reserve_shared(vm->root.base.bo->tbo.resv);
1377         if (r)
1378                 goto error_free;
1379
1380         r = amdgpu_vm_frag_ptes(&params, start, last + 1, addr, flags);
1381         if (r)
1382                 goto error_free;
1383
1384         amdgpu_ring_pad_ib(ring, params.ib);
1385         WARN_ON(params.ib->length_dw > ndw);
1386         r = amdgpu_job_submit(job, ring, &vm->entity,
1387                               AMDGPU_FENCE_OWNER_VM, &f);
1388         if (r)
1389                 goto error_free;
1390
1391         amdgpu_bo_fence(vm->root.base.bo, f, true);
1392         dma_fence_put(*fence);
1393         *fence = f;
1394         return 0;
1395
1396 error_free:
1397         amdgpu_job_free(job);
1398         return r;
1399 }
1400
1401 /**
1402  * amdgpu_vm_bo_split_mapping - split a mapping into smaller chunks
1403  *
1404  * @adev: amdgpu_device pointer
1405  * @exclusive: fence we need to sync to
1406  * @pages_addr: DMA addresses to use for mapping
1407  * @vm: requested vm
1408  * @mapping: mapped range and flags to use for the update
1409  * @flags: HW flags for the mapping
1410  * @nodes: array of drm_mm_nodes with the MC addresses
1411  * @fence: optional resulting fence
1412  *
1413  * Split the mapping into smaller chunks so that each update fits
1414  * into a SDMA IB.
1415  * Returns 0 for success, -EINVAL for failure.
1416  */
1417 static int amdgpu_vm_bo_split_mapping(struct amdgpu_device *adev,
1418                                       struct dma_fence *exclusive,
1419                                       dma_addr_t *pages_addr,
1420                                       struct amdgpu_vm *vm,
1421                                       struct amdgpu_bo_va_mapping *mapping,
1422                                       uint64_t flags,
1423                                       struct drm_mm_node *nodes,
1424                                       struct dma_fence **fence)
1425 {
1426         unsigned min_linear_pages = 1 << adev->vm_manager.fragment_size;
1427         uint64_t pfn, start = mapping->start;
1428         int r;
1429
1430         /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1431          * but in case of something, we filter the flags in first place
1432          */
1433         if (!(mapping->flags & AMDGPU_PTE_READABLE))
1434                 flags &= ~AMDGPU_PTE_READABLE;
1435         if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1436                 flags &= ~AMDGPU_PTE_WRITEABLE;
1437
1438         flags &= ~AMDGPU_PTE_EXECUTABLE;
1439         flags |= mapping->flags & AMDGPU_PTE_EXECUTABLE;
1440
1441         flags &= ~AMDGPU_PTE_MTYPE_MASK;
1442         flags |= (mapping->flags & AMDGPU_PTE_MTYPE_MASK);
1443
1444         if ((mapping->flags & AMDGPU_PTE_PRT) &&
1445             (adev->asic_type >= CHIP_VEGA10)) {
1446                 flags |= AMDGPU_PTE_PRT;
1447                 flags &= ~AMDGPU_PTE_VALID;
1448         }
1449
1450         trace_amdgpu_vm_bo_update(mapping);
1451
1452         pfn = mapping->offset >> PAGE_SHIFT;
1453         if (nodes) {
1454                 while (pfn >= nodes->size) {
1455                         pfn -= nodes->size;
1456                         ++nodes;
1457                 }
1458         }
1459
1460         do {
1461                 dma_addr_t *dma_addr = NULL;
1462                 uint64_t max_entries;
1463                 uint64_t addr, last;
1464
1465                 if (nodes) {
1466                         addr = nodes->start << PAGE_SHIFT;
1467                         max_entries = (nodes->size - pfn) *
1468                                 (PAGE_SIZE / AMDGPU_GPU_PAGE_SIZE);
1469                 } else {
1470                         addr = 0;
1471                         max_entries = S64_MAX;
1472                 }
1473
1474                 if (pages_addr) {
1475                         uint64_t count;
1476
1477                         max_entries = min(max_entries, 16ull * 1024ull);
1478                         for (count = 1; count < max_entries; ++count) {
1479                                 uint64_t idx = pfn + count;
1480
1481                                 if (pages_addr[idx] !=
1482                                     (pages_addr[idx - 1] + PAGE_SIZE))
1483                                         break;
1484                         }
1485
1486                         if (count < min_linear_pages) {
1487                                 addr = pfn << PAGE_SHIFT;
1488                                 dma_addr = pages_addr;
1489                         } else {
1490                                 addr = pages_addr[pfn];
1491                                 max_entries = count;
1492                         }
1493
1494                 } else if (flags & AMDGPU_PTE_VALID) {
1495                         addr += adev->vm_manager.vram_base_offset;
1496                         addr += pfn << PAGE_SHIFT;
1497                 }
1498
1499                 last = min((uint64_t)mapping->last, start + max_entries - 1);
1500                 r = amdgpu_vm_bo_update_mapping(adev, exclusive, dma_addr, vm,
1501                                                 start, last, flags, addr,
1502                                                 fence);
1503                 if (r)
1504                         return r;
1505
1506                 pfn += last - start + 1;
1507                 if (nodes && nodes->size == pfn) {
1508                         pfn = 0;
1509                         ++nodes;
1510                 }
1511                 start = last + 1;
1512
1513         } while (unlikely(start != mapping->last + 1));
1514
1515         return 0;
1516 }
1517
1518 /**
1519  * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1520  *
1521  * @adev: amdgpu_device pointer
1522  * @bo_va: requested BO and VM object
1523  * @clear: if true clear the entries
1524  *
1525  * Fill in the page table entries for @bo_va.
1526  * Returns 0 for success, -EINVAL for failure.
1527  */
1528 int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1529                         struct amdgpu_bo_va *bo_va,
1530                         bool clear)
1531 {
1532         struct amdgpu_bo *bo = bo_va->base.bo;
1533         struct amdgpu_vm *vm = bo_va->base.vm;
1534         struct amdgpu_bo_va_mapping *mapping;
1535         dma_addr_t *pages_addr = NULL;
1536         struct ttm_mem_reg *mem;
1537         struct drm_mm_node *nodes;
1538         struct dma_fence *exclusive, **last_update;
1539         uint64_t flags;
1540         int r;
1541
1542         if (clear || !bo_va->base.bo) {
1543                 mem = NULL;
1544                 nodes = NULL;
1545                 exclusive = NULL;
1546         } else {
1547                 struct ttm_dma_tt *ttm;
1548
1549                 mem = &bo_va->base.bo->tbo.mem;
1550                 nodes = mem->mm_node;
1551                 if (mem->mem_type == TTM_PL_TT) {
1552                         ttm = container_of(bo_va->base.bo->tbo.ttm,
1553                                            struct ttm_dma_tt, ttm);
1554                         pages_addr = ttm->dma_address;
1555                 }
1556                 exclusive = reservation_object_get_excl(bo->tbo.resv);
1557         }
1558
1559         if (bo)
1560                 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1561         else
1562                 flags = 0x0;
1563
1564         if (clear || (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv))
1565                 last_update = &vm->last_update;
1566         else
1567                 last_update = &bo_va->last_pt_update;
1568
1569         if (!clear && bo_va->base.moved) {
1570                 bo_va->base.moved = false;
1571                 list_splice_init(&bo_va->valids, &bo_va->invalids);
1572
1573         } else if (bo_va->cleared != clear) {
1574                 list_splice_init(&bo_va->valids, &bo_va->invalids);
1575         }
1576
1577         list_for_each_entry(mapping, &bo_va->invalids, list) {
1578                 r = amdgpu_vm_bo_split_mapping(adev, exclusive, pages_addr, vm,
1579                                                mapping, flags, nodes,
1580                                                last_update);
1581                 if (r)
1582                         return r;
1583         }
1584
1585         if (vm->use_cpu_for_update) {
1586                 /* Flush HDP */
1587                 mb();
1588                 amdgpu_asic_flush_hdp(adev, NULL);
1589         }
1590
1591         spin_lock(&vm->status_lock);
1592         list_del_init(&bo_va->base.vm_status);
1593
1594         /* If the BO is not in its preferred location add it back to
1595          * the evicted list so that it gets validated again on the
1596          * next command submission.
1597          */
1598         if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv &&
1599             !(bo->preferred_domains &
1600             amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type)))
1601                 list_add_tail(&bo_va->base.vm_status, &vm->evicted);
1602         spin_unlock(&vm->status_lock);
1603
1604         list_splice_init(&bo_va->invalids, &bo_va->valids);
1605         bo_va->cleared = clear;
1606
1607         if (trace_amdgpu_vm_bo_mapping_enabled()) {
1608                 list_for_each_entry(mapping, &bo_va->valids, list)
1609                         trace_amdgpu_vm_bo_mapping(mapping);
1610         }
1611
1612         return 0;
1613 }
1614
1615 /**
1616  * amdgpu_vm_update_prt_state - update the global PRT state
1617  */
1618 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1619 {
1620         unsigned long flags;
1621         bool enable;
1622
1623         spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1624         enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1625         adev->gmc.gmc_funcs->set_prt(adev, enable);
1626         spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1627 }
1628
1629 /**
1630  * amdgpu_vm_prt_get - add a PRT user
1631  */
1632 static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1633 {
1634         if (!adev->gmc.gmc_funcs->set_prt)
1635                 return;
1636
1637         if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1638                 amdgpu_vm_update_prt_state(adev);
1639 }
1640
1641 /**
1642  * amdgpu_vm_prt_put - drop a PRT user
1643  */
1644 static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1645 {
1646         if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1647                 amdgpu_vm_update_prt_state(adev);
1648 }
1649
1650 /**
1651  * amdgpu_vm_prt_cb - callback for updating the PRT status
1652  */
1653 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1654 {
1655         struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1656
1657         amdgpu_vm_prt_put(cb->adev);
1658         kfree(cb);
1659 }
1660
1661 /**
1662  * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1663  */
1664 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1665                                  struct dma_fence *fence)
1666 {
1667         struct amdgpu_prt_cb *cb;
1668
1669         if (!adev->gmc.gmc_funcs->set_prt)
1670                 return;
1671
1672         cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1673         if (!cb) {
1674                 /* Last resort when we are OOM */
1675                 if (fence)
1676                         dma_fence_wait(fence, false);
1677
1678                 amdgpu_vm_prt_put(adev);
1679         } else {
1680                 cb->adev = adev;
1681                 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1682                                                      amdgpu_vm_prt_cb))
1683                         amdgpu_vm_prt_cb(fence, &cb->cb);
1684         }
1685 }
1686
1687 /**
1688  * amdgpu_vm_free_mapping - free a mapping
1689  *
1690  * @adev: amdgpu_device pointer
1691  * @vm: requested vm
1692  * @mapping: mapping to be freed
1693  * @fence: fence of the unmap operation
1694  *
1695  * Free a mapping and make sure we decrease the PRT usage count if applicable.
1696  */
1697 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1698                                    struct amdgpu_vm *vm,
1699                                    struct amdgpu_bo_va_mapping *mapping,
1700                                    struct dma_fence *fence)
1701 {
1702         if (mapping->flags & AMDGPU_PTE_PRT)
1703                 amdgpu_vm_add_prt_cb(adev, fence);
1704         kfree(mapping);
1705 }
1706
1707 /**
1708  * amdgpu_vm_prt_fini - finish all prt mappings
1709  *
1710  * @adev: amdgpu_device pointer
1711  * @vm: requested vm
1712  *
1713  * Register a cleanup callback to disable PRT support after VM dies.
1714  */
1715 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1716 {
1717         struct reservation_object *resv = vm->root.base.bo->tbo.resv;
1718         struct dma_fence *excl, **shared;
1719         unsigned i, shared_count;
1720         int r;
1721
1722         r = reservation_object_get_fences_rcu(resv, &excl,
1723                                               &shared_count, &shared);
1724         if (r) {
1725                 /* Not enough memory to grab the fence list, as last resort
1726                  * block for all the fences to complete.
1727                  */
1728                 reservation_object_wait_timeout_rcu(resv, true, false,
1729                                                     MAX_SCHEDULE_TIMEOUT);
1730                 return;
1731         }
1732
1733         /* Add a callback for each fence in the reservation object */
1734         amdgpu_vm_prt_get(adev);
1735         amdgpu_vm_add_prt_cb(adev, excl);
1736
1737         for (i = 0; i < shared_count; ++i) {
1738                 amdgpu_vm_prt_get(adev);
1739                 amdgpu_vm_add_prt_cb(adev, shared[i]);
1740         }
1741
1742         kfree(shared);
1743 }
1744
1745 /**
1746  * amdgpu_vm_clear_freed - clear freed BOs in the PT
1747  *
1748  * @adev: amdgpu_device pointer
1749  * @vm: requested vm
1750  * @fence: optional resulting fence (unchanged if no work needed to be done
1751  * or if an error occurred)
1752  *
1753  * Make sure all freed BOs are cleared in the PT.
1754  * Returns 0 for success.
1755  *
1756  * PTs have to be reserved and mutex must be locked!
1757  */
1758 int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
1759                           struct amdgpu_vm *vm,
1760                           struct dma_fence **fence)
1761 {
1762         struct amdgpu_bo_va_mapping *mapping;
1763         uint64_t init_pte_value = 0;
1764         struct dma_fence *f = NULL;
1765         int r;
1766
1767         while (!list_empty(&vm->freed)) {
1768                 mapping = list_first_entry(&vm->freed,
1769                         struct amdgpu_bo_va_mapping, list);
1770                 list_del(&mapping->list);
1771
1772                 if (vm->pte_support_ats && mapping->start < AMDGPU_VA_HOLE_START)
1773                         init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
1774
1775                 r = amdgpu_vm_bo_update_mapping(adev, NULL, NULL, vm,
1776                                                 mapping->start, mapping->last,
1777                                                 init_pte_value, 0, &f);
1778                 amdgpu_vm_free_mapping(adev, vm, mapping, f);
1779                 if (r) {
1780                         dma_fence_put(f);
1781                         return r;
1782                 }
1783         }
1784
1785         if (fence && f) {
1786                 dma_fence_put(*fence);
1787                 *fence = f;
1788         } else {
1789                 dma_fence_put(f);
1790         }
1791
1792         return 0;
1793
1794 }
1795
1796 /**
1797  * amdgpu_vm_handle_moved - handle moved BOs in the PT
1798  *
1799  * @adev: amdgpu_device pointer
1800  * @vm: requested vm
1801  * @sync: sync object to add fences to
1802  *
1803  * Make sure all BOs which are moved are updated in the PTs.
1804  * Returns 0 for success.
1805  *
1806  * PTs have to be reserved!
1807  */
1808 int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
1809                            struct amdgpu_vm *vm)
1810 {
1811         bool clear;
1812         int r = 0;
1813
1814         spin_lock(&vm->status_lock);
1815         while (!list_empty(&vm->moved)) {
1816                 struct amdgpu_bo_va *bo_va;
1817                 struct reservation_object *resv;
1818
1819                 bo_va = list_first_entry(&vm->moved,
1820                         struct amdgpu_bo_va, base.vm_status);
1821                 spin_unlock(&vm->status_lock);
1822
1823                 resv = bo_va->base.bo->tbo.resv;
1824
1825                 /* Per VM BOs never need to bo cleared in the page tables */
1826                 if (resv == vm->root.base.bo->tbo.resv)
1827                         clear = false;
1828                 /* Try to reserve the BO to avoid clearing its ptes */
1829                 else if (!amdgpu_vm_debug && reservation_object_trylock(resv))
1830                         clear = false;
1831                 /* Somebody else is using the BO right now */
1832                 else
1833                         clear = true;
1834
1835                 r = amdgpu_vm_bo_update(adev, bo_va, clear);
1836                 if (r)
1837                         return r;
1838
1839                 if (!clear && resv != vm->root.base.bo->tbo.resv)
1840                         reservation_object_unlock(resv);
1841
1842                 spin_lock(&vm->status_lock);
1843         }
1844         spin_unlock(&vm->status_lock);
1845
1846         return r;
1847 }
1848
1849 /**
1850  * amdgpu_vm_bo_add - add a bo to a specific vm
1851  *
1852  * @adev: amdgpu_device pointer
1853  * @vm: requested vm
1854  * @bo: amdgpu buffer object
1855  *
1856  * Add @bo into the requested vm.
1857  * Add @bo to the list of bos associated with the vm
1858  * Returns newly added bo_va or NULL for failure
1859  *
1860  * Object has to be reserved!
1861  */
1862 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1863                                       struct amdgpu_vm *vm,
1864                                       struct amdgpu_bo *bo)
1865 {
1866         struct amdgpu_bo_va *bo_va;
1867
1868         bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
1869         if (bo_va == NULL) {
1870                 return NULL;
1871         }
1872         amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
1873
1874         bo_va->ref_count = 1;
1875         INIT_LIST_HEAD(&bo_va->valids);
1876         INIT_LIST_HEAD(&bo_va->invalids);
1877
1878         return bo_va;
1879 }
1880
1881
1882 /**
1883  * amdgpu_vm_bo_insert_mapping - insert a new mapping
1884  *
1885  * @adev: amdgpu_device pointer
1886  * @bo_va: bo_va to store the address
1887  * @mapping: the mapping to insert
1888  *
1889  * Insert a new mapping into all structures.
1890  */
1891 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
1892                                     struct amdgpu_bo_va *bo_va,
1893                                     struct amdgpu_bo_va_mapping *mapping)
1894 {
1895         struct amdgpu_vm *vm = bo_va->base.vm;
1896         struct amdgpu_bo *bo = bo_va->base.bo;
1897
1898         mapping->bo_va = bo_va;
1899         list_add(&mapping->list, &bo_va->invalids);
1900         amdgpu_vm_it_insert(mapping, &vm->va);
1901
1902         if (mapping->flags & AMDGPU_PTE_PRT)
1903                 amdgpu_vm_prt_get(adev);
1904
1905         if (bo && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
1906                 spin_lock(&vm->status_lock);
1907                 if (list_empty(&bo_va->base.vm_status))
1908                         list_add(&bo_va->base.vm_status, &vm->moved);
1909                 spin_unlock(&vm->status_lock);
1910         }
1911         trace_amdgpu_vm_bo_map(bo_va, mapping);
1912 }
1913
1914 /**
1915  * amdgpu_vm_bo_map - map bo inside a vm
1916  *
1917  * @adev: amdgpu_device pointer
1918  * @bo_va: bo_va to store the address
1919  * @saddr: where to map the BO
1920  * @offset: requested offset in the BO
1921  * @flags: attributes of pages (read/write/valid/etc.)
1922  *
1923  * Add a mapping of the BO at the specefied addr into the VM.
1924  * Returns 0 for success, error for failure.
1925  *
1926  * Object has to be reserved and unreserved outside!
1927  */
1928 int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1929                      struct amdgpu_bo_va *bo_va,
1930                      uint64_t saddr, uint64_t offset,
1931                      uint64_t size, uint64_t flags)
1932 {
1933         struct amdgpu_bo_va_mapping *mapping, *tmp;
1934         struct amdgpu_bo *bo = bo_va->base.bo;
1935         struct amdgpu_vm *vm = bo_va->base.vm;
1936         uint64_t eaddr;
1937
1938         /* validate the parameters */
1939         if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
1940             size == 0 || size & AMDGPU_GPU_PAGE_MASK)
1941                 return -EINVAL;
1942
1943         /* make sure object fit at this offset */
1944         eaddr = saddr + size - 1;
1945         if (saddr >= eaddr ||
1946             (bo && offset + size > amdgpu_bo_size(bo)))
1947                 return -EINVAL;
1948
1949         saddr /= AMDGPU_GPU_PAGE_SIZE;
1950         eaddr /= AMDGPU_GPU_PAGE_SIZE;
1951
1952         tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
1953         if (tmp) {
1954                 /* bo and tmp overlap, invalid addr */
1955                 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
1956                         "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
1957                         tmp->start, tmp->last + 1);
1958                 return -EINVAL;
1959         }
1960
1961         mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
1962         if (!mapping)
1963                 return -ENOMEM;
1964
1965         mapping->start = saddr;
1966         mapping->last = eaddr;
1967         mapping->offset = offset;
1968         mapping->flags = flags;
1969
1970         amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
1971
1972         return 0;
1973 }
1974
1975 /**
1976  * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
1977  *
1978  * @adev: amdgpu_device pointer
1979  * @bo_va: bo_va to store the address
1980  * @saddr: where to map the BO
1981  * @offset: requested offset in the BO
1982  * @flags: attributes of pages (read/write/valid/etc.)
1983  *
1984  * Add a mapping of the BO at the specefied addr into the VM. Replace existing
1985  * mappings as we do so.
1986  * Returns 0 for success, error for failure.
1987  *
1988  * Object has to be reserved and unreserved outside!
1989  */
1990 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
1991                              struct amdgpu_bo_va *bo_va,
1992                              uint64_t saddr, uint64_t offset,
1993                              uint64_t size, uint64_t flags)
1994 {
1995         struct amdgpu_bo_va_mapping *mapping;
1996         struct amdgpu_bo *bo = bo_va->base.bo;
1997         uint64_t eaddr;
1998         int r;
1999
2000         /* validate the parameters */
2001         if (saddr & AMDGPU_GPU_PAGE_MASK || offset & AMDGPU_GPU_PAGE_MASK ||
2002             size == 0 || size & AMDGPU_GPU_PAGE_MASK)
2003                 return -EINVAL;
2004
2005         /* make sure object fit at this offset */
2006         eaddr = saddr + size - 1;
2007         if (saddr >= eaddr ||
2008             (bo && offset + size > amdgpu_bo_size(bo)))
2009                 return -EINVAL;
2010
2011         /* Allocate all the needed memory */
2012         mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2013         if (!mapping)
2014                 return -ENOMEM;
2015
2016         r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2017         if (r) {
2018                 kfree(mapping);
2019                 return r;
2020         }
2021
2022         saddr /= AMDGPU_GPU_PAGE_SIZE;
2023         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2024
2025         mapping->start = saddr;
2026         mapping->last = eaddr;
2027         mapping->offset = offset;
2028         mapping->flags = flags;
2029
2030         amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2031
2032         return 0;
2033 }
2034
2035 /**
2036  * amdgpu_vm_bo_unmap - remove bo mapping from vm
2037  *
2038  * @adev: amdgpu_device pointer
2039  * @bo_va: bo_va to remove the address from
2040  * @saddr: where to the BO is mapped
2041  *
2042  * Remove a mapping of the BO at the specefied addr from the VM.
2043  * Returns 0 for success, error for failure.
2044  *
2045  * Object has to be reserved and unreserved outside!
2046  */
2047 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2048                        struct amdgpu_bo_va *bo_va,
2049                        uint64_t saddr)
2050 {
2051         struct amdgpu_bo_va_mapping *mapping;
2052         struct amdgpu_vm *vm = bo_va->base.vm;
2053         bool valid = true;
2054
2055         saddr /= AMDGPU_GPU_PAGE_SIZE;
2056
2057         list_for_each_entry(mapping, &bo_va->valids, list) {
2058                 if (mapping->start == saddr)
2059                         break;
2060         }
2061
2062         if (&mapping->list == &bo_va->valids) {
2063                 valid = false;
2064
2065                 list_for_each_entry(mapping, &bo_va->invalids, list) {
2066                         if (mapping->start == saddr)
2067                                 break;
2068                 }
2069
2070                 if (&mapping->list == &bo_va->invalids)
2071                         return -ENOENT;
2072         }
2073
2074         list_del(&mapping->list);
2075         amdgpu_vm_it_remove(mapping, &vm->va);
2076         mapping->bo_va = NULL;
2077         trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2078
2079         if (valid)
2080                 list_add(&mapping->list, &vm->freed);
2081         else
2082                 amdgpu_vm_free_mapping(adev, vm, mapping,
2083                                        bo_va->last_pt_update);
2084
2085         return 0;
2086 }
2087
2088 /**
2089  * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2090  *
2091  * @adev: amdgpu_device pointer
2092  * @vm: VM structure to use
2093  * @saddr: start of the range
2094  * @size: size of the range
2095  *
2096  * Remove all mappings in a range, split them as appropriate.
2097  * Returns 0 for success, error for failure.
2098  */
2099 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2100                                 struct amdgpu_vm *vm,
2101                                 uint64_t saddr, uint64_t size)
2102 {
2103         struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
2104         LIST_HEAD(removed);
2105         uint64_t eaddr;
2106
2107         eaddr = saddr + size - 1;
2108         saddr /= AMDGPU_GPU_PAGE_SIZE;
2109         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2110
2111         /* Allocate all the needed memory */
2112         before = kzalloc(sizeof(*before), GFP_KERNEL);
2113         if (!before)
2114                 return -ENOMEM;
2115         INIT_LIST_HEAD(&before->list);
2116
2117         after = kzalloc(sizeof(*after), GFP_KERNEL);
2118         if (!after) {
2119                 kfree(before);
2120                 return -ENOMEM;
2121         }
2122         INIT_LIST_HEAD(&after->list);
2123
2124         /* Now gather all removed mappings */
2125         tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2126         while (tmp) {
2127                 /* Remember mapping split at the start */
2128                 if (tmp->start < saddr) {
2129                         before->start = tmp->start;
2130                         before->last = saddr - 1;
2131                         before->offset = tmp->offset;
2132                         before->flags = tmp->flags;
2133                         list_add(&before->list, &tmp->list);
2134                 }
2135
2136                 /* Remember mapping split at the end */
2137                 if (tmp->last > eaddr) {
2138                         after->start = eaddr + 1;
2139                         after->last = tmp->last;
2140                         after->offset = tmp->offset;
2141                         after->offset += after->start - tmp->start;
2142                         after->flags = tmp->flags;
2143                         list_add(&after->list, &tmp->list);
2144                 }
2145
2146                 list_del(&tmp->list);
2147                 list_add(&tmp->list, &removed);
2148
2149                 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2150         }
2151
2152         /* And free them up */
2153         list_for_each_entry_safe(tmp, next, &removed, list) {
2154                 amdgpu_vm_it_remove(tmp, &vm->va);
2155                 list_del(&tmp->list);
2156
2157                 if (tmp->start < saddr)
2158                     tmp->start = saddr;
2159                 if (tmp->last > eaddr)
2160                     tmp->last = eaddr;
2161
2162                 tmp->bo_va = NULL;
2163                 list_add(&tmp->list, &vm->freed);
2164                 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2165         }
2166
2167         /* Insert partial mapping before the range */
2168         if (!list_empty(&before->list)) {
2169                 amdgpu_vm_it_insert(before, &vm->va);
2170                 if (before->flags & AMDGPU_PTE_PRT)
2171                         amdgpu_vm_prt_get(adev);
2172         } else {
2173                 kfree(before);
2174         }
2175
2176         /* Insert partial mapping after the range */
2177         if (!list_empty(&after->list)) {
2178                 amdgpu_vm_it_insert(after, &vm->va);
2179                 if (after->flags & AMDGPU_PTE_PRT)
2180                         amdgpu_vm_prt_get(adev);
2181         } else {
2182                 kfree(after);
2183         }
2184
2185         return 0;
2186 }
2187
2188 /**
2189  * amdgpu_vm_bo_lookup_mapping - find mapping by address
2190  *
2191  * @vm: the requested VM
2192  *
2193  * Find a mapping by it's address.
2194  */
2195 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2196                                                          uint64_t addr)
2197 {
2198         return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2199 }
2200
2201 /**
2202  * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2203  *
2204  * @adev: amdgpu_device pointer
2205  * @bo_va: requested bo_va
2206  *
2207  * Remove @bo_va->bo from the requested vm.
2208  *
2209  * Object have to be reserved!
2210  */
2211 void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2212                       struct amdgpu_bo_va *bo_va)
2213 {
2214         struct amdgpu_bo_va_mapping *mapping, *next;
2215         struct amdgpu_vm *vm = bo_va->base.vm;
2216
2217         list_del(&bo_va->base.bo_list);
2218
2219         spin_lock(&vm->status_lock);
2220         list_del(&bo_va->base.vm_status);
2221         spin_unlock(&vm->status_lock);
2222
2223         list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
2224                 list_del(&mapping->list);
2225                 amdgpu_vm_it_remove(mapping, &vm->va);
2226                 mapping->bo_va = NULL;
2227                 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2228                 list_add(&mapping->list, &vm->freed);
2229         }
2230         list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2231                 list_del(&mapping->list);
2232                 amdgpu_vm_it_remove(mapping, &vm->va);
2233                 amdgpu_vm_free_mapping(adev, vm, mapping,
2234                                        bo_va->last_pt_update);
2235         }
2236
2237         dma_fence_put(bo_va->last_pt_update);
2238         kfree(bo_va);
2239 }
2240
2241 /**
2242  * amdgpu_vm_bo_invalidate - mark the bo as invalid
2243  *
2244  * @adev: amdgpu_device pointer
2245  * @vm: requested vm
2246  * @bo: amdgpu buffer object
2247  *
2248  * Mark @bo as invalid.
2249  */
2250 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2251                              struct amdgpu_bo *bo, bool evicted)
2252 {
2253         struct amdgpu_vm_bo_base *bo_base;
2254
2255         /* shadow bo doesn't have bo base, its validation needs its parent */
2256         if (bo->parent && bo->parent->shadow == bo)
2257                 bo = bo->parent;
2258
2259         list_for_each_entry(bo_base, &bo->va, bo_list) {
2260                 struct amdgpu_vm *vm = bo_base->vm;
2261
2262                 bo_base->moved = true;
2263                 if (evicted && bo->tbo.resv == vm->root.base.bo->tbo.resv) {
2264                         spin_lock(&bo_base->vm->status_lock);
2265                         if (bo->tbo.type == ttm_bo_type_kernel)
2266                                 list_move(&bo_base->vm_status, &vm->evicted);
2267                         else
2268                                 list_move_tail(&bo_base->vm_status,
2269                                                &vm->evicted);
2270                         spin_unlock(&bo_base->vm->status_lock);
2271                         continue;
2272                 }
2273
2274                 if (bo->tbo.type == ttm_bo_type_kernel) {
2275                         spin_lock(&bo_base->vm->status_lock);
2276                         if (list_empty(&bo_base->vm_status))
2277                                 list_add(&bo_base->vm_status, &vm->relocated);
2278                         spin_unlock(&bo_base->vm->status_lock);
2279                         continue;
2280                 }
2281
2282                 spin_lock(&bo_base->vm->status_lock);
2283                 if (list_empty(&bo_base->vm_status))
2284                         list_add(&bo_base->vm_status, &vm->moved);
2285                 spin_unlock(&bo_base->vm->status_lock);
2286         }
2287 }
2288
2289 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2290 {
2291         /* Total bits covered by PD + PTs */
2292         unsigned bits = ilog2(vm_size) + 18;
2293
2294         /* Make sure the PD is 4K in size up to 8GB address space.
2295            Above that split equal between PD and PTs */
2296         if (vm_size <= 8)
2297                 return (bits - 9);
2298         else
2299                 return ((bits + 3) / 2);
2300 }
2301
2302 /**
2303  * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2304  *
2305  * @adev: amdgpu_device pointer
2306  * @vm_size: the default vm size if it's set auto
2307  */
2308 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t vm_size,
2309                            uint32_t fragment_size_default, unsigned max_level,
2310                            unsigned max_bits)
2311 {
2312         uint64_t tmp;
2313
2314         /* adjust vm size first */
2315         if (amdgpu_vm_size != -1) {
2316                 unsigned max_size = 1 << (max_bits - 30);
2317
2318                 vm_size = amdgpu_vm_size;
2319                 if (vm_size > max_size) {
2320                         dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2321                                  amdgpu_vm_size, max_size);
2322                         vm_size = max_size;
2323                 }
2324         }
2325
2326         adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2327
2328         tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2329         if (amdgpu_vm_block_size != -1)
2330                 tmp >>= amdgpu_vm_block_size - 9;
2331         tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2332         adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2333         switch (adev->vm_manager.num_level) {
2334         case 3:
2335                 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2336                 break;
2337         case 2:
2338                 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2339                 break;
2340         case 1:
2341                 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2342                 break;
2343         default:
2344                 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2345         }
2346         /* block size depends on vm size and hw setup*/
2347         if (amdgpu_vm_block_size != -1)
2348                 adev->vm_manager.block_size =
2349                         min((unsigned)amdgpu_vm_block_size, max_bits
2350                             - AMDGPU_GPU_PAGE_SHIFT
2351                             - 9 * adev->vm_manager.num_level);
2352         else if (adev->vm_manager.num_level > 1)
2353                 adev->vm_manager.block_size = 9;
2354         else
2355                 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2356
2357         if (amdgpu_vm_fragment_size == -1)
2358                 adev->vm_manager.fragment_size = fragment_size_default;
2359         else
2360                 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2361
2362         DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2363                  vm_size, adev->vm_manager.num_level + 1,
2364                  adev->vm_manager.block_size,
2365                  adev->vm_manager.fragment_size);
2366 }
2367
2368 /**
2369  * amdgpu_vm_init - initialize a vm instance
2370  *
2371  * @adev: amdgpu_device pointer
2372  * @vm: requested vm
2373  * @vm_context: Indicates if it GFX or Compute context
2374  *
2375  * Init @vm fields.
2376  */
2377 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2378                    int vm_context, unsigned int pasid)
2379 {
2380         struct amdgpu_bo_param bp;
2381         struct amdgpu_bo *root;
2382         const unsigned align = min(AMDGPU_VM_PTB_ALIGN_SIZE,
2383                 AMDGPU_VM_PTE_COUNT(adev) * 8);
2384         unsigned ring_instance;
2385         struct amdgpu_ring *ring;
2386         struct drm_sched_rq *rq;
2387         unsigned long size;
2388         uint64_t flags;
2389         int r, i;
2390
2391         vm->va = RB_ROOT_CACHED;
2392         for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2393                 vm->reserved_vmid[i] = NULL;
2394         spin_lock_init(&vm->status_lock);
2395         INIT_LIST_HEAD(&vm->evicted);
2396         INIT_LIST_HEAD(&vm->relocated);
2397         INIT_LIST_HEAD(&vm->moved);
2398         INIT_LIST_HEAD(&vm->freed);
2399
2400         /* create scheduler entity for page table updates */
2401
2402         ring_instance = atomic_inc_return(&adev->vm_manager.vm_pte_next_ring);
2403         ring_instance %= adev->vm_manager.vm_pte_num_rings;
2404         ring = adev->vm_manager.vm_pte_rings[ring_instance];
2405         rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
2406         r = drm_sched_entity_init(&ring->sched, &vm->entity,
2407                                   rq, NULL);
2408         if (r)
2409                 return r;
2410
2411         vm->pte_support_ats = false;
2412
2413         if (vm_context == AMDGPU_VM_CONTEXT_COMPUTE) {
2414                 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2415                                                 AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2416
2417                 if (adev->asic_type == CHIP_RAVEN)
2418                         vm->pte_support_ats = true;
2419         } else {
2420                 vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2421                                                 AMDGPU_VM_USE_CPU_FOR_GFX);
2422         }
2423         DRM_DEBUG_DRIVER("VM update mode is %s\n",
2424                          vm->use_cpu_for_update ? "CPU" : "SDMA");
2425         WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
2426                   "CPU update of VM recommended only for large BAR system\n");
2427         vm->last_update = NULL;
2428
2429         flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
2430         if (vm->use_cpu_for_update)
2431                 flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
2432         else
2433                 flags |= AMDGPU_GEM_CREATE_SHADOW;
2434
2435         size = amdgpu_vm_bo_size(adev, adev->vm_manager.root_level);
2436         memset(&bp, 0, sizeof(bp));
2437         bp.size = size;
2438         bp.byte_align = align;
2439         bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
2440         bp.flags = flags;
2441         bp.type = ttm_bo_type_kernel;
2442         bp.resv = NULL;
2443         r = amdgpu_bo_create(adev, &bp, &root);
2444         if (r)
2445                 goto error_free_sched_entity;
2446
2447         r = amdgpu_bo_reserve(root, true);
2448         if (r)
2449                 goto error_free_root;
2450
2451         r = amdgpu_vm_clear_bo(adev, vm, root,
2452                                adev->vm_manager.root_level,
2453                                vm->pte_support_ats);
2454         if (r)
2455                 goto error_unreserve;
2456
2457         amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2458         amdgpu_bo_unreserve(vm->root.base.bo);
2459
2460         if (pasid) {
2461                 unsigned long flags;
2462
2463                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2464                 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2465                               GFP_ATOMIC);
2466                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2467                 if (r < 0)
2468                         goto error_free_root;
2469
2470                 vm->pasid = pasid;
2471         }
2472
2473         INIT_KFIFO(vm->faults);
2474         vm->fault_credit = 16;
2475
2476         return 0;
2477
2478 error_unreserve:
2479         amdgpu_bo_unreserve(vm->root.base.bo);
2480
2481 error_free_root:
2482         amdgpu_bo_unref(&vm->root.base.bo->shadow);
2483         amdgpu_bo_unref(&vm->root.base.bo);
2484         vm->root.base.bo = NULL;
2485
2486 error_free_sched_entity:
2487         drm_sched_entity_fini(&ring->sched, &vm->entity);
2488
2489         return r;
2490 }
2491
2492 /**
2493  * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2494  *
2495  * This only works on GFX VMs that don't have any BOs added and no
2496  * page tables allocated yet.
2497  *
2498  * Changes the following VM parameters:
2499  * - use_cpu_for_update
2500  * - pte_supports_ats
2501  * - pasid (old PASID is released, because compute manages its own PASIDs)
2502  *
2503  * Reinitializes the page directory to reflect the changed ATS
2504  * setting. May leave behind an unused shadow BO for the page
2505  * directory when switching from SDMA updates to CPU updates.
2506  *
2507  * Returns 0 for success, -errno for errors.
2508  */
2509 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2510 {
2511         bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2512         int r;
2513
2514         r = amdgpu_bo_reserve(vm->root.base.bo, true);
2515         if (r)
2516                 return r;
2517
2518         /* Sanity checks */
2519         if (!RB_EMPTY_ROOT(&vm->va.rb_root) || vm->root.entries) {
2520                 r = -EINVAL;
2521                 goto error;
2522         }
2523
2524         /* Check if PD needs to be reinitialized and do it before
2525          * changing any other state, in case it fails.
2526          */
2527         if (pte_support_ats != vm->pte_support_ats) {
2528                 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo,
2529                                adev->vm_manager.root_level,
2530                                pte_support_ats);
2531                 if (r)
2532                         goto error;
2533         }
2534
2535         /* Update VM state */
2536         vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2537                                     AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2538         vm->pte_support_ats = pte_support_ats;
2539         DRM_DEBUG_DRIVER("VM update mode is %s\n",
2540                          vm->use_cpu_for_update ? "CPU" : "SDMA");
2541         WARN_ONCE((vm->use_cpu_for_update & !amdgpu_vm_is_large_bar(adev)),
2542                   "CPU update of VM recommended only for large BAR system\n");
2543
2544         if (vm->pasid) {
2545                 unsigned long flags;
2546
2547                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2548                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2549                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2550
2551                 vm->pasid = 0;
2552         }
2553
2554 error:
2555         amdgpu_bo_unreserve(vm->root.base.bo);
2556         return r;
2557 }
2558
2559 /**
2560  * amdgpu_vm_free_levels - free PD/PT levels
2561  *
2562  * @adev: amdgpu device structure
2563  * @parent: PD/PT starting level to free
2564  * @level: level of parent structure
2565  *
2566  * Free the page directory or page table level and all sub levels.
2567  */
2568 static void amdgpu_vm_free_levels(struct amdgpu_device *adev,
2569                                   struct amdgpu_vm_pt *parent,
2570                                   unsigned level)
2571 {
2572         unsigned i, num_entries = amdgpu_vm_num_entries(adev, level);
2573
2574         if (parent->base.bo) {
2575                 list_del(&parent->base.bo_list);
2576                 list_del(&parent->base.vm_status);
2577                 amdgpu_bo_unref(&parent->base.bo->shadow);
2578                 amdgpu_bo_unref(&parent->base.bo);
2579         }
2580
2581         if (parent->entries)
2582                 for (i = 0; i < num_entries; i++)
2583                         amdgpu_vm_free_levels(adev, &parent->entries[i],
2584                                               level + 1);
2585
2586         kvfree(parent->entries);
2587 }
2588
2589 /**
2590  * amdgpu_vm_fini - tear down a vm instance
2591  *
2592  * @adev: amdgpu_device pointer
2593  * @vm: requested vm
2594  *
2595  * Tear down @vm.
2596  * Unbind the VM and remove all bos from the vm bo list
2597  */
2598 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
2599 {
2600         struct amdgpu_bo_va_mapping *mapping, *tmp;
2601         bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
2602         struct amdgpu_bo *root;
2603         u64 fault;
2604         int i, r;
2605
2606         amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
2607
2608         /* Clear pending page faults from IH when the VM is destroyed */
2609         while (kfifo_get(&vm->faults, &fault))
2610                 amdgpu_ih_clear_fault(adev, fault);
2611
2612         if (vm->pasid) {
2613                 unsigned long flags;
2614
2615                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2616                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
2617                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2618         }
2619
2620         drm_sched_entity_fini(vm->entity.sched, &vm->entity);
2621
2622         if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
2623                 dev_err(adev->dev, "still active bo inside vm\n");
2624         }
2625         rbtree_postorder_for_each_entry_safe(mapping, tmp,
2626                                              &vm->va.rb_root, rb) {
2627                 list_del(&mapping->list);
2628                 amdgpu_vm_it_remove(mapping, &vm->va);
2629                 kfree(mapping);
2630         }
2631         list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
2632                 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
2633                         amdgpu_vm_prt_fini(adev, vm);
2634                         prt_fini_needed = false;
2635                 }
2636
2637                 list_del(&mapping->list);
2638                 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
2639         }
2640
2641         root = amdgpu_bo_ref(vm->root.base.bo);
2642         r = amdgpu_bo_reserve(root, true);
2643         if (r) {
2644                 dev_err(adev->dev, "Leaking page tables because BO reservation failed\n");
2645         } else {
2646                 amdgpu_vm_free_levels(adev, &vm->root,
2647                                       adev->vm_manager.root_level);
2648                 amdgpu_bo_unreserve(root);
2649         }
2650         amdgpu_bo_unref(&root);
2651         dma_fence_put(vm->last_update);
2652         for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2653                 amdgpu_vmid_free_reserved(adev, vm, i);
2654 }
2655
2656 /**
2657  * amdgpu_vm_pasid_fault_credit - Check fault credit for given PASID
2658  *
2659  * @adev: amdgpu_device pointer
2660  * @pasid: PASID do identify the VM
2661  *
2662  * This function is expected to be called in interrupt context. Returns
2663  * true if there was fault credit, false otherwise
2664  */
2665 bool amdgpu_vm_pasid_fault_credit(struct amdgpu_device *adev,
2666                                   unsigned int pasid)
2667 {
2668         struct amdgpu_vm *vm;
2669
2670         spin_lock(&adev->vm_manager.pasid_lock);
2671         vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
2672         if (!vm) {
2673                 /* VM not found, can't track fault credit */
2674                 spin_unlock(&adev->vm_manager.pasid_lock);
2675                 return true;
2676         }
2677
2678         /* No lock needed. only accessed by IRQ handler */
2679         if (!vm->fault_credit) {
2680                 /* Too many faults in this VM */
2681                 spin_unlock(&adev->vm_manager.pasid_lock);
2682                 return false;
2683         }
2684
2685         vm->fault_credit--;
2686         spin_unlock(&adev->vm_manager.pasid_lock);
2687         return true;
2688 }
2689
2690 /**
2691  * amdgpu_vm_manager_init - init the VM manager
2692  *
2693  * @adev: amdgpu_device pointer
2694  *
2695  * Initialize the VM manager structures
2696  */
2697 void amdgpu_vm_manager_init(struct amdgpu_device *adev)
2698 {
2699         unsigned i;
2700
2701         amdgpu_vmid_mgr_init(adev);
2702
2703         adev->vm_manager.fence_context =
2704                 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
2705         for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
2706                 adev->vm_manager.seqno[i] = 0;
2707
2708         atomic_set(&adev->vm_manager.vm_pte_next_ring, 0);
2709         spin_lock_init(&adev->vm_manager.prt_lock);
2710         atomic_set(&adev->vm_manager.num_prt_users, 0);
2711
2712         /* If not overridden by the user, by default, only in large BAR systems
2713          * Compute VM tables will be updated by CPU
2714          */
2715 #ifdef CONFIG_X86_64
2716         if (amdgpu_vm_update_mode == -1) {
2717                 if (amdgpu_vm_is_large_bar(adev))
2718                         adev->vm_manager.vm_update_mode =
2719                                 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
2720                 else
2721                         adev->vm_manager.vm_update_mode = 0;
2722         } else
2723                 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
2724 #else
2725         adev->vm_manager.vm_update_mode = 0;
2726 #endif
2727
2728         idr_init(&adev->vm_manager.pasid_idr);
2729         spin_lock_init(&adev->vm_manager.pasid_lock);
2730 }
2731
2732 /**
2733  * amdgpu_vm_manager_fini - cleanup VM manager
2734  *
2735  * @adev: amdgpu_device pointer
2736  *
2737  * Cleanup the VM manager and free resources.
2738  */
2739 void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
2740 {
2741         WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
2742         idr_destroy(&adev->vm_manager.pasid_idr);
2743
2744         amdgpu_vmid_mgr_fini(adev);
2745 }
2746
2747 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
2748 {
2749         union drm_amdgpu_vm *args = data;
2750         struct amdgpu_device *adev = dev->dev_private;
2751         struct amdgpu_fpriv *fpriv = filp->driver_priv;
2752         int r;
2753
2754         switch (args->in.op) {
2755         case AMDGPU_VM_OP_RESERVE_VMID:
2756                 /* current, we only have requirement to reserve vmid from gfxhub */
2757                 r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
2758                 if (r)
2759                         return r;
2760                 break;
2761         case AMDGPU_VM_OP_UNRESERVE_VMID:
2762                 amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB);
2763                 break;
2764         default:
2765                 return -EINVAL;
2766         }
2767
2768         return 0;
2769 }
This page took 0.20837 seconds and 4 git commands to generate.