2 * Copyright (C) 2012 Russell King
3 * Rewritten from the dovefb driver, and Armada510 manuals.
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
10 #include <drm/drm_plane_helper.h>
11 #include "armada_crtc.h"
12 #include "armada_drm.h"
13 #include "armada_fb.h"
14 #include "armada_gem.h"
15 #include "armada_hw.h"
16 #include <drm/armada_drm.h>
17 #include "armada_ioctlP.h"
18 #include "armada_trace.h"
20 struct armada_ovl_plane_properties {
24 #define K2R(val) (((val) >> 0) & 0xff)
25 #define K2G(val) (((val) >> 8) & 0xff)
26 #define K2B(val) (((val) >> 16) & 0xff)
30 uint32_t colorkey_mode;
33 struct armada_ovl_plane {
34 struct armada_plane base;
35 struct drm_framebuffer *old_fb;
37 struct armada_plane_work work;
38 struct armada_regs regs[13];
40 struct armada_ovl_plane_properties prop;
42 #define drm_to_armada_ovl_plane(p) \
43 container_of(p, struct armada_ovl_plane, base.base)
47 armada_ovl_update_attr(struct armada_ovl_plane_properties *prop,
48 struct armada_crtc *dcrtc)
50 writel_relaxed(prop->colorkey_yr, dcrtc->base + LCD_SPU_COLORKEY_Y);
51 writel_relaxed(prop->colorkey_ug, dcrtc->base + LCD_SPU_COLORKEY_U);
52 writel_relaxed(prop->colorkey_vb, dcrtc->base + LCD_SPU_COLORKEY_V);
54 writel_relaxed(prop->brightness << 16 | prop->contrast,
55 dcrtc->base + LCD_SPU_CONTRAST);
56 /* Docs say 15:0, but it seems to actually be 31:16 on Armada 510 */
57 writel_relaxed(prop->saturation << 16,
58 dcrtc->base + LCD_SPU_SATURATION);
59 writel_relaxed(0x00002000, dcrtc->base + LCD_SPU_CBSH_HUE);
61 spin_lock_irq(&dcrtc->irq_lock);
62 armada_updatel(prop->colorkey_mode | CFG_ALPHAM_GRA,
63 CFG_CKMODE_MASK | CFG_ALPHAM_MASK | CFG_ALPHA_MASK,
64 dcrtc->base + LCD_SPU_DMA_CTRL1);
66 armada_updatel(ADV_GRACOLORKEY, 0, dcrtc->base + LCD_SPU_ADV_REG);
67 spin_unlock_irq(&dcrtc->irq_lock);
70 static void armada_ovl_retire_fb(struct armada_ovl_plane *dplane,
71 struct drm_framebuffer *fb)
73 struct drm_framebuffer *old_fb;
75 old_fb = xchg(&dplane->old_fb, fb);
78 armada_drm_queue_unref_work(dplane->base.base.dev, old_fb);
81 /* === Plane support === */
82 static void armada_ovl_plane_work(struct armada_crtc *dcrtc,
83 struct armada_plane *plane, struct armada_plane_work *work)
85 struct armada_ovl_plane *dplane = container_of(plane, struct armada_ovl_plane, base);
87 trace_armada_ovl_plane_work(&dcrtc->crtc, &plane->base);
89 armada_drm_crtc_update_regs(dcrtc, dplane->vbl.regs);
90 armada_ovl_retire_fb(dplane, NULL);
94 armada_ovl_plane_update(struct drm_plane *plane, struct drm_crtc *crtc,
95 struct drm_framebuffer *fb,
96 int crtc_x, int crtc_y, unsigned crtc_w, unsigned crtc_h,
97 uint32_t src_x, uint32_t src_y, uint32_t src_w, uint32_t src_h,
98 struct drm_modeset_acquire_ctx *ctx)
100 struct armada_ovl_plane *dplane = drm_to_armada_ovl_plane(plane);
101 struct armada_crtc *dcrtc = drm_to_armada_crtc(crtc);
102 const struct drm_format_info *format;
103 struct drm_rect src = {
109 struct drm_rect dest = {
112 .x2 = crtc_x + crtc_w,
113 .y2 = crtc_y + crtc_h,
115 const struct drm_rect clip = {
116 .x2 = crtc->mode.hdisplay,
117 .y2 = crtc->mode.vdisplay,
121 bool visible, fb_changed;
124 trace_armada_ovl_plane_update(plane, crtc, fb,
125 crtc_x, crtc_y, crtc_w, crtc_h,
126 src_x, src_y, src_w, src_h);
128 ret = drm_plane_helper_check_update(plane, crtc, fb, &src, &dest, &clip,
130 0, INT_MAX, true, false, &visible);
134 ctrl0 = CFG_DMA_FMT(drm_fb_to_armada_fb(fb)->fmt) |
135 CFG_DMA_MOD(drm_fb_to_armada_fb(fb)->mod) |
136 CFG_CBSH_ENA | CFG_DMA_HSMOOTH | CFG_DMA_ENA;
138 /* Does the position/size result in nothing to display? */
140 ctrl0 &= ~CFG_DMA_ENA;
143 * Shifting a YUV packed format image by one pixel causes the U/V
144 * planes to swap. Compensate for it by also toggling the UV swap.
147 if (format->num_planes == 1 && src.x1 >> 16 & (format->hsub - 1))
148 ctrl0 ^= CFG_DMA_MOD(CFG_SWAPUV);
150 fb_changed = plane->fb != fb ||
151 dplane->base.state.src_x != src.x1 >> 16 ||
152 dplane->base.state.src_y != src.y1 >> 16;
155 dcrtc->plane = plane;
156 armada_ovl_update_attr(&dplane->prop, dcrtc);
159 /* FIXME: overlay on an interlaced display */
160 /* Just updating the position/size? */
161 if (!fb_changed && dplane->base.state.ctrl0 == ctrl0) {
162 val = (drm_rect_height(&src) & 0xffff0000) |
163 drm_rect_width(&src) >> 16;
164 dplane->base.state.src_hw = val;
165 writel_relaxed(val, dcrtc->base + LCD_SPU_DMA_HPXL_VLN);
167 val = drm_rect_height(&dest) << 16 | drm_rect_width(&dest);
168 dplane->base.state.dst_hw = val;
169 writel_relaxed(val, dcrtc->base + LCD_SPU_DZM_HPXL_VLN);
171 val = dest.y1 << 16 | dest.x1;
172 dplane->base.state.dst_yx = val;
173 writel_relaxed(val, dcrtc->base + LCD_SPU_DMA_OVSA_HPXL_VLN);
176 } else if (~dplane->base.state.ctrl0 & ctrl0 & CFG_DMA_ENA) {
177 /* Power up the Y/U/V FIFOs on ENA 0->1 transitions */
178 armada_updatel(0, CFG_PDWN16x66 | CFG_PDWN32x66,
179 dcrtc->base + LCD_SPU_SRAM_PARA1);
182 if (armada_drm_plane_work_wait(&dplane->base, HZ / 25) == 0)
183 armada_drm_plane_work_cancel(dcrtc, &dplane->base);
189 * Take a reference on the new framebuffer - we want to
190 * hold on to it while the hardware is displaying it.
192 drm_framebuffer_get(fb);
195 armada_ovl_retire_fb(dplane, plane->fb);
197 dplane->base.state.src_y = src_y = src.y1 >> 16;
198 dplane->base.state.src_x = src_x = src.x1 >> 16;
200 armada_drm_plane_calc_addrs(addrs, fb, src_x, src_y);
202 armada_reg_queue_set(dplane->vbl.regs, idx, addrs[0],
203 LCD_SPU_DMA_START_ADDR_Y0);
204 armada_reg_queue_set(dplane->vbl.regs, idx, addrs[1],
205 LCD_SPU_DMA_START_ADDR_U0);
206 armada_reg_queue_set(dplane->vbl.regs, idx, addrs[2],
207 LCD_SPU_DMA_START_ADDR_V0);
208 armada_reg_queue_set(dplane->vbl.regs, idx, addrs[0],
209 LCD_SPU_DMA_START_ADDR_Y1);
210 armada_reg_queue_set(dplane->vbl.regs, idx, addrs[1],
211 LCD_SPU_DMA_START_ADDR_U1);
212 armada_reg_queue_set(dplane->vbl.regs, idx, addrs[2],
213 LCD_SPU_DMA_START_ADDR_V1);
215 val = fb->pitches[0] << 16 | fb->pitches[0];
216 armada_reg_queue_set(dplane->vbl.regs, idx, val,
217 LCD_SPU_DMA_PITCH_YC);
218 val = fb->pitches[1] << 16 | fb->pitches[2];
219 armada_reg_queue_set(dplane->vbl.regs, idx, val,
220 LCD_SPU_DMA_PITCH_UV);
223 val = (drm_rect_height(&src) & 0xffff0000) | drm_rect_width(&src) >> 16;
224 if (dplane->base.state.src_hw != val) {
225 dplane->base.state.src_hw = val;
226 armada_reg_queue_set(dplane->vbl.regs, idx, val,
227 LCD_SPU_DMA_HPXL_VLN);
230 val = drm_rect_height(&dest) << 16 | drm_rect_width(&dest);
231 if (dplane->base.state.dst_hw != val) {
232 dplane->base.state.dst_hw = val;
233 armada_reg_queue_set(dplane->vbl.regs, idx, val,
234 LCD_SPU_DZM_HPXL_VLN);
237 val = dest.y1 << 16 | dest.x1;
238 if (dplane->base.state.dst_yx != val) {
239 dplane->base.state.dst_yx = val;
240 armada_reg_queue_set(dplane->vbl.regs, idx, val,
241 LCD_SPU_DMA_OVSA_HPXL_VLN);
244 if (dplane->base.state.ctrl0 != ctrl0) {
245 dplane->base.state.ctrl0 = ctrl0;
246 armada_reg_queue_mod(dplane->vbl.regs, idx, ctrl0,
247 CFG_CBSH_ENA | CFG_DMAFORMAT | CFG_DMA_FTOGGLE |
248 CFG_DMA_HSMOOTH | CFG_DMA_TSTMODE |
249 CFG_DMA_MOD(CFG_SWAPRB | CFG_SWAPUV | CFG_SWAPYU |
250 CFG_YUV2RGB) | CFG_DMA_ENA,
254 armada_reg_queue_end(dplane->vbl.regs, idx);
255 armada_drm_plane_work_queue(dcrtc, &dplane->base,
261 static int armada_ovl_plane_disable(struct drm_plane *plane,
262 struct drm_modeset_acquire_ctx *ctx)
264 struct armada_ovl_plane *dplane = drm_to_armada_ovl_plane(plane);
265 struct drm_framebuffer *fb;
266 struct armada_crtc *dcrtc;
268 if (!dplane->base.base.crtc)
271 dcrtc = drm_to_armada_crtc(dplane->base.base.crtc);
273 armada_drm_plane_work_cancel(dcrtc, &dplane->base);
274 armada_drm_crtc_plane_disable(dcrtc, plane);
277 dplane->base.state.ctrl0 = 0;
279 fb = xchg(&dplane->old_fb, NULL);
281 drm_framebuffer_put(fb);
286 static void armada_ovl_plane_destroy(struct drm_plane *plane)
288 struct armada_ovl_plane *dplane = drm_to_armada_ovl_plane(plane);
290 drm_plane_cleanup(plane);
295 static int armada_ovl_plane_set_property(struct drm_plane *plane,
296 struct drm_property *property, uint64_t val)
298 struct armada_private *priv = plane->dev->dev_private;
299 struct armada_ovl_plane *dplane = drm_to_armada_ovl_plane(plane);
300 bool update_attr = false;
302 if (property == priv->colorkey_prop) {
303 #define CCC(v) ((v) << 24 | (v) << 16 | (v) << 8)
304 dplane->prop.colorkey_yr = CCC(K2R(val));
305 dplane->prop.colorkey_ug = CCC(K2G(val));
306 dplane->prop.colorkey_vb = CCC(K2B(val));
309 } else if (property == priv->colorkey_min_prop) {
310 dplane->prop.colorkey_yr &= ~0x00ff0000;
311 dplane->prop.colorkey_yr |= K2R(val) << 16;
312 dplane->prop.colorkey_ug &= ~0x00ff0000;
313 dplane->prop.colorkey_ug |= K2G(val) << 16;
314 dplane->prop.colorkey_vb &= ~0x00ff0000;
315 dplane->prop.colorkey_vb |= K2B(val) << 16;
317 } else if (property == priv->colorkey_max_prop) {
318 dplane->prop.colorkey_yr &= ~0xff000000;
319 dplane->prop.colorkey_yr |= K2R(val) << 24;
320 dplane->prop.colorkey_ug &= ~0xff000000;
321 dplane->prop.colorkey_ug |= K2G(val) << 24;
322 dplane->prop.colorkey_vb &= ~0xff000000;
323 dplane->prop.colorkey_vb |= K2B(val) << 24;
325 } else if (property == priv->colorkey_val_prop) {
326 dplane->prop.colorkey_yr &= ~0x0000ff00;
327 dplane->prop.colorkey_yr |= K2R(val) << 8;
328 dplane->prop.colorkey_ug &= ~0x0000ff00;
329 dplane->prop.colorkey_ug |= K2G(val) << 8;
330 dplane->prop.colorkey_vb &= ~0x0000ff00;
331 dplane->prop.colorkey_vb |= K2B(val) << 8;
333 } else if (property == priv->colorkey_alpha_prop) {
334 dplane->prop.colorkey_yr &= ~0x000000ff;
335 dplane->prop.colorkey_yr |= K2R(val);
336 dplane->prop.colorkey_ug &= ~0x000000ff;
337 dplane->prop.colorkey_ug |= K2G(val);
338 dplane->prop.colorkey_vb &= ~0x000000ff;
339 dplane->prop.colorkey_vb |= K2B(val);
341 } else if (property == priv->colorkey_mode_prop) {
342 dplane->prop.colorkey_mode &= ~CFG_CKMODE_MASK;
343 dplane->prop.colorkey_mode |= CFG_CKMODE(val);
345 } else if (property == priv->brightness_prop) {
346 dplane->prop.brightness = val - 256;
348 } else if (property == priv->contrast_prop) {
349 dplane->prop.contrast = val;
351 } else if (property == priv->saturation_prop) {
352 dplane->prop.saturation = val;
356 if (update_attr && dplane->base.base.crtc)
357 armada_ovl_update_attr(&dplane->prop,
358 drm_to_armada_crtc(dplane->base.base.crtc));
363 static const struct drm_plane_funcs armada_ovl_plane_funcs = {
364 .update_plane = armada_ovl_plane_update,
365 .disable_plane = armada_ovl_plane_disable,
366 .destroy = armada_ovl_plane_destroy,
367 .set_property = armada_ovl_plane_set_property,
370 static const uint32_t armada_ovl_formats[] = {
391 static const struct drm_prop_enum_list armada_drm_colorkey_enum_list[] = {
392 { CKMODE_DISABLE, "disabled" },
393 { CKMODE_Y, "Y component" },
394 { CKMODE_U, "U component" },
395 { CKMODE_V, "V component" },
396 { CKMODE_RGB, "RGB" },
397 { CKMODE_R, "R component" },
398 { CKMODE_G, "G component" },
399 { CKMODE_B, "B component" },
402 static int armada_overlay_create_properties(struct drm_device *dev)
404 struct armada_private *priv = dev->dev_private;
406 if (priv->colorkey_prop)
409 priv->colorkey_prop = drm_property_create_range(dev, 0,
410 "colorkey", 0, 0xffffff);
411 priv->colorkey_min_prop = drm_property_create_range(dev, 0,
412 "colorkey_min", 0, 0xffffff);
413 priv->colorkey_max_prop = drm_property_create_range(dev, 0,
414 "colorkey_max", 0, 0xffffff);
415 priv->colorkey_val_prop = drm_property_create_range(dev, 0,
416 "colorkey_val", 0, 0xffffff);
417 priv->colorkey_alpha_prop = drm_property_create_range(dev, 0,
418 "colorkey_alpha", 0, 0xffffff);
419 priv->colorkey_mode_prop = drm_property_create_enum(dev, 0,
421 armada_drm_colorkey_enum_list,
422 ARRAY_SIZE(armada_drm_colorkey_enum_list));
423 priv->brightness_prop = drm_property_create_range(dev, 0,
424 "brightness", 0, 256 + 255);
425 priv->contrast_prop = drm_property_create_range(dev, 0,
426 "contrast", 0, 0x7fff);
427 priv->saturation_prop = drm_property_create_range(dev, 0,
428 "saturation", 0, 0x7fff);
430 if (!priv->colorkey_prop)
436 int armada_overlay_plane_create(struct drm_device *dev, unsigned long crtcs)
438 struct armada_private *priv = dev->dev_private;
439 struct drm_mode_object *mobj;
440 struct armada_ovl_plane *dplane;
443 ret = armada_overlay_create_properties(dev);
447 dplane = kzalloc(sizeof(*dplane), GFP_KERNEL);
451 ret = armada_drm_plane_init(&dplane->base);
457 dplane->vbl.work.fn = armada_ovl_plane_work;
459 ret = drm_universal_plane_init(dev, &dplane->base.base, crtcs,
460 &armada_ovl_plane_funcs,
462 ARRAY_SIZE(armada_ovl_formats),
464 DRM_PLANE_TYPE_OVERLAY, NULL);
470 dplane->prop.colorkey_yr = 0xfefefe00;
471 dplane->prop.colorkey_ug = 0x01010100;
472 dplane->prop.colorkey_vb = 0x01010100;
473 dplane->prop.colorkey_mode = CFG_CKMODE(CKMODE_RGB);
474 dplane->prop.brightness = 0;
475 dplane->prop.contrast = 0x4000;
476 dplane->prop.saturation = 0x4000;
478 mobj = &dplane->base.base.base;
479 drm_object_attach_property(mobj, priv->colorkey_prop,
481 drm_object_attach_property(mobj, priv->colorkey_min_prop,
483 drm_object_attach_property(mobj, priv->colorkey_max_prop,
485 drm_object_attach_property(mobj, priv->colorkey_val_prop,
487 drm_object_attach_property(mobj, priv->colorkey_alpha_prop,
489 drm_object_attach_property(mobj, priv->colorkey_mode_prop,
491 drm_object_attach_property(mobj, priv->brightness_prop, 256);
492 drm_object_attach_property(mobj, priv->contrast_prop,
493 dplane->prop.contrast);
494 drm_object_attach_property(mobj, priv->saturation_prop,
495 dplane->prop.saturation);