2 * TI keystone reboot driver
4 * Copyright (C) 2014 Texas Instruments Incorporated. http://www.ti.com/
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
14 #include <linux/module.h>
15 #include <linux/notifier.h>
16 #include <linux/reboot.h>
17 #include <linux/regmap.h>
18 #include <linux/mfd/syscon.h>
19 #include <linux/of_platform.h>
26 #define RSCTRL_KEY_MASK 0x0000ffff
27 #define RSCTRL_RESET_MASK BIT(16)
28 #define RSCTRL_KEY 0x5a69
30 #define RSMUX_OMODE_MASK 0xe
31 #define RSMUX_OMODE_RESET_ON 0xa
32 #define RSMUX_OMODE_RESET_OFF 0x0
33 #define RSMUX_LOCK_MASK 0x1
34 #define RSMUX_LOCK_SET 0x1
36 #define RSCFG_RSTYPE_SOFT 0x300f
37 #define RSCFG_RSTYPE_HARD 0x0
39 #define WDT_MUX_NUMBER 0x4
41 static int rspll_offset;
42 static struct regmap *pllctrl_regs;
45 * rsctrl_enable_rspll_write - enable access to RSCTRL, RSCFG
46 * To be able to access to RSCTRL, RSCFG registers
47 * we have to write a key before
49 static inline int rsctrl_enable_rspll_write(void)
51 return regmap_update_bits(pllctrl_regs, rspll_offset + RSCTRL_RG,
52 RSCTRL_KEY_MASK, RSCTRL_KEY);
55 static int rsctrl_restart_handler(struct notifier_block *this,
56 unsigned long mode, void *cmd)
58 /* enable write access to RSTCTRL */
59 rsctrl_enable_rspll_write();
62 regmap_update_bits(pllctrl_regs, rspll_offset + RSCTRL_RG,
63 RSCTRL_RESET_MASK, 0);
68 static struct notifier_block rsctrl_restart_nb = {
69 .notifier_call = rsctrl_restart_handler,
73 static const struct of_device_id rsctrl_of_match[] = {
74 {.compatible = "ti,keystone-reset", },
78 static int rsctrl_probe(struct platform_device *pdev)
85 struct regmap *devctrl_regs;
86 struct device *dev = &pdev->dev;
87 struct device_node *np = dev->of_node;
93 pllctrl_regs = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pll");
94 if (IS_ERR(pllctrl_regs))
95 return PTR_ERR(pllctrl_regs);
97 devctrl_regs = syscon_regmap_lookup_by_phandle(np, "ti,syscon-dev");
98 if (IS_ERR(devctrl_regs))
99 return PTR_ERR(devctrl_regs);
101 ret = of_property_read_u32_index(np, "ti,syscon-pll", 1, &rspll_offset);
103 dev_err(dev, "couldn't read the reset pll offset!\n");
107 ret = of_property_read_u32_index(np, "ti,syscon-dev", 1, &rsmux_offset);
109 dev_err(dev, "couldn't read the rsmux offset!\n");
113 /* set soft/hard reset */
114 val = of_property_read_bool(np, "ti,soft-reset");
115 val = val ? RSCFG_RSTYPE_SOFT : RSCFG_RSTYPE_HARD;
117 ret = rsctrl_enable_rspll_write();
121 ret = regmap_write(pllctrl_regs, rspll_offset + RSCFG_RG, val);
125 /* disable a reset isolation for all module clocks */
126 ret = regmap_write(pllctrl_regs, rspll_offset + RSISO_RG, 0);
130 /* enable a reset for watchdogs from wdt-list */
131 for (i = 0; i < WDT_MUX_NUMBER; i++) {
132 ret = of_property_read_u32_index(np, "ti,wdt-list", i, &val);
133 if (ret == -EOVERFLOW && !i) {
134 dev_err(dev, "ti,wdt-list property has to contain at"
135 "least one entry\n");
141 if (val >= WDT_MUX_NUMBER) {
142 dev_err(dev, "ti,wdt-list property can contain "
143 "only numbers < 4\n");
147 rg = rsmux_offset + val * 4;
149 ret = regmap_update_bits(devctrl_regs, rg, RSMUX_OMODE_MASK,
150 RSMUX_OMODE_RESET_ON |
156 ret = register_restart_handler(&rsctrl_restart_nb);
158 dev_err(dev, "cannot register restart handler (err=%d)\n", ret);
163 static struct platform_driver rsctrl_driver = {
164 .probe = rsctrl_probe,
166 .name = KBUILD_MODNAME,
167 .of_match_table = rsctrl_of_match,
170 module_platform_driver(rsctrl_driver);
173 MODULE_DESCRIPTION("Texas Instruments keystone reset driver");
174 MODULE_LICENSE("GPL v2");
175 MODULE_ALIAS("platform:" KBUILD_MODNAME);