2 * Copyright 2016 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include "amdgpu_atombios.h"
25 #include "nbio_v7_0.h"
27 #include "vega10/soc15ip.h"
28 #include "raven1/NBIO/nbio_7_0_default.h"
29 #include "raven1/NBIO/nbio_7_0_offset.h"
30 #include "raven1/NBIO/nbio_7_0_sh_mask.h"
31 #include "vega10/vega10_enum.h"
33 #define smnNBIF_MGCG_CTRL_LCLK 0x1013a05c
35 u32 nbio_v7_0_get_rev_id(struct amdgpu_device *adev)
37 u32 tmp = RREG32_SOC15(NBIO, 0, mmRCC_DEV0_EPF0_STRAP0);
39 tmp &= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
40 tmp >>= RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
45 u32 nbio_v7_0_get_atombios_scratch_regs(struct amdgpu_device *adev,
48 return RREG32_SOC15_OFFSET(NBIO, 0, mmBIOS_SCRATCH_0, idx);
51 void nbio_v7_0_set_atombios_scratch_regs(struct amdgpu_device *adev,
52 uint32_t idx, uint32_t val)
54 WREG32_SOC15_OFFSET(NBIO, 0, mmBIOS_SCRATCH_0, idx, val);
57 void nbio_v7_0_mc_access_enable(struct amdgpu_device *adev, bool enable)
60 WREG32_SOC15(NBIO, 0, mmBIF_FB_EN,
61 BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
63 WREG32_SOC15(NBIO, 0, mmBIF_FB_EN, 0);
66 void nbio_v7_0_hdp_flush(struct amdgpu_device *adev)
68 WREG32_SOC15_NO_KIQ(NBIO, 0, mmHDP_MEM_COHERENCY_FLUSH_CNTL, 0);
71 u32 nbio_v7_0_get_memsize(struct amdgpu_device *adev)
73 return RREG32_SOC15(NBIO, 0, mmRCC_CONFIG_MEMSIZE);
76 static const u32 nbio_sdma_doorbell_range_reg[] =
78 SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA0_DOORBELL_RANGE),
79 SOC15_REG_OFFSET(NBIO, 0, mmBIF_SDMA1_DOORBELL_RANGE)
82 void nbio_v7_0_sdma_doorbell_range(struct amdgpu_device *adev, int instance,
83 bool use_doorbell, int doorbell_index)
85 u32 doorbell_range = RREG32(nbio_sdma_doorbell_range_reg[instance]);
88 doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, OFFSET, doorbell_index);
89 doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 2);
91 doorbell_range = REG_SET_FIELD(doorbell_range, BIF_SDMA0_DOORBELL_RANGE, SIZE, 0);
93 WREG32(nbio_sdma_doorbell_range_reg[instance], doorbell_range);
96 void nbio_v7_0_enable_doorbell_aperture(struct amdgpu_device *adev,
99 WREG32_FIELD15(NBIO, 0, RCC_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, enable ? 1 : 0);
102 void nbio_v7_0_ih_doorbell_range(struct amdgpu_device *adev,
103 bool use_doorbell, int doorbell_index)
105 u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0 , mmBIF_IH_DOORBELL_RANGE);
108 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, OFFSET, doorbell_index);
109 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 2);
111 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range, BIF_IH_DOORBELL_RANGE, SIZE, 0);
113 WREG32_SOC15(NBIO, 0, mmBIF_IH_DOORBELL_RANGE, ih_doorbell_range);
116 static uint32_t nbio_7_0_read_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset)
120 WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
121 data = RREG32_SOC15(NBIO, 0, mmSYSHUB_DATA);
126 static void nbio_7_0_write_syshub_ind_mmr(struct amdgpu_device *adev, uint32_t offset,
129 WREG32_SOC15(NBIO, 0, mmSYSHUB_INDEX, offset);
130 WREG32_SOC15(NBIO, 0, mmSYSHUB_DATA, data);
133 void nbio_v7_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
138 /* NBIF_MGCG_CTRL_LCLK */
139 def = data = RREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK);
141 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
142 data |= NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
144 data &= ~NBIF_MGCG_CTRL_LCLK__NBIF_MGCG_EN_LCLK_MASK;
147 WREG32_PCIE(smnNBIF_MGCG_CTRL_LCLK, data);
149 /* SYSHUB_MGCG_CTRL_SOCCLK */
150 def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK);
152 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
153 data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
155 data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SOCCLK__SYSHUB_MGCG_EN_SOCCLK_MASK;
158 nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SOCCLK, data);
160 /* SYSHUB_MGCG_CTRL_SHUBCLK */
161 def = data = nbio_7_0_read_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK);
163 if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG))
164 data |= SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
166 data &= ~SYSHUB_MMREG_DIRECT_SYSHUB_MGCG_CTRL_SHUBCLK__SYSHUB_MGCG_EN_SHUBCLK_MASK;
169 nbio_7_0_write_syshub_ind_mmr(adev, ixSYSHUB_MMREG_IND_SYSHUB_MGCG_CTRL_SHUBCLK, data);
172 void nbio_v7_0_ih_control(struct amdgpu_device *adev)
176 /* setup interrupt control */
177 WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL2, adev->dummy_page.addr >> 8);
178 interrupt_cntl = RREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL);
179 /* INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
180 * INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
182 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_DUMMY_RD_OVERRIDE, 0);
183 /* INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
184 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, INTERRUPT_CNTL, IH_REQ_NONSNOOP_EN, 0);
185 WREG32_SOC15(NBIO, 0, mmINTERRUPT_CNTL, interrupt_cntl);
188 const struct nbio_hdp_flush_reg nbio_v7_0_hdp_flush_reg = {
189 .hdp_flush_req_offset = SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_REQ),
190 .hdp_flush_done_offset = SOC15_REG_OFFSET(NBIO, 0, mmGPU_HDP_FLUSH_DONE),
191 .ref_and_mask_cp0 = GPU_HDP_FLUSH_DONE__CP0_MASK,
192 .ref_and_mask_cp1 = GPU_HDP_FLUSH_DONE__CP1_MASK,
193 .ref_and_mask_cp2 = GPU_HDP_FLUSH_DONE__CP2_MASK,
194 .ref_and_mask_cp3 = GPU_HDP_FLUSH_DONE__CP3_MASK,
195 .ref_and_mask_cp4 = GPU_HDP_FLUSH_DONE__CP4_MASK,
196 .ref_and_mask_cp5 = GPU_HDP_FLUSH_DONE__CP5_MASK,
197 .ref_and_mask_cp6 = GPU_HDP_FLUSH_DONE__CP6_MASK,
198 .ref_and_mask_cp7 = GPU_HDP_FLUSH_DONE__CP7_MASK,
199 .ref_and_mask_cp8 = GPU_HDP_FLUSH_DONE__CP8_MASK,
200 .ref_and_mask_cp9 = GPU_HDP_FLUSH_DONE__CP9_MASK,
201 .ref_and_mask_sdma0 = GPU_HDP_FLUSH_DONE__SDMA0_MASK,
202 .ref_and_mask_sdma1 = GPU_HDP_FLUSH_DONE__SDMA1_MASK,
205 const struct nbio_pcie_index_data nbio_v7_0_pcie_index_data = {
206 .index_offset = SOC15_REG_OFFSET(NBIO, 0, mmPCIE_INDEX2),
207 .data_offset = SOC15_REG_OFFSET(NBIO, 0, mmPCIE_DATA2)