2 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
25 #include <drm/amdgpu_drm.h>
26 #include <drm/drm_aperture.h>
27 #include <drm/drm_drv.h>
28 #include <drm/drm_gem.h>
29 #include <drm/drm_vblank.h>
30 #include <drm/drm_managed.h>
31 #include "amdgpu_drv.h"
33 #include <drm/drm_pciids.h>
34 #include <linux/module.h>
35 #include <linux/pm_runtime.h>
36 #include <linux/vga_switcheroo.h>
37 #include <drm/drm_probe_helper.h>
38 #include <linux/mmu_notifier.h>
39 #include <linux/suspend.h>
40 #include <linux/cc_platform.h>
43 #include "amdgpu_irq.h"
44 #include "amdgpu_dma_buf.h"
45 #include "amdgpu_sched.h"
46 #include "amdgpu_fdinfo.h"
47 #include "amdgpu_amdkfd.h"
49 #include "amdgpu_ras.h"
50 #include "amdgpu_xgmi.h"
51 #include "amdgpu_reset.h"
55 * - 3.0.0 - initial driver
56 * - 3.1.0 - allow reading more status registers (GRBM, SRBM, SDMA, CP)
57 * - 3.2.0 - GFX8: Uses EOP_TC_WB_ACTION_EN, so UMDs don't have to do the same
59 * - 3.3.0 - Add VM support for UVD on supported hardware.
60 * - 3.4.0 - Add AMDGPU_INFO_NUM_EVICTIONS.
61 * - 3.5.0 - Add support for new UVD_NO_OP register.
62 * - 3.6.0 - kmd involves use CONTEXT_CONTROL in ring buffer.
63 * - 3.7.0 - Add support for VCE clock list packet
64 * - 3.8.0 - Add support raster config init in the kernel
65 * - 3.9.0 - Add support for memory query info about VRAM and GTT.
66 * - 3.10.0 - Add support for new fences ioctl, new gem ioctl flags
67 * - 3.11.0 - Add support for sensor query info (clocks, temp, etc).
68 * - 3.12.0 - Add query for double offchip LDS buffers
69 * - 3.13.0 - Add PRT support
70 * - 3.14.0 - Fix race in amdgpu_ctx_get_fence() and note new functionality
71 * - 3.15.0 - Export more gpu info for gfx9
72 * - 3.16.0 - Add reserved vmid support
73 * - 3.17.0 - Add AMDGPU_NUM_VRAM_CPU_PAGE_FAULTS.
74 * - 3.18.0 - Export gpu always on cu bitmap
75 * - 3.19.0 - Add support for UVD MJPEG decode
76 * - 3.20.0 - Add support for local BOs
77 * - 3.21.0 - Add DRM_AMDGPU_FENCE_TO_HANDLE ioctl
78 * - 3.22.0 - Add DRM_AMDGPU_SCHED ioctl
79 * - 3.23.0 - Add query for VRAM lost counter
80 * - 3.24.0 - Add high priority compute support for gfx9
81 * - 3.25.0 - Add support for sensor query info (stable pstate sclk/mclk).
82 * - 3.26.0 - GFX9: Process AMDGPU_IB_FLAG_TC_WB_NOT_INVALIDATE.
83 * - 3.27.0 - Add new chunk to to AMDGPU_CS to enable BO_LIST creation.
84 * - 3.28.0 - Add AMDGPU_CHUNK_ID_SCHEDULED_DEPENDENCIES
85 * - 3.29.0 - Add AMDGPU_IB_FLAG_RESET_GDS_MAX_WAVE_ID
86 * - 3.30.0 - Add AMDGPU_SCHED_OP_CONTEXT_PRIORITY_OVERRIDE.
87 * - 3.31.0 - Add support for per-flip tiling attribute changes with DC
88 * - 3.32.0 - Add syncobj timeline support to AMDGPU_CS.
89 * - 3.33.0 - Fixes for GDS ENOMEM failures in AMDGPU_CS.
90 * - 3.34.0 - Non-DC can flip correctly between buffers with different pitches
91 * - 3.35.0 - Add drm_amdgpu_info_device::tcc_disabled_mask
92 * - 3.36.0 - Allow reading more status registers on si/cik
93 * - 3.37.0 - L2 is invalidated before SDMA IBs, needed for correctness
94 * - 3.38.0 - Add AMDGPU_IB_FLAG_EMIT_MEM_SYNC
95 * - 3.39.0 - DMABUF implicit sync does a full pipeline sync
96 * - 3.40.0 - Add AMDGPU_IDS_FLAGS_TMZ
97 * - 3.41.0 - Add video codec query
98 * - 3.42.0 - Add 16bpc fixed point display support
99 * - 3.43.0 - Add device hot plug/unplug support
100 * - 3.44.0 - DCN3 supports DCC independent block settings: !64B && 128B, 64B && 128B
101 * - 3.45.0 - Add context ioctl stable pstate interface
102 * - 3.46.0 - To enable hot plug amdgpu tests in libdrm
103 * * 3.47.0 - Add AMDGPU_GEM_CREATE_DISCARDABLE and AMDGPU_VM_NOALLOC flags
105 #define KMS_DRIVER_MAJOR 3
106 #define KMS_DRIVER_MINOR 47
107 #define KMS_DRIVER_PATCHLEVEL 0
109 int amdgpu_vram_limit;
110 int amdgpu_vis_vram_limit;
111 int amdgpu_gart_size = -1; /* auto */
112 int amdgpu_gtt_size = -1; /* auto */
113 int amdgpu_moverate = -1; /* auto */
114 int amdgpu_audio = -1;
115 int amdgpu_disp_priority;
117 int amdgpu_pcie_gen2 = -1;
119 char amdgpu_lockup_timeout[AMDGPU_MAX_TIMEOUT_PARAM_LENGTH];
121 int amdgpu_fw_load_type = -1;
122 int amdgpu_aspm = -1;
123 int amdgpu_runtime_pm = -1;
124 uint amdgpu_ip_block_mask = 0xffffffff;
125 int amdgpu_bapm = -1;
126 int amdgpu_deep_color;
127 int amdgpu_vm_size = -1;
128 int amdgpu_vm_fragment_size = -1;
129 int amdgpu_vm_block_size = -1;
130 int amdgpu_vm_fault_stop;
132 int amdgpu_vm_update_mode = -1;
133 int amdgpu_exp_hw_support;
135 int amdgpu_sched_jobs = 32;
136 int amdgpu_sched_hw_submission = 2;
137 uint amdgpu_pcie_gen_cap;
138 uint amdgpu_pcie_lane_cap;
139 u64 amdgpu_cg_mask = 0xffffffffffffffff;
140 uint amdgpu_pg_mask = 0xffffffff;
141 uint amdgpu_sdma_phase_quantum = 32;
142 char *amdgpu_disable_cu = NULL;
143 char *amdgpu_virtual_display = NULL;
146 * OverDrive(bit 14) disabled by default
147 * GFX DCS(bit 19) disabled by default
149 uint amdgpu_pp_feature_mask = 0xfff7bfff;
150 uint amdgpu_force_long_training;
151 int amdgpu_job_hang_limit;
152 int amdgpu_lbpw = -1;
153 int amdgpu_compute_multipipe = -1;
154 int amdgpu_gpu_recovery = -1; /* auto */
156 uint amdgpu_smu_memory_pool_size;
157 int amdgpu_smu_pptable_id = -1;
159 * FBC (bit 0) disabled by default
160 * MULTI_MON_PP_MCLK_SWITCH (bit 1) enabled by default
161 * - With this, for multiple monitors in sync(e.g. with the same model),
162 * mclk switching will be allowed. And the mclk will be not foced to the
163 * highest. That helps saving some idle power.
164 * DISABLE_FRACTIONAL_PWM (bit 2) disabled by default
165 * PSR (bit 3) disabled by default
166 * EDP NO POWER SEQUENCING (bit 4) disabled by default
168 uint amdgpu_dc_feature_mask = 2;
169 uint amdgpu_dc_debug_mask;
170 int amdgpu_async_gfx_ring = 1;
172 int amdgpu_discovery = -1;
175 int amdgpu_noretry = -1;
176 int amdgpu_force_asic_type = -1;
177 int amdgpu_tmz = -1; /* auto */
178 int amdgpu_reset_method = -1; /* auto */
179 int amdgpu_num_kcq = -1;
180 int amdgpu_smartshift_bias;
181 int amdgpu_use_xgmi_p2p = 1;
182 int amdgpu_vcnfw_log;
184 static void amdgpu_drv_delayed_reset_work_handler(struct work_struct *work);
186 struct amdgpu_mgpu_info mgpu_info = {
187 .mutex = __MUTEX_INITIALIZER(mgpu_info.mutex),
188 .delayed_reset_work = __DELAYED_WORK_INITIALIZER(
189 mgpu_info.delayed_reset_work,
190 amdgpu_drv_delayed_reset_work_handler, 0),
192 int amdgpu_ras_enable = -1;
193 uint amdgpu_ras_mask = 0xffffffff;
194 int amdgpu_bad_page_threshold = -1;
195 struct amdgpu_watchdog_timer amdgpu_watchdog_timer = {
196 .timeout_fatal_disable = false,
197 .period = 0x0, /* default to 0x0 (timeout disable) */
201 * DOC: vramlimit (int)
202 * Restrict the total amount of VRAM in MiB for testing. The default is 0 (Use full VRAM).
204 MODULE_PARM_DESC(vramlimit, "Restrict VRAM for testing, in megabytes");
205 module_param_named(vramlimit, amdgpu_vram_limit, int, 0600);
208 * DOC: vis_vramlimit (int)
209 * Restrict the amount of CPU visible VRAM in MiB for testing. The default is 0 (Use full CPU visible VRAM).
211 MODULE_PARM_DESC(vis_vramlimit, "Restrict visible VRAM for testing, in megabytes");
212 module_param_named(vis_vramlimit, amdgpu_vis_vram_limit, int, 0444);
215 * DOC: gartsize (uint)
216 * Restrict the size of GART in Mib (32, 64, etc.) for testing. The default is -1 (The size depends on asic).
218 MODULE_PARM_DESC(gartsize, "Size of GART to setup in megabytes (32, 64, etc., -1=auto)");
219 module_param_named(gartsize, amdgpu_gart_size, uint, 0600);
223 * Restrict the size of GTT domain in MiB for testing. The default is -1 (It's VRAM size if 3GB < VRAM < 3/4 RAM,
224 * otherwise 3/4 RAM size).
226 MODULE_PARM_DESC(gttsize, "Size of the GTT domain in megabytes (-1 = auto)");
227 module_param_named(gttsize, amdgpu_gtt_size, int, 0600);
230 * DOC: moverate (int)
231 * Set maximum buffer migration rate in MB/s. The default is -1 (8 MB/s).
233 MODULE_PARM_DESC(moverate, "Maximum buffer migration rate in MB/s. (32, 64, etc., -1=auto, 0=1=disabled)");
234 module_param_named(moverate, amdgpu_moverate, int, 0600);
238 * Set HDMI/DPAudio. Only affects non-DC display handling. The default is -1 (Enabled), set 0 to disabled it.
240 MODULE_PARM_DESC(audio, "Audio enable (-1 = auto, 0 = disable, 1 = enable)");
241 module_param_named(audio, amdgpu_audio, int, 0444);
244 * DOC: disp_priority (int)
245 * Set display Priority (1 = normal, 2 = high). Only affects non-DC display handling. The default is 0 (auto).
247 MODULE_PARM_DESC(disp_priority, "Display Priority (0 = auto, 1 = normal, 2 = high)");
248 module_param_named(disp_priority, amdgpu_disp_priority, int, 0444);
252 * To enable hw i2c engine. Only affects non-DC display handling. The default is 0 (Disabled).
254 MODULE_PARM_DESC(hw_i2c, "hw i2c engine enable (0 = disable)");
255 module_param_named(hw_i2c, amdgpu_hw_i2c, int, 0444);
258 * DOC: pcie_gen2 (int)
259 * To disable PCIE Gen2/3 mode (0 = disable, 1 = enable). The default is -1 (auto, enabled).
261 MODULE_PARM_DESC(pcie_gen2, "PCIE Gen2 mode (-1 = auto, 0 = disable, 1 = enable)");
262 module_param_named(pcie_gen2, amdgpu_pcie_gen2, int, 0444);
266 * To disable Message Signaled Interrupts (MSI) functionality (1 = enable, 0 = disable). The default is -1 (auto, enabled).
268 MODULE_PARM_DESC(msi, "MSI support (1 = enable, 0 = disable, -1 = auto)");
269 module_param_named(msi, amdgpu_msi, int, 0444);
272 * DOC: lockup_timeout (string)
273 * Set GPU scheduler timeout value in ms.
275 * The format can be [Non-Compute] or [GFX,Compute,SDMA,Video]. That is there can be one or
276 * multiple values specified. 0 and negative values are invalidated. They will be adjusted
277 * to the default timeout.
279 * - With one value specified, the setting will apply to all non-compute jobs.
280 * - With multiple values specified, the first one will be for GFX.
281 * The second one is for Compute. The third and fourth ones are
282 * for SDMA and Video.
284 * By default(with no lockup_timeout settings), the timeout for all non-compute(GFX, SDMA and Video)
285 * jobs is 10000. The timeout for compute is 60000.
287 MODULE_PARM_DESC(lockup_timeout, "GPU lockup timeout in ms (default: for bare metal 10000 for non-compute jobs and 60000 for compute jobs; "
288 "for passthrough or sriov, 10000 for all jobs."
289 " 0: keep default value. negative: infinity timeout), "
290 "format: for bare metal [Non-Compute] or [GFX,Compute,SDMA,Video]; "
291 "for passthrough or sriov [all jobs] or [GFX,Compute,SDMA,Video].");
292 module_param_string(lockup_timeout, amdgpu_lockup_timeout, sizeof(amdgpu_lockup_timeout), 0444);
296 * Override for dynamic power management setting
297 * (0 = disable, 1 = enable)
298 * The default is -1 (auto).
300 MODULE_PARM_DESC(dpm, "DPM support (1 = enable, 0 = disable, -1 = auto)");
301 module_param_named(dpm, amdgpu_dpm, int, 0444);
304 * DOC: fw_load_type (int)
305 * Set different firmware loading type for debugging, if supported.
306 * Set to 0 to force direct loading if supported by the ASIC. Set
307 * to -1 to select the default loading mode for the ASIC, as defined
308 * by the driver. The default is -1 (auto).
310 MODULE_PARM_DESC(fw_load_type, "firmware loading type (3 = rlc backdoor autoload if supported, 2 = smu load if supported, 1 = psp load, 0 = force direct if supported, -1 = auto)");
311 module_param_named(fw_load_type, amdgpu_fw_load_type, int, 0444);
315 * To disable ASPM (1 = enable, 0 = disable). The default is -1 (auto, enabled).
317 MODULE_PARM_DESC(aspm, "ASPM support (1 = enable, 0 = disable, -1 = auto)");
318 module_param_named(aspm, amdgpu_aspm, int, 0444);
322 * Override for runtime power management control for dGPUs. The amdgpu driver can dynamically power down
323 * the dGPUs when they are idle if supported. The default is -1 (auto enable).
324 * Setting the value to 0 disables this functionality.
326 MODULE_PARM_DESC(runpm, "PX runtime pm (2 = force enable with BAMACO, 1 = force enable with BACO, 0 = disable, -1 = auto)");
327 module_param_named(runpm, amdgpu_runtime_pm, int, 0444);
330 * DOC: ip_block_mask (uint)
331 * Override what IP blocks are enabled on the GPU. Each GPU is a collection of IP blocks (gfx, display, video, etc.).
332 * Use this parameter to disable specific blocks. Note that the IP blocks do not have a fixed index. Some asics may not have
333 * some IPs or may include multiple instances of an IP so the ordering various from asic to asic. See the driver output in
334 * the kernel log for the list of IPs on the asic. The default is 0xffffffff (enable all blocks on a device).
336 MODULE_PARM_DESC(ip_block_mask, "IP Block Mask (all blocks enabled (default))");
337 module_param_named(ip_block_mask, amdgpu_ip_block_mask, uint, 0444);
341 * Bidirectional Application Power Management (BAPM) used to dynamically share TDP between CPU and GPU. Set value 0 to disable it.
342 * The default -1 (auto, enabled)
344 MODULE_PARM_DESC(bapm, "BAPM support (1 = enable, 0 = disable, -1 = auto)");
345 module_param_named(bapm, amdgpu_bapm, int, 0444);
348 * DOC: deep_color (int)
349 * Set 1 to enable Deep Color support. Only affects non-DC display handling. The default is 0 (disabled).
351 MODULE_PARM_DESC(deep_color, "Deep Color support (1 = enable, 0 = disable (default))");
352 module_param_named(deep_color, amdgpu_deep_color, int, 0444);
356 * Override the size of the GPU's per client virtual address space in GiB. The default is -1 (automatic for each asic).
358 MODULE_PARM_DESC(vm_size, "VM address space size in gigabytes (default 64GB)");
359 module_param_named(vm_size, amdgpu_vm_size, int, 0444);
362 * DOC: vm_fragment_size (int)
363 * Override VM fragment size in bits (4, 5, etc. 4 = 64K, 9 = 2M). The default is -1 (automatic for each asic).
365 MODULE_PARM_DESC(vm_fragment_size, "VM fragment size in bits (4, 5, etc. 4 = 64K (default), Max 9 = 2M)");
366 module_param_named(vm_fragment_size, amdgpu_vm_fragment_size, int, 0444);
369 * DOC: vm_block_size (int)
370 * Override VM page table size in bits (default depending on vm_size and hw setup). The default is -1 (automatic for each asic).
372 MODULE_PARM_DESC(vm_block_size, "VM page table size in bits (default depending on vm_size)");
373 module_param_named(vm_block_size, amdgpu_vm_block_size, int, 0444);
376 * DOC: vm_fault_stop (int)
377 * Stop on VM fault for debugging (0 = never, 1 = print first, 2 = always). The default is 0 (No stop).
379 MODULE_PARM_DESC(vm_fault_stop, "Stop on VM fault (0 = never (default), 1 = print first, 2 = always)");
380 module_param_named(vm_fault_stop, amdgpu_vm_fault_stop, int, 0444);
383 * DOC: vm_debug (int)
384 * Debug VM handling (0 = disabled, 1 = enabled). The default is 0 (Disabled).
386 MODULE_PARM_DESC(vm_debug, "Debug VM handling (0 = disabled (default), 1 = enabled)");
387 module_param_named(vm_debug, amdgpu_vm_debug, int, 0644);
390 * DOC: vm_update_mode (int)
391 * Override VM update mode. VM updated by using CPU (0 = never, 1 = Graphics only, 2 = Compute only, 3 = Both). The default
392 * is -1 (Only in large BAR(LB) systems Compute VM tables will be updated by CPU, otherwise 0, never).
394 MODULE_PARM_DESC(vm_update_mode, "VM update using CPU (0 = never (default except for large BAR(LB)), 1 = Graphics only, 2 = Compute only (default for LB), 3 = Both");
395 module_param_named(vm_update_mode, amdgpu_vm_update_mode, int, 0444);
398 * DOC: exp_hw_support (int)
399 * Enable experimental hw support (1 = enable). The default is 0 (disabled).
401 MODULE_PARM_DESC(exp_hw_support, "experimental hw support (1 = enable, 0 = disable (default))");
402 module_param_named(exp_hw_support, amdgpu_exp_hw_support, int, 0444);
406 * Disable/Enable Display Core driver for debugging (1 = enable, 0 = disable). The default is -1 (automatic for each asic).
408 MODULE_PARM_DESC(dc, "Display Core driver (1 = enable, 0 = disable, -1 = auto (default))");
409 module_param_named(dc, amdgpu_dc, int, 0444);
412 * DOC: sched_jobs (int)
413 * Override the max number of jobs supported in the sw queue. The default is 32.
415 MODULE_PARM_DESC(sched_jobs, "the max number of jobs supported in the sw queue (default 32)");
416 module_param_named(sched_jobs, amdgpu_sched_jobs, int, 0444);
419 * DOC: sched_hw_submission (int)
420 * Override the max number of HW submissions. The default is 2.
422 MODULE_PARM_DESC(sched_hw_submission, "the max number of HW submissions (default 2)");
423 module_param_named(sched_hw_submission, amdgpu_sched_hw_submission, int, 0444);
426 * DOC: ppfeaturemask (hexint)
427 * Override power features enabled. See enum PP_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
428 * The default is the current set of stable power features.
430 MODULE_PARM_DESC(ppfeaturemask, "all power features enabled (default))");
431 module_param_named(ppfeaturemask, amdgpu_pp_feature_mask, hexint, 0444);
434 * DOC: forcelongtraining (uint)
435 * Force long memory training in resume.
436 * The default is zero, indicates short training in resume.
438 MODULE_PARM_DESC(forcelongtraining, "force memory long training");
439 module_param_named(forcelongtraining, amdgpu_force_long_training, uint, 0444);
442 * DOC: pcie_gen_cap (uint)
443 * Override PCIE gen speed capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
444 * The default is 0 (automatic for each asic).
446 MODULE_PARM_DESC(pcie_gen_cap, "PCIE Gen Caps (0: autodetect (default))");
447 module_param_named(pcie_gen_cap, amdgpu_pcie_gen_cap, uint, 0444);
450 * DOC: pcie_lane_cap (uint)
451 * Override PCIE lanes capabilities. See the CAIL flags in drivers/gpu/drm/amd/include/amd_pcie.h.
452 * The default is 0 (automatic for each asic).
454 MODULE_PARM_DESC(pcie_lane_cap, "PCIE Lane Caps (0: autodetect (default))");
455 module_param_named(pcie_lane_cap, amdgpu_pcie_lane_cap, uint, 0444);
458 * DOC: cg_mask (ullong)
459 * Override Clockgating features enabled on GPU (0 = disable clock gating). See the AMD_CG_SUPPORT flags in
460 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffffffffffff (all enabled).
462 MODULE_PARM_DESC(cg_mask, "Clockgating flags mask (0 = disable clock gating)");
463 module_param_named(cg_mask, amdgpu_cg_mask, ullong, 0444);
466 * DOC: pg_mask (uint)
467 * Override Powergating features enabled on GPU (0 = disable power gating). See the AMD_PG_SUPPORT flags in
468 * drivers/gpu/drm/amd/include/amd_shared.h. The default is 0xffffffff (all enabled).
470 MODULE_PARM_DESC(pg_mask, "Powergating flags mask (0 = disable power gating)");
471 module_param_named(pg_mask, amdgpu_pg_mask, uint, 0444);
474 * DOC: sdma_phase_quantum (uint)
475 * Override SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change). The default is 32.
477 MODULE_PARM_DESC(sdma_phase_quantum, "SDMA context switch phase quantum (x 1K GPU clock cycles, 0 = no change (default 32))");
478 module_param_named(sdma_phase_quantum, amdgpu_sdma_phase_quantum, uint, 0444);
481 * DOC: disable_cu (charp)
482 * Set to disable CUs (It's set like se.sh.cu,...). The default is NULL.
484 MODULE_PARM_DESC(disable_cu, "Disable CUs (se.sh.cu,...)");
485 module_param_named(disable_cu, amdgpu_disable_cu, charp, 0444);
488 * DOC: virtual_display (charp)
489 * Set to enable virtual display feature. This feature provides a virtual display hardware on headless boards
490 * or in virtualized environments. It will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x. It's the pci address of
491 * the device, plus the number of crtcs to expose. E.g., 0000:26:00.0,4 would enable 4 virtual crtcs on the pci
492 * device at 26:00.0. The default is NULL.
494 MODULE_PARM_DESC(virtual_display,
495 "Enable virtual display feature (the virtual_display will be set like xxxx:xx:xx.x,x;xxxx:xx:xx.x,x)");
496 module_param_named(virtual_display, amdgpu_virtual_display, charp, 0444);
499 * DOC: job_hang_limit (int)
500 * Set how much time allow a job hang and not drop it. The default is 0.
502 MODULE_PARM_DESC(job_hang_limit, "how much time allow a job hang and not drop it (default 0)");
503 module_param_named(job_hang_limit, amdgpu_job_hang_limit, int ,0444);
507 * Override Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable). The default is -1 (auto, enabled).
509 MODULE_PARM_DESC(lbpw, "Load Balancing Per Watt (LBPW) support (1 = enable, 0 = disable, -1 = auto)");
510 module_param_named(lbpw, amdgpu_lbpw, int, 0444);
512 MODULE_PARM_DESC(compute_multipipe, "Force compute queues to be spread across pipes (1 = enable, 0 = disable, -1 = auto)");
513 module_param_named(compute_multipipe, amdgpu_compute_multipipe, int, 0444);
516 * DOC: gpu_recovery (int)
517 * Set to enable GPU recovery mechanism (1 = enable, 0 = disable). The default is -1 (auto, disabled except SRIOV).
519 MODULE_PARM_DESC(gpu_recovery, "Enable GPU recovery mechanism, (2 = advanced tdr mode, 1 = enable, 0 = disable, -1 = auto)");
520 module_param_named(gpu_recovery, amdgpu_gpu_recovery, int, 0444);
523 * DOC: emu_mode (int)
524 * Set value 1 to enable emulation mode. This is only needed when running on an emulator. The default is 0 (disabled).
526 MODULE_PARM_DESC(emu_mode, "Emulation mode, (1 = enable, 0 = disable)");
527 module_param_named(emu_mode, amdgpu_emu_mode, int, 0444);
530 * DOC: ras_enable (int)
531 * Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))
533 MODULE_PARM_DESC(ras_enable, "Enable RAS features on the GPU (0 = disable, 1 = enable, -1 = auto (default))");
534 module_param_named(ras_enable, amdgpu_ras_enable, int, 0444);
537 * DOC: ras_mask (uint)
538 * Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1
539 * See the flags in drivers/gpu/drm/amd/amdgpu/amdgpu_ras.h
541 MODULE_PARM_DESC(ras_mask, "Mask of RAS features to enable (default 0xffffffff), only valid when ras_enable == 1");
542 module_param_named(ras_mask, amdgpu_ras_mask, uint, 0444);
545 * DOC: timeout_fatal_disable (bool)
546 * Disable Watchdog timeout fatal error event
548 MODULE_PARM_DESC(timeout_fatal_disable, "disable watchdog timeout fatal error (false = default)");
549 module_param_named(timeout_fatal_disable, amdgpu_watchdog_timer.timeout_fatal_disable, bool, 0644);
552 * DOC: timeout_period (uint)
553 * Modify the watchdog timeout max_cycles as (1 << period)
555 MODULE_PARM_DESC(timeout_period, "watchdog timeout period (0 = timeout disabled, 1 ~ 0x23 = timeout maxcycles = (1 << period)");
556 module_param_named(timeout_period, amdgpu_watchdog_timer.period, uint, 0644);
559 * DOC: si_support (int)
560 * Set SI support driver. This parameter works after set config CONFIG_DRM_AMDGPU_SI. For SI asic, when radeon driver is enabled,
561 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
562 * otherwise using amdgpu driver.
564 #ifdef CONFIG_DRM_AMDGPU_SI
566 #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
567 int amdgpu_si_support = 0;
568 MODULE_PARM_DESC(si_support, "SI support (1 = enabled, 0 = disabled (default))");
570 int amdgpu_si_support = 1;
571 MODULE_PARM_DESC(si_support, "SI support (1 = enabled (default), 0 = disabled)");
574 module_param_named(si_support, amdgpu_si_support, int, 0444);
578 * DOC: cik_support (int)
579 * Set CIK support driver. This parameter works after set config CONFIG_DRM_AMDGPU_CIK. For CIK asic, when radeon driver is enabled,
580 * set value 0 to use radeon driver, while set value 1 to use amdgpu driver. The default is using radeon driver when it available,
581 * otherwise using amdgpu driver.
583 #ifdef CONFIG_DRM_AMDGPU_CIK
585 #if defined(CONFIG_DRM_RADEON) || defined(CONFIG_DRM_RADEON_MODULE)
586 int amdgpu_cik_support = 0;
587 MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled, 0 = disabled (default))");
589 int amdgpu_cik_support = 1;
590 MODULE_PARM_DESC(cik_support, "CIK support (1 = enabled (default), 0 = disabled)");
593 module_param_named(cik_support, amdgpu_cik_support, int, 0444);
597 * DOC: smu_memory_pool_size (uint)
598 * It is used to reserve gtt for smu debug usage, setting value 0 to disable it. The actual size is value * 256MiB.
599 * E.g. 0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte. The default is 0 (disabled).
601 MODULE_PARM_DESC(smu_memory_pool_size,
602 "reserve gtt for smu debug usage, 0 = disable,"
603 "0x1 = 256Mbyte, 0x2 = 512Mbyte, 0x4 = 1 Gbyte, 0x8 = 2GByte");
604 module_param_named(smu_memory_pool_size, amdgpu_smu_memory_pool_size, uint, 0444);
607 * DOC: async_gfx_ring (int)
608 * It is used to enable gfx rings that could be configured with different prioritites or equal priorities
610 MODULE_PARM_DESC(async_gfx_ring,
611 "Asynchronous GFX rings that could be configured with either different priorities (HP3D ring and LP3D ring), or equal priorities (0 = disabled, 1 = enabled (default))");
612 module_param_named(async_gfx_ring, amdgpu_async_gfx_ring, int, 0444);
616 * It is used to enable mid command buffer preemption. (0 = disabled (default), 1 = enabled)
618 MODULE_PARM_DESC(mcbp,
619 "Enable Mid-command buffer preemption (0 = disabled (default), 1 = enabled)");
620 module_param_named(mcbp, amdgpu_mcbp, int, 0444);
623 * DOC: discovery (int)
624 * Allow driver to discover hardware IP information from IP Discovery table at the top of VRAM.
625 * (-1 = auto (default), 0 = disabled, 1 = enabled, 2 = use ip_discovery table from file)
627 MODULE_PARM_DESC(discovery,
628 "Allow driver to discover hardware IPs from IP Discovery table at the top of VRAM");
629 module_param_named(discovery, amdgpu_discovery, int, 0444);
633 * Enable Micro Engine Scheduler. This is a new hw scheduling engine for gfx, sdma, and compute.
634 * (0 = disabled (default), 1 = enabled)
636 MODULE_PARM_DESC(mes,
637 "Enable Micro Engine Scheduler (0 = disabled (default), 1 = enabled)");
638 module_param_named(mes, amdgpu_mes, int, 0444);
642 * Enable Micro Engine Scheduler KIQ. This is a new engine pipe for kiq.
643 * (0 = disabled (default), 1 = enabled)
645 MODULE_PARM_DESC(mes_kiq,
646 "Enable Micro Engine Scheduler KIQ (0 = disabled (default), 1 = enabled)");
647 module_param_named(mes_kiq, amdgpu_mes_kiq, int, 0444);
651 * Disable XNACK retry in the SQ by default on GFXv9 hardware. On ASICs that
652 * do not support per-process XNACK this also disables retry page faults.
653 * (0 = retry enabled, 1 = retry disabled, -1 auto (default))
655 MODULE_PARM_DESC(noretry,
656 "Disable retry faults (0 = retry enabled, 1 = retry disabled, -1 auto (default))");
657 module_param_named(noretry, amdgpu_noretry, int, 0644);
660 * DOC: force_asic_type (int)
661 * A non negative value used to specify the asic type for all supported GPUs.
663 MODULE_PARM_DESC(force_asic_type,
664 "A non negative value used to specify the asic type for all supported GPUs");
665 module_param_named(force_asic_type, amdgpu_force_asic_type, int, 0444);
668 * DOC: use_xgmi_p2p (int)
669 * Enables/disables XGMI P2P interface (0 = disable, 1 = enable).
671 MODULE_PARM_DESC(use_xgmi_p2p,
672 "Enable XGMI P2P interface (0 = disable; 1 = enable (default))");
673 module_param_named(use_xgmi_p2p, amdgpu_use_xgmi_p2p, int, 0444);
676 #ifdef CONFIG_HSA_AMD
678 * DOC: sched_policy (int)
679 * Set scheduling policy. Default is HWS(hardware scheduling) with over-subscription.
680 * Setting 1 disables over-subscription. Setting 2 disables HWS and statically
681 * assigns queues to HQDs.
683 int sched_policy = KFD_SCHED_POLICY_HWS;
684 module_param(sched_policy, int, 0444);
685 MODULE_PARM_DESC(sched_policy,
686 "Scheduling policy (0 = HWS (Default), 1 = HWS without over-subscription, 2 = Non-HWS (Used for debugging only)");
689 * DOC: hws_max_conc_proc (int)
690 * Maximum number of processes that HWS can schedule concurrently. The maximum is the
691 * number of VMIDs assigned to the HWS, which is also the default.
693 int hws_max_conc_proc = -1;
694 module_param(hws_max_conc_proc, int, 0444);
695 MODULE_PARM_DESC(hws_max_conc_proc,
696 "Max # processes HWS can execute concurrently when sched_policy=0 (0 = no concurrency, #VMIDs for KFD = Maximum(default))");
699 * DOC: cwsr_enable (int)
700 * CWSR(compute wave store and resume) allows the GPU to preempt shader execution in
701 * the middle of a compute wave. Default is 1 to enable this feature. Setting 0
705 module_param(cwsr_enable, int, 0444);
706 MODULE_PARM_DESC(cwsr_enable, "CWSR enable (0 = Off, 1 = On (Default))");
709 * DOC: max_num_of_queues_per_device (int)
710 * Maximum number of queues per device. Valid setting is between 1 and 4096. Default
713 int max_num_of_queues_per_device = KFD_MAX_NUM_OF_QUEUES_PER_DEVICE_DEFAULT;
714 module_param(max_num_of_queues_per_device, int, 0444);
715 MODULE_PARM_DESC(max_num_of_queues_per_device,
716 "Maximum number of supported queues per device (1 = Minimum, 4096 = default)");
719 * DOC: send_sigterm (int)
720 * Send sigterm to HSA process on unhandled exceptions. Default is not to send sigterm
721 * but just print errors on dmesg. Setting 1 enables sending sigterm.
724 module_param(send_sigterm, int, 0444);
725 MODULE_PARM_DESC(send_sigterm,
726 "Send sigterm to HSA process on unhandled exception (0 = disable, 1 = enable)");
729 * DOC: debug_largebar (int)
730 * Set debug_largebar as 1 to enable simulating large-bar capability on non-large bar
731 * system. This limits the VRAM size reported to ROCm applications to the visible
732 * size, usually 256MB.
733 * Default value is 0, diabled.
736 module_param(debug_largebar, int, 0444);
737 MODULE_PARM_DESC(debug_largebar,
738 "Debug large-bar flag used to simulate large-bar capability on non-large bar machine (0 = disable, 1 = enable)");
741 * DOC: ignore_crat (int)
742 * Ignore CRAT table during KFD initialization. By default, KFD uses the ACPI CRAT
743 * table to get information about AMD APUs. This option can serve as a workaround on
744 * systems with a broken CRAT table.
746 * Default is auto (according to asic type, iommu_v2, and crat table, to decide
750 module_param(ignore_crat, int, 0444);
751 MODULE_PARM_DESC(ignore_crat,
752 "Ignore CRAT table during KFD initialization (0 = auto (default), 1 = ignore CRAT)");
755 * DOC: halt_if_hws_hang (int)
756 * Halt if HWS hang is detected. Default value, 0, disables the halt on hang.
757 * Setting 1 enables halt on hang.
759 int halt_if_hws_hang;
760 module_param(halt_if_hws_hang, int, 0644);
761 MODULE_PARM_DESC(halt_if_hws_hang, "Halt if HWS hang is detected (0 = off (default), 1 = on)");
764 * DOC: hws_gws_support(bool)
765 * Assume that HWS supports GWS barriers regardless of what firmware version
766 * check says. Default value: false (rely on MEC2 firmware version check).
768 bool hws_gws_support;
769 module_param(hws_gws_support, bool, 0444);
770 MODULE_PARM_DESC(hws_gws_support, "Assume MEC2 FW supports GWS barriers (false = rely on FW version check (Default), true = force supported)");
773 * DOC: queue_preemption_timeout_ms (int)
774 * queue preemption timeout in ms (1 = Minimum, 9000 = default)
776 int queue_preemption_timeout_ms = 9000;
777 module_param(queue_preemption_timeout_ms, int, 0644);
778 MODULE_PARM_DESC(queue_preemption_timeout_ms, "queue preemption timeout in ms (1 = Minimum, 9000 = default)");
781 * DOC: debug_evictions(bool)
782 * Enable extra debug messages to help determine the cause of evictions
784 bool debug_evictions;
785 module_param(debug_evictions, bool, 0644);
786 MODULE_PARM_DESC(debug_evictions, "enable eviction debug messages (false = default)");
789 * DOC: no_system_mem_limit(bool)
790 * Disable system memory limit, to support multiple process shared memory
792 bool no_system_mem_limit;
793 module_param(no_system_mem_limit, bool, 0644);
794 MODULE_PARM_DESC(no_system_mem_limit, "disable system memory limit (false = default)");
797 * DOC: no_queue_eviction_on_vm_fault (int)
798 * If set, process queues will not be evicted on gpuvm fault. This is to keep the wavefront context for debugging (0 = queue eviction, 1 = no queue eviction). The default is 0 (queue eviction).
800 int amdgpu_no_queue_eviction_on_vm_fault = 0;
801 MODULE_PARM_DESC(no_queue_eviction_on_vm_fault, "No queue eviction on VM fault (0 = queue eviction, 1 = no queue eviction)");
802 module_param_named(no_queue_eviction_on_vm_fault, amdgpu_no_queue_eviction_on_vm_fault, int, 0444);
806 * DOC: dcfeaturemask (uint)
807 * Override display features enabled. See enum DC_FEATURE_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
808 * The default is the current set of stable display features.
810 MODULE_PARM_DESC(dcfeaturemask, "all stable DC features enabled (default))");
811 module_param_named(dcfeaturemask, amdgpu_dc_feature_mask, uint, 0444);
814 * DOC: dcdebugmask (uint)
815 * Override display features enabled. See enum DC_DEBUG_MASK in drivers/gpu/drm/amd/include/amd_shared.h.
817 MODULE_PARM_DESC(dcdebugmask, "all debug options disabled (default))");
818 module_param_named(dcdebugmask, amdgpu_dc_debug_mask, uint, 0444);
821 * DOC: abmlevel (uint)
822 * Override the default ABM (Adaptive Backlight Management) level used for DC
823 * enabled hardware. Requires DMCU to be supported and loaded.
824 * Valid levels are 0-4. A value of 0 indicates that ABM should be disabled by
825 * default. Values 1-4 control the maximum allowable brightness reduction via
826 * the ABM algorithm, with 1 being the least reduction and 4 being the most
829 * Defaults to 0, or disabled. Userspace can still override this level later
832 uint amdgpu_dm_abm_level;
833 MODULE_PARM_DESC(abmlevel, "ABM level (0 = off (default), 1-4 = backlight reduction level) ");
834 module_param_named(abmlevel, amdgpu_dm_abm_level, uint, 0444);
836 int amdgpu_backlight = -1;
837 MODULE_PARM_DESC(backlight, "Backlight control (0 = pwm, 1 = aux, -1 auto (default))");
838 module_param_named(backlight, amdgpu_backlight, bint, 0444);
842 * Trusted Memory Zone (TMZ) is a method to protect data being written
843 * to or read from memory.
845 * The default value: 0 (off). TODO: change to auto till it is completed.
847 MODULE_PARM_DESC(tmz, "Enable TMZ feature (-1 = auto (default), 0 = off, 1 = on)");
848 module_param_named(tmz, amdgpu_tmz, int, 0444);
851 * DOC: reset_method (int)
852 * GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco)
854 MODULE_PARM_DESC(reset_method, "GPU reset method (-1 = auto (default), 0 = legacy, 1 = mode0, 2 = mode1, 3 = mode2, 4 = baco/bamaco)");
855 module_param_named(reset_method, amdgpu_reset_method, int, 0444);
858 * DOC: bad_page_threshold (int) Bad page threshold is specifies the
859 * threshold value of faulty pages detected by RAS ECC, which may
860 * result in the GPU entering bad status when the number of total
861 * faulty pages by ECC exceeds the threshold value.
863 MODULE_PARM_DESC(bad_page_threshold, "Bad page threshold(-1 = auto(default value), 0 = disable bad page retirement, -2 = ignore bad page threshold)");
864 module_param_named(bad_page_threshold, amdgpu_bad_page_threshold, int, 0444);
866 MODULE_PARM_DESC(num_kcq, "number of kernel compute queue user want to setup (8 if set to greater than 8 or less than 0, only affect gfx 8+)");
867 module_param_named(num_kcq, amdgpu_num_kcq, int, 0444);
870 * DOC: vcnfw_log (int)
871 * Enable vcnfw log output for debugging, the default is disabled.
873 MODULE_PARM_DESC(vcnfw_log, "Enable vcnfw log(0 = disable (default value), 1 = enable)");
874 module_param_named(vcnfw_log, amdgpu_vcnfw_log, int, 0444);
877 * DOC: smu_pptable_id (int)
878 * Used to override pptable id. id = 0 use VBIOS pptable.
879 * id > 0 use the soft pptable with specicfied id.
881 MODULE_PARM_DESC(smu_pptable_id,
882 "specify pptable id to be used (-1 = auto(default) value, 0 = use pptable from vbios, > 0 = soft pptable id)");
883 module_param_named(smu_pptable_id, amdgpu_smu_pptable_id, int, 0444);
885 /* These devices are not supported by amdgpu.
886 * They are supported by the mach64, r128, radeon drivers
888 static const u16 amdgpu_unsupported_pciidlist[] = {
1513 /* radeon secondary ids */
1596 static const struct pci_device_id pciidlist[] = {
1597 #ifdef CONFIG_DRM_AMDGPU_SI
1598 {0x1002, 0x6780, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1599 {0x1002, 0x6784, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1600 {0x1002, 0x6788, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1601 {0x1002, 0x678A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1602 {0x1002, 0x6790, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1603 {0x1002, 0x6791, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1604 {0x1002, 0x6792, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1605 {0x1002, 0x6798, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1606 {0x1002, 0x6799, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1607 {0x1002, 0x679A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1608 {0x1002, 0x679B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1609 {0x1002, 0x679E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1610 {0x1002, 0x679F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TAHITI},
1611 {0x1002, 0x6800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
1612 {0x1002, 0x6801, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
1613 {0x1002, 0x6802, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN|AMD_IS_MOBILITY},
1614 {0x1002, 0x6806, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1615 {0x1002, 0x6808, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1616 {0x1002, 0x6809, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1617 {0x1002, 0x6810, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1618 {0x1002, 0x6811, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1619 {0x1002, 0x6816, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1620 {0x1002, 0x6817, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1621 {0x1002, 0x6818, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1622 {0x1002, 0x6819, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_PITCAIRN},
1623 {0x1002, 0x6600, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1624 {0x1002, 0x6601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1625 {0x1002, 0x6602, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1626 {0x1002, 0x6603, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1627 {0x1002, 0x6604, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1628 {0x1002, 0x6605, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1629 {0x1002, 0x6606, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1630 {0x1002, 0x6607, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1631 {0x1002, 0x6608, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
1632 {0x1002, 0x6610, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
1633 {0x1002, 0x6611, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
1634 {0x1002, 0x6613, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
1635 {0x1002, 0x6617, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1636 {0x1002, 0x6620, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1637 {0x1002, 0x6621, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1638 {0x1002, 0x6623, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND|AMD_IS_MOBILITY},
1639 {0x1002, 0x6631, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_OLAND},
1640 {0x1002, 0x6820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1641 {0x1002, 0x6821, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1642 {0x1002, 0x6822, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1643 {0x1002, 0x6823, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1644 {0x1002, 0x6824, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1645 {0x1002, 0x6825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1646 {0x1002, 0x6826, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1647 {0x1002, 0x6827, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1648 {0x1002, 0x6828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1649 {0x1002, 0x6829, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1650 {0x1002, 0x682A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1651 {0x1002, 0x682B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1652 {0x1002, 0x682C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1653 {0x1002, 0x682D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1654 {0x1002, 0x682F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1655 {0x1002, 0x6830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1656 {0x1002, 0x6831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE|AMD_IS_MOBILITY},
1657 {0x1002, 0x6835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1658 {0x1002, 0x6837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1659 {0x1002, 0x6838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1660 {0x1002, 0x6839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1661 {0x1002, 0x683B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1662 {0x1002, 0x683D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1663 {0x1002, 0x683F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VERDE},
1664 {0x1002, 0x6660, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1665 {0x1002, 0x6663, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1666 {0x1002, 0x6664, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1667 {0x1002, 0x6665, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1668 {0x1002, 0x6667, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1669 {0x1002, 0x666F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAINAN|AMD_IS_MOBILITY},
1671 #ifdef CONFIG_DRM_AMDGPU_CIK
1673 {0x1002, 0x1304, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1674 {0x1002, 0x1305, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1675 {0x1002, 0x1306, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1676 {0x1002, 0x1307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1677 {0x1002, 0x1309, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1678 {0x1002, 0x130A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1679 {0x1002, 0x130B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1680 {0x1002, 0x130C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1681 {0x1002, 0x130D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1682 {0x1002, 0x130E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1683 {0x1002, 0x130F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1684 {0x1002, 0x1310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1685 {0x1002, 0x1311, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1686 {0x1002, 0x1312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1687 {0x1002, 0x1313, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1688 {0x1002, 0x1315, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1689 {0x1002, 0x1316, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1690 {0x1002, 0x1317, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1691 {0x1002, 0x1318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_MOBILITY|AMD_IS_APU},
1692 {0x1002, 0x131B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1693 {0x1002, 0x131C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1694 {0x1002, 0x131D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KAVERI|AMD_IS_APU},
1696 {0x1002, 0x6640, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
1697 {0x1002, 0x6641, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
1698 {0x1002, 0x6646, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
1699 {0x1002, 0x6647, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE|AMD_IS_MOBILITY},
1700 {0x1002, 0x6649, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1701 {0x1002, 0x6650, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1702 {0x1002, 0x6651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1703 {0x1002, 0x6658, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1704 {0x1002, 0x665c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1705 {0x1002, 0x665d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1706 {0x1002, 0x665f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BONAIRE},
1708 {0x1002, 0x67A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1709 {0x1002, 0x67A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1710 {0x1002, 0x67A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1711 {0x1002, 0x67A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1712 {0x1002, 0x67A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1713 {0x1002, 0x67AA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1714 {0x1002, 0x67B0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1715 {0x1002, 0x67B1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1716 {0x1002, 0x67B8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1717 {0x1002, 0x67B9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1718 {0x1002, 0x67BA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1719 {0x1002, 0x67BE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_HAWAII},
1721 {0x1002, 0x9830, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1722 {0x1002, 0x9831, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1723 {0x1002, 0x9832, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1724 {0x1002, 0x9833, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1725 {0x1002, 0x9834, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1726 {0x1002, 0x9835, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1727 {0x1002, 0x9836, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1728 {0x1002, 0x9837, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1729 {0x1002, 0x9838, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1730 {0x1002, 0x9839, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1731 {0x1002, 0x983a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1732 {0x1002, 0x983b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_MOBILITY|AMD_IS_APU},
1733 {0x1002, 0x983c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1734 {0x1002, 0x983d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1735 {0x1002, 0x983e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1736 {0x1002, 0x983f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_KABINI|AMD_IS_APU},
1738 {0x1002, 0x9850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1739 {0x1002, 0x9851, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1740 {0x1002, 0x9852, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1741 {0x1002, 0x9853, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1742 {0x1002, 0x9854, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1743 {0x1002, 0x9855, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1744 {0x1002, 0x9856, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1745 {0x1002, 0x9857, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1746 {0x1002, 0x9858, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1747 {0x1002, 0x9859, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1748 {0x1002, 0x985A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1749 {0x1002, 0x985B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1750 {0x1002, 0x985C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1751 {0x1002, 0x985D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1752 {0x1002, 0x985E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1753 {0x1002, 0x985F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_MULLINS|AMD_IS_MOBILITY|AMD_IS_APU},
1756 {0x1002, 0x6900, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1757 {0x1002, 0x6901, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1758 {0x1002, 0x6902, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1759 {0x1002, 0x6903, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1760 {0x1002, 0x6907, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TOPAZ},
1762 {0x1002, 0x6920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1763 {0x1002, 0x6921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1764 {0x1002, 0x6928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1765 {0x1002, 0x6929, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1766 {0x1002, 0x692B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1767 {0x1002, 0x692F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1768 {0x1002, 0x6930, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1769 {0x1002, 0x6938, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1770 {0x1002, 0x6939, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_TONGA},
1772 {0x1002, 0x7300, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
1773 {0x1002, 0x730F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_FIJI},
1775 {0x1002, 0x9870, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
1776 {0x1002, 0x9874, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
1777 {0x1002, 0x9875, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
1778 {0x1002, 0x9876, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
1779 {0x1002, 0x9877, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CARRIZO|AMD_IS_APU},
1781 {0x1002, 0x98E4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_STONEY|AMD_IS_APU},
1783 {0x1002, 0x67E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1784 {0x1002, 0x67E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1785 {0x1002, 0x67E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1786 {0x1002, 0x67EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1787 {0x1002, 0x67EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1788 {0x1002, 0x67FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1789 {0x1002, 0x67E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1790 {0x1002, 0x67E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1791 {0x1002, 0x67E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS11},
1793 {0x1002, 0x67C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1794 {0x1002, 0x67C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1795 {0x1002, 0x67C2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1796 {0x1002, 0x67C4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1797 {0x1002, 0x67C7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1798 {0x1002, 0x67D0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1799 {0x1002, 0x67DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1800 {0x1002, 0x67C8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1801 {0x1002, 0x67C9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1802 {0x1002, 0x67CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1803 {0x1002, 0x67CC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1804 {0x1002, 0x67CF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1805 {0x1002, 0x6FDF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS10},
1807 {0x1002, 0x6980, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1808 {0x1002, 0x6981, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1809 {0x1002, 0x6985, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1810 {0x1002, 0x6986, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1811 {0x1002, 0x6987, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1812 {0x1002, 0x6995, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1813 {0x1002, 0x6997, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1814 {0x1002, 0x699F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_POLARIS12},
1816 {0x1002, 0x694C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
1817 {0x1002, 0x694E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
1818 {0x1002, 0x694F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGAM},
1820 {0x1002, 0x6860, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1821 {0x1002, 0x6861, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1822 {0x1002, 0x6862, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1823 {0x1002, 0x6863, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1824 {0x1002, 0x6864, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1825 {0x1002, 0x6867, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1826 {0x1002, 0x6868, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1827 {0x1002, 0x6869, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1828 {0x1002, 0x686a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1829 {0x1002, 0x686b, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1830 {0x1002, 0x686c, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1831 {0x1002, 0x686d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1832 {0x1002, 0x686e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1833 {0x1002, 0x686f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1834 {0x1002, 0x687f, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA10},
1836 {0x1002, 0x69A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1837 {0x1002, 0x69A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1838 {0x1002, 0x69A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1839 {0x1002, 0x69A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1840 {0x1002, 0x69AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA12},
1842 {0x1002, 0x66A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1843 {0x1002, 0x66A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1844 {0x1002, 0x66A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1845 {0x1002, 0x66A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1846 {0x1002, 0x66A4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1847 {0x1002, 0x66A7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1848 {0x1002, 0x66AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VEGA20},
1850 {0x1002, 0x15dd, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
1851 {0x1002, 0x15d8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RAVEN|AMD_IS_APU},
1853 {0x1002, 0x738C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS},
1854 {0x1002, 0x7388, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS},
1855 {0x1002, 0x738E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS},
1856 {0x1002, 0x7390, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ARCTURUS},
1858 {0x1002, 0x7310, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1859 {0x1002, 0x7312, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1860 {0x1002, 0x7318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1861 {0x1002, 0x7319, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1862 {0x1002, 0x731A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1863 {0x1002, 0x731B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1864 {0x1002, 0x731E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1865 {0x1002, 0x731F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI10},
1867 {0x1002, 0x7340, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1868 {0x1002, 0x7341, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1869 {0x1002, 0x7347, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1870 {0x1002, 0x734F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI14},
1873 {0x1002, 0x15E7, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
1874 {0x1002, 0x1636, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
1875 {0x1002, 0x1638, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
1876 {0x1002, 0x164C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_RENOIR|AMD_IS_APU},
1879 {0x1002, 0x7360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12},
1880 {0x1002, 0x7362, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVI12},
1882 /* Sienna_Cichlid */
1883 {0x1002, 0x73A0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1884 {0x1002, 0x73A1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1885 {0x1002, 0x73A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1886 {0x1002, 0x73A3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1887 {0x1002, 0x73A5, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1888 {0x1002, 0x73A8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1889 {0x1002, 0x73A9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1890 {0x1002, 0x73AB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1891 {0x1002, 0x73AC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1892 {0x1002, 0x73AD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1893 {0x1002, 0x73AE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1894 {0x1002, 0x73AF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1895 {0x1002, 0x73BF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_SIENNA_CICHLID},
1898 {0x1002, 0x163F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_VANGOGH|AMD_IS_APU},
1901 {0x1002, 0x164D, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_YELLOW_CARP|AMD_IS_APU},
1902 {0x1002, 0x1681, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_YELLOW_CARP|AMD_IS_APU},
1905 {0x1002, 0x73C0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1906 {0x1002, 0x73C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1907 {0x1002, 0x73C3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1908 {0x1002, 0x73DA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1909 {0x1002, 0x73DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1910 {0x1002, 0x73DC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1911 {0x1002, 0x73DD, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1912 {0x1002, 0x73DE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1913 {0x1002, 0x73DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_NAVY_FLOUNDER},
1915 /* DIMGREY_CAVEFISH */
1916 {0x1002, 0x73E0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1917 {0x1002, 0x73E1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1918 {0x1002, 0x73E2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1919 {0x1002, 0x73E3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1920 {0x1002, 0x73E8, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1921 {0x1002, 0x73E9, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1922 {0x1002, 0x73EA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1923 {0x1002, 0x73EB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1924 {0x1002, 0x73EC, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1925 {0x1002, 0x73ED, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1926 {0x1002, 0x73EF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1927 {0x1002, 0x73FF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_DIMGREY_CAVEFISH},
1930 {0x1002, 0x7408, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN},
1931 {0x1002, 0x740C, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN},
1932 {0x1002, 0x740F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN},
1933 {0x1002, 0x7410, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_ALDEBARAN},
1935 /* CYAN_SKILLFISH */
1936 {0x1002, 0x13FE, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CYAN_SKILLFISH|AMD_IS_APU},
1937 {0x1002, 0x143F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_CYAN_SKILLFISH|AMD_IS_APU},
1940 {0x1002, 0x7420, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1941 {0x1002, 0x7421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1942 {0x1002, 0x7422, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1943 {0x1002, 0x7423, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1944 {0x1002, 0x7424, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1945 {0x1002, 0x743F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, CHIP_BEIGE_GOBY},
1947 { PCI_DEVICE(0x1002, PCI_ANY_ID),
1948 .class = PCI_CLASS_DISPLAY_VGA << 8,
1949 .class_mask = 0xffffff,
1950 .driver_data = CHIP_IP_DISCOVERY },
1952 { PCI_DEVICE(0x1002, PCI_ANY_ID),
1953 .class = PCI_CLASS_DISPLAY_OTHER << 8,
1954 .class_mask = 0xffffff,
1955 .driver_data = CHIP_IP_DISCOVERY },
1960 MODULE_DEVICE_TABLE(pci, pciidlist);
1962 static const struct drm_driver amdgpu_kms_driver;
1964 static void amdgpu_get_secondary_funcs(struct amdgpu_device *adev)
1966 struct pci_dev *p = NULL;
1974 for (i = 1; i < 4; i++) {
1975 p = pci_get_domain_bus_and_slot(pci_domain_nr(adev->pdev->bus),
1976 adev->pdev->bus->number, i);
1978 pm_runtime_get_sync(&p->dev);
1979 pm_runtime_mark_last_busy(&p->dev);
1980 pm_runtime_put_autosuspend(&p->dev);
1986 static int amdgpu_pci_probe(struct pci_dev *pdev,
1987 const struct pci_device_id *ent)
1989 struct drm_device *ddev;
1990 struct amdgpu_device *adev;
1991 unsigned long flags = ent->driver_data;
1992 int ret, retry = 0, i;
1993 bool supports_atomic = false;
1995 /* skip devices which are owned by radeon */
1996 for (i = 0; i < ARRAY_SIZE(amdgpu_unsupported_pciidlist); i++) {
1997 if (amdgpu_unsupported_pciidlist[i] == pdev->device)
2001 if (amdgpu_aspm == -1 && !pcie_aspm_enabled(pdev))
2004 if (amdgpu_virtual_display ||
2005 amdgpu_device_asic_has_dc_support(flags & AMD_ASIC_MASK))
2006 supports_atomic = true;
2008 if ((flags & AMD_EXP_HW_SUPPORT) && !amdgpu_exp_hw_support) {
2009 DRM_INFO("This hardware requires experimental hardware support.\n"
2010 "See modparam exp_hw_support\n");
2014 /* Due to hardware bugs, S/G Display on raven requires a 1:1 IOMMU mapping,
2015 * however, SME requires an indirect IOMMU mapping because the encryption
2016 * bit is beyond the DMA mask of the chip.
2018 if (cc_platform_has(CC_ATTR_MEM_ENCRYPT) &&
2019 ((flags & AMD_ASIC_MASK) == CHIP_RAVEN)) {
2020 dev_info(&pdev->dev,
2021 "SME is not compatible with RAVEN\n");
2025 #ifdef CONFIG_DRM_AMDGPU_SI
2026 if (!amdgpu_si_support) {
2027 switch (flags & AMD_ASIC_MASK) {
2033 dev_info(&pdev->dev,
2034 "SI support provided by radeon.\n");
2035 dev_info(&pdev->dev,
2036 "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
2042 #ifdef CONFIG_DRM_AMDGPU_CIK
2043 if (!amdgpu_cik_support) {
2044 switch (flags & AMD_ASIC_MASK) {
2050 dev_info(&pdev->dev,
2051 "CIK support provided by radeon.\n");
2052 dev_info(&pdev->dev,
2053 "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
2060 /* Get rid of things like offb */
2061 ret = drm_aperture_remove_conflicting_pci_framebuffers(pdev, &amdgpu_kms_driver);
2065 adev = devm_drm_dev_alloc(&pdev->dev, &amdgpu_kms_driver, typeof(*adev), ddev);
2067 return PTR_ERR(adev);
2069 adev->dev = &pdev->dev;
2071 ddev = adev_to_drm(adev);
2073 if (!supports_atomic)
2074 ddev->driver_features &= ~DRIVER_ATOMIC;
2076 ret = pci_enable_device(pdev);
2080 pci_set_drvdata(pdev, ddev);
2082 ret = amdgpu_driver_load_kms(adev, ent->driver_data);
2087 ret = drm_dev_register(ddev, ent->driver_data);
2088 if (ret == -EAGAIN && ++retry <= 3) {
2089 DRM_INFO("retry init %d\n", retry);
2090 /* Don't request EX mode too frequently which is attacking */
2098 * 1. don't init fbdev on hw without DCE
2099 * 2. don't init fbdev if there are no connectors
2101 if (adev->mode_info.mode_config_initialized &&
2102 !list_empty(&adev_to_drm(adev)->mode_config.connector_list)) {
2103 /* select 8 bpp console on low vram cards */
2104 if (adev->gmc.real_vram_size <= (32*1024*1024))
2105 drm_fbdev_generic_setup(adev_to_drm(adev), 8);
2107 drm_fbdev_generic_setup(adev_to_drm(adev), 32);
2110 ret = amdgpu_debugfs_init(adev);
2112 DRM_ERROR("Creating debugfs files failed (%d).\n", ret);
2115 /* only need to skip on ATPX */
2116 if (amdgpu_device_supports_px(ddev))
2117 dev_pm_set_driver_flags(ddev->dev, DPM_FLAG_NO_DIRECT_COMPLETE);
2118 /* we want direct complete for BOCO */
2119 if (amdgpu_device_supports_boco(ddev))
2120 dev_pm_set_driver_flags(ddev->dev, DPM_FLAG_SMART_PREPARE |
2121 DPM_FLAG_SMART_SUSPEND |
2122 DPM_FLAG_MAY_SKIP_RESUME);
2123 pm_runtime_use_autosuspend(ddev->dev);
2124 pm_runtime_set_autosuspend_delay(ddev->dev, 5000);
2126 pm_runtime_allow(ddev->dev);
2128 pm_runtime_mark_last_busy(ddev->dev);
2129 pm_runtime_put_autosuspend(ddev->dev);
2132 * For runpm implemented via BACO, PMFW will handle the
2133 * timing for BACO in and out:
2134 * - put ASIC into BACO state only when both video and
2135 * audio functions are in D3 state.
2136 * - pull ASIC out of BACO state when either video or
2137 * audio function is in D0 state.
2138 * Also, at startup, PMFW assumes both functions are in
2141 * So if snd driver was loaded prior to amdgpu driver
2142 * and audio function was put into D3 state, there will
2143 * be no PMFW-aware D-state transition(D0->D3) on runpm
2144 * suspend. Thus the BACO will be not correctly kicked in.
2146 * Via amdgpu_get_secondary_funcs(), the audio dev is put
2147 * into D0 state. Then there will be a PMFW-aware D-state
2148 * transition(D0->D3) on runpm suspend.
2150 if (amdgpu_device_supports_baco(ddev) &&
2151 !(adev->flags & AMD_IS_APU) &&
2152 (adev->asic_type >= CHIP_NAVI10))
2153 amdgpu_get_secondary_funcs(adev);
2159 pci_disable_device(pdev);
2164 amdgpu_pci_remove(struct pci_dev *pdev)
2166 struct drm_device *dev = pci_get_drvdata(pdev);
2167 struct amdgpu_device *adev = drm_to_adev(dev);
2169 drm_dev_unplug(dev);
2172 pm_runtime_get_sync(dev->dev);
2173 pm_runtime_forbid(dev->dev);
2176 amdgpu_driver_unload_kms(dev);
2179 * Flush any in flight DMA operations from device.
2180 * Clear the Bus Master Enable bit and then wait on the PCIe Device
2181 * StatusTransactions Pending bit.
2183 pci_disable_device(pdev);
2184 pci_wait_for_pending_transaction(pdev);
2188 amdgpu_pci_shutdown(struct pci_dev *pdev)
2190 struct drm_device *dev = pci_get_drvdata(pdev);
2191 struct amdgpu_device *adev = drm_to_adev(dev);
2193 if (amdgpu_ras_intr_triggered())
2196 /* if we are running in a VM, make sure the device
2197 * torn down properly on reboot/shutdown.
2198 * unfortunately we can't detect certain
2199 * hypervisors so just do this all the time.
2201 if (!amdgpu_passthrough(adev))
2202 adev->mp1_state = PP_MP1_STATE_UNLOAD;
2203 amdgpu_device_ip_suspend(adev);
2204 adev->mp1_state = PP_MP1_STATE_NONE;
2208 * amdgpu_drv_delayed_reset_work_handler - work handler for reset
2210 * @work: work_struct.
2212 static void amdgpu_drv_delayed_reset_work_handler(struct work_struct *work)
2214 struct list_head device_list;
2215 struct amdgpu_device *adev;
2217 struct amdgpu_reset_context reset_context;
2219 memset(&reset_context, 0, sizeof(reset_context));
2221 mutex_lock(&mgpu_info.mutex);
2222 if (mgpu_info.pending_reset == true) {
2223 mutex_unlock(&mgpu_info.mutex);
2226 mgpu_info.pending_reset = true;
2227 mutex_unlock(&mgpu_info.mutex);
2229 /* Use a common context, just need to make sure full reset is done */
2230 reset_context.method = AMD_RESET_METHOD_NONE;
2231 set_bit(AMDGPU_NEED_FULL_RESET, &reset_context.flags);
2233 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2234 adev = mgpu_info.gpu_ins[i].adev;
2235 reset_context.reset_req_dev = adev;
2236 r = amdgpu_device_pre_asic_reset(adev, &reset_context);
2238 dev_err(adev->dev, "GPU pre asic reset failed with err, %d for drm dev, %s ",
2239 r, adev_to_drm(adev)->unique);
2241 if (!queue_work(system_unbound_wq, &adev->xgmi_reset_work))
2244 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2245 adev = mgpu_info.gpu_ins[i].adev;
2246 flush_work(&adev->xgmi_reset_work);
2247 adev->gmc.xgmi.pending_reset = false;
2250 /* reset function will rebuild the xgmi hive info , clear it now */
2251 for (i = 0; i < mgpu_info.num_dgpu; i++)
2252 amdgpu_xgmi_remove_device(mgpu_info.gpu_ins[i].adev);
2254 INIT_LIST_HEAD(&device_list);
2256 for (i = 0; i < mgpu_info.num_dgpu; i++)
2257 list_add_tail(&mgpu_info.gpu_ins[i].adev->reset_list, &device_list);
2259 /* unregister the GPU first, reset function will add them back */
2260 list_for_each_entry(adev, &device_list, reset_list)
2261 amdgpu_unregister_gpu_instance(adev);
2263 /* Use a common context, just need to make sure full reset is done */
2264 set_bit(AMDGPU_SKIP_HW_RESET, &reset_context.flags);
2265 r = amdgpu_do_asic_reset(&device_list, &reset_context);
2268 DRM_ERROR("reinit gpus failure");
2271 for (i = 0; i < mgpu_info.num_dgpu; i++) {
2272 adev = mgpu_info.gpu_ins[i].adev;
2273 if (!adev->kfd.init_complete)
2274 amdgpu_amdkfd_device_init(adev);
2275 amdgpu_ttm_set_buffer_funcs_status(adev, true);
2280 static int amdgpu_pmops_prepare(struct device *dev)
2282 struct drm_device *drm_dev = dev_get_drvdata(dev);
2283 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2285 /* Return a positive number here so
2286 * DPM_FLAG_SMART_SUSPEND works properly
2288 if (amdgpu_device_supports_boco(drm_dev))
2289 return pm_runtime_suspended(dev);
2291 /* if we will not support s3 or s2i for the device
2294 if (!amdgpu_acpi_is_s0ix_active(adev) &&
2295 !amdgpu_acpi_is_s3_active(adev))
2301 static void amdgpu_pmops_complete(struct device *dev)
2306 static int amdgpu_pmops_suspend(struct device *dev)
2308 struct drm_device *drm_dev = dev_get_drvdata(dev);
2309 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2311 if (amdgpu_acpi_is_s0ix_active(adev))
2312 adev->in_s0ix = true;
2315 return amdgpu_device_suspend(drm_dev, true);
2318 static int amdgpu_pmops_suspend_noirq(struct device *dev)
2320 struct drm_device *drm_dev = dev_get_drvdata(dev);
2321 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2323 if (amdgpu_acpi_should_gpu_reset(adev))
2324 return amdgpu_asic_reset(adev);
2329 static int amdgpu_pmops_resume(struct device *dev)
2331 struct drm_device *drm_dev = dev_get_drvdata(dev);
2332 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2335 /* Avoids registers access if device is physically gone */
2336 if (!pci_device_is_present(adev->pdev))
2337 adev->no_hw_access = true;
2339 r = amdgpu_device_resume(drm_dev, true);
2340 if (amdgpu_acpi_is_s0ix_active(adev))
2341 adev->in_s0ix = false;
2343 adev->in_s3 = false;
2347 static int amdgpu_pmops_freeze(struct device *dev)
2349 struct drm_device *drm_dev = dev_get_drvdata(dev);
2350 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2354 r = amdgpu_device_suspend(drm_dev, true);
2355 adev->in_s4 = false;
2358 return amdgpu_asic_reset(adev);
2361 static int amdgpu_pmops_thaw(struct device *dev)
2363 struct drm_device *drm_dev = dev_get_drvdata(dev);
2365 return amdgpu_device_resume(drm_dev, true);
2368 static int amdgpu_pmops_poweroff(struct device *dev)
2370 struct drm_device *drm_dev = dev_get_drvdata(dev);
2372 return amdgpu_device_suspend(drm_dev, true);
2375 static int amdgpu_pmops_restore(struct device *dev)
2377 struct drm_device *drm_dev = dev_get_drvdata(dev);
2379 return amdgpu_device_resume(drm_dev, true);
2382 static int amdgpu_runtime_idle_check_display(struct device *dev)
2384 struct pci_dev *pdev = to_pci_dev(dev);
2385 struct drm_device *drm_dev = pci_get_drvdata(pdev);
2386 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2388 if (adev->mode_info.num_crtc) {
2389 struct drm_connector *list_connector;
2390 struct drm_connector_list_iter iter;
2393 /* XXX: Return busy if any displays are connected to avoid
2394 * possible display wakeups after runtime resume due to
2395 * hotplug events in case any displays were connected while
2396 * the GPU was in suspend. Remove this once that is fixed.
2398 mutex_lock(&drm_dev->mode_config.mutex);
2399 drm_connector_list_iter_begin(drm_dev, &iter);
2400 drm_for_each_connector_iter(list_connector, &iter) {
2401 if (list_connector->status == connector_status_connected) {
2406 drm_connector_list_iter_end(&iter);
2407 mutex_unlock(&drm_dev->mode_config.mutex);
2412 if (amdgpu_device_has_dc_support(adev)) {
2413 struct drm_crtc *crtc;
2415 drm_for_each_crtc(crtc, drm_dev) {
2416 drm_modeset_lock(&crtc->mutex, NULL);
2417 if (crtc->state->active)
2419 drm_modeset_unlock(&crtc->mutex);
2424 mutex_lock(&drm_dev->mode_config.mutex);
2425 drm_modeset_lock(&drm_dev->mode_config.connection_mutex, NULL);
2427 drm_connector_list_iter_begin(drm_dev, &iter);
2428 drm_for_each_connector_iter(list_connector, &iter) {
2429 if (list_connector->dpms == DRM_MODE_DPMS_ON) {
2435 drm_connector_list_iter_end(&iter);
2437 drm_modeset_unlock(&drm_dev->mode_config.connection_mutex);
2438 mutex_unlock(&drm_dev->mode_config.mutex);
2447 static int amdgpu_pmops_runtime_suspend(struct device *dev)
2449 struct pci_dev *pdev = to_pci_dev(dev);
2450 struct drm_device *drm_dev = pci_get_drvdata(pdev);
2451 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2455 pm_runtime_forbid(dev);
2459 ret = amdgpu_runtime_idle_check_display(dev);
2463 /* wait for all rings to drain before suspending */
2464 for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
2465 struct amdgpu_ring *ring = adev->rings[i];
2466 if (ring && ring->sched.ready) {
2467 ret = amdgpu_fence_wait_empty(ring);
2473 adev->in_runpm = true;
2474 if (amdgpu_device_supports_px(drm_dev))
2475 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
2478 * By setting mp1_state as PP_MP1_STATE_UNLOAD, MP1 will do some
2479 * proper cleanups and put itself into a state ready for PNP. That
2480 * can address some random resuming failure observed on BOCO capable
2482 * TODO: this may be also needed for PX capable platform.
2484 if (amdgpu_device_supports_boco(drm_dev))
2485 adev->mp1_state = PP_MP1_STATE_UNLOAD;
2487 ret = amdgpu_device_suspend(drm_dev, false);
2489 adev->in_runpm = false;
2490 if (amdgpu_device_supports_boco(drm_dev))
2491 adev->mp1_state = PP_MP1_STATE_NONE;
2495 if (amdgpu_device_supports_boco(drm_dev))
2496 adev->mp1_state = PP_MP1_STATE_NONE;
2498 if (amdgpu_device_supports_px(drm_dev)) {
2499 /* Only need to handle PCI state in the driver for ATPX
2500 * PCI core handles it for _PR3.
2502 amdgpu_device_cache_pci_state(pdev);
2503 pci_disable_device(pdev);
2504 pci_ignore_hotplug(pdev);
2505 pci_set_power_state(pdev, PCI_D3cold);
2506 drm_dev->switch_power_state = DRM_SWITCH_POWER_DYNAMIC_OFF;
2507 } else if (amdgpu_device_supports_boco(drm_dev)) {
2509 } else if (amdgpu_device_supports_baco(drm_dev)) {
2510 amdgpu_device_baco_enter(drm_dev);
2516 static int amdgpu_pmops_runtime_resume(struct device *dev)
2518 struct pci_dev *pdev = to_pci_dev(dev);
2519 struct drm_device *drm_dev = pci_get_drvdata(pdev);
2520 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2526 /* Avoids registers access if device is physically gone */
2527 if (!pci_device_is_present(adev->pdev))
2528 adev->no_hw_access = true;
2530 if (amdgpu_device_supports_px(drm_dev)) {
2531 drm_dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
2533 /* Only need to handle PCI state in the driver for ATPX
2534 * PCI core handles it for _PR3.
2536 pci_set_power_state(pdev, PCI_D0);
2537 amdgpu_device_load_pci_state(pdev);
2538 ret = pci_enable_device(pdev);
2541 pci_set_master(pdev);
2542 } else if (amdgpu_device_supports_boco(drm_dev)) {
2543 /* Only need to handle PCI state in the driver for ATPX
2544 * PCI core handles it for _PR3.
2546 pci_set_master(pdev);
2547 } else if (amdgpu_device_supports_baco(drm_dev)) {
2548 amdgpu_device_baco_exit(drm_dev);
2550 ret = amdgpu_device_resume(drm_dev, false);
2554 if (amdgpu_device_supports_px(drm_dev))
2555 drm_dev->switch_power_state = DRM_SWITCH_POWER_ON;
2556 adev->in_runpm = false;
2560 static int amdgpu_pmops_runtime_idle(struct device *dev)
2562 struct drm_device *drm_dev = dev_get_drvdata(dev);
2563 struct amdgpu_device *adev = drm_to_adev(drm_dev);
2564 /* we don't want the main rpm_idle to call suspend - we want to autosuspend */
2568 pm_runtime_forbid(dev);
2572 ret = amdgpu_runtime_idle_check_display(dev);
2574 pm_runtime_mark_last_busy(dev);
2575 pm_runtime_autosuspend(dev);
2579 long amdgpu_drm_ioctl(struct file *filp,
2580 unsigned int cmd, unsigned long arg)
2582 struct drm_file *file_priv = filp->private_data;
2583 struct drm_device *dev;
2585 dev = file_priv->minor->dev;
2586 ret = pm_runtime_get_sync(dev->dev);
2590 ret = drm_ioctl(filp, cmd, arg);
2592 pm_runtime_mark_last_busy(dev->dev);
2594 pm_runtime_put_autosuspend(dev->dev);
2598 static const struct dev_pm_ops amdgpu_pm_ops = {
2599 .prepare = amdgpu_pmops_prepare,
2600 .complete = amdgpu_pmops_complete,
2601 .suspend = amdgpu_pmops_suspend,
2602 .suspend_noirq = amdgpu_pmops_suspend_noirq,
2603 .resume = amdgpu_pmops_resume,
2604 .freeze = amdgpu_pmops_freeze,
2605 .thaw = amdgpu_pmops_thaw,
2606 .poweroff = amdgpu_pmops_poweroff,
2607 .restore = amdgpu_pmops_restore,
2608 .runtime_suspend = amdgpu_pmops_runtime_suspend,
2609 .runtime_resume = amdgpu_pmops_runtime_resume,
2610 .runtime_idle = amdgpu_pmops_runtime_idle,
2613 static int amdgpu_flush(struct file *f, fl_owner_t id)
2615 struct drm_file *file_priv = f->private_data;
2616 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
2617 long timeout = MAX_WAIT_SCHED_ENTITY_Q_EMPTY;
2619 timeout = amdgpu_ctx_mgr_entity_flush(&fpriv->ctx_mgr, timeout);
2620 timeout = amdgpu_vm_wait_idle(&fpriv->vm, timeout);
2622 return timeout >= 0 ? 0 : timeout;
2625 static const struct file_operations amdgpu_driver_kms_fops = {
2626 .owner = THIS_MODULE,
2628 .flush = amdgpu_flush,
2629 .release = drm_release,
2630 .unlocked_ioctl = amdgpu_drm_ioctl,
2631 .mmap = drm_gem_mmap,
2634 #ifdef CONFIG_COMPAT
2635 .compat_ioctl = amdgpu_kms_compat_ioctl,
2637 #ifdef CONFIG_PROC_FS
2638 .show_fdinfo = amdgpu_show_fdinfo
2642 int amdgpu_file_to_fpriv(struct file *filp, struct amdgpu_fpriv **fpriv)
2644 struct drm_file *file;
2649 if (filp->f_op != &amdgpu_driver_kms_fops) {
2653 file = filp->private_data;
2654 *fpriv = file->driver_priv;
2658 const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
2659 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2660 DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2661 DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2662 DRM_IOCTL_DEF_DRV(AMDGPU_SCHED, amdgpu_sched_ioctl, DRM_MASTER),
2663 DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2664 DRM_IOCTL_DEF_DRV(AMDGPU_FENCE_TO_HANDLE, amdgpu_cs_fence_to_handle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2666 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2667 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2668 DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2669 DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2670 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2671 DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2672 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2673 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2674 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2675 DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2678 static const struct drm_driver amdgpu_kms_driver = {
2682 DRIVER_RENDER | DRIVER_MODESET | DRIVER_SYNCOBJ |
2683 DRIVER_SYNCOBJ_TIMELINE,
2684 .open = amdgpu_driver_open_kms,
2685 .postclose = amdgpu_driver_postclose_kms,
2686 .lastclose = amdgpu_driver_lastclose_kms,
2687 .ioctls = amdgpu_ioctls_kms,
2688 .num_ioctls = ARRAY_SIZE(amdgpu_ioctls_kms),
2689 .dumb_create = amdgpu_mode_dumb_create,
2690 .dumb_map_offset = amdgpu_mode_dumb_mmap,
2691 .fops = &amdgpu_driver_kms_fops,
2692 .release = &amdgpu_driver_release_kms,
2694 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2695 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2696 .gem_prime_import = amdgpu_gem_prime_import,
2697 .gem_prime_mmap = drm_gem_prime_mmap,
2699 .name = DRIVER_NAME,
2700 .desc = DRIVER_DESC,
2701 .date = DRIVER_DATE,
2702 .major = KMS_DRIVER_MAJOR,
2703 .minor = KMS_DRIVER_MINOR,
2704 .patchlevel = KMS_DRIVER_PATCHLEVEL,
2707 static struct pci_error_handlers amdgpu_pci_err_handler = {
2708 .error_detected = amdgpu_pci_error_detected,
2709 .mmio_enabled = amdgpu_pci_mmio_enabled,
2710 .slot_reset = amdgpu_pci_slot_reset,
2711 .resume = amdgpu_pci_resume,
2714 extern const struct attribute_group amdgpu_vram_mgr_attr_group;
2715 extern const struct attribute_group amdgpu_gtt_mgr_attr_group;
2716 extern const struct attribute_group amdgpu_vbios_version_attr_group;
2718 static const struct attribute_group *amdgpu_sysfs_groups[] = {
2719 &amdgpu_vram_mgr_attr_group,
2720 &amdgpu_gtt_mgr_attr_group,
2721 &amdgpu_vbios_version_attr_group,
2726 static struct pci_driver amdgpu_kms_pci_driver = {
2727 .name = DRIVER_NAME,
2728 .id_table = pciidlist,
2729 .probe = amdgpu_pci_probe,
2730 .remove = amdgpu_pci_remove,
2731 .shutdown = amdgpu_pci_shutdown,
2732 .driver.pm = &amdgpu_pm_ops,
2733 .err_handler = &amdgpu_pci_err_handler,
2734 .dev_groups = amdgpu_sysfs_groups,
2737 static int __init amdgpu_init(void)
2741 if (drm_firmware_drivers_only())
2744 r = amdgpu_sync_init();
2748 r = amdgpu_fence_slab_init();
2752 DRM_INFO("amdgpu kernel modesetting enabled.\n");
2753 amdgpu_register_atpx_handler();
2754 amdgpu_acpi_detect();
2756 /* Ignore KFD init failures. Normal when CONFIG_HSA_AMD is not set. */
2757 amdgpu_amdkfd_init();
2759 /* let modprobe override vga console setting */
2760 return pci_register_driver(&amdgpu_kms_pci_driver);
2769 static void __exit amdgpu_exit(void)
2771 amdgpu_amdkfd_fini();
2772 pci_unregister_driver(&amdgpu_kms_pci_driver);
2773 amdgpu_unregister_atpx_handler();
2775 amdgpu_fence_slab_fini();
2776 mmu_notifier_synchronize();
2779 module_init(amdgpu_init);
2780 module_exit(amdgpu_exit);
2782 MODULE_AUTHOR(DRIVER_AUTHOR);
2783 MODULE_DESCRIPTION(DRIVER_DESC);
2784 MODULE_LICENSE("GPL and additional rights");