2 * Copyright 2014 Advanced Micro Devices, Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
28 #include <linux/firmware.h>
31 #include "amdgpu_vce.h"
33 #include "vce/vce_3_0_d.h"
34 #include "vce/vce_3_0_sh_mask.h"
35 #include "oss/oss_3_0_d.h"
36 #include "oss/oss_3_0_sh_mask.h"
37 #include "gca/gfx_8_0_d.h"
38 #include "smu/smu_7_1_2_d.h"
39 #include "smu/smu_7_1_2_sh_mask.h"
40 #include "gca/gfx_8_0_d.h"
41 #include "gca/gfx_8_0_sh_mask.h"
44 #define GRBM_GFX_INDEX__VCE_INSTANCE__SHIFT 0x04
45 #define GRBM_GFX_INDEX__VCE_INSTANCE_MASK 0x10
46 #define GRBM_GFX_INDEX__VCE_ALL_PIPE 0x07
48 #define mmVCE_LMI_VCPU_CACHE_40BIT_BAR0 0x8616
49 #define mmVCE_LMI_VCPU_CACHE_40BIT_BAR1 0x8617
50 #define mmVCE_LMI_VCPU_CACHE_40BIT_BAR2 0x8618
51 #define mmGRBM_GFX_INDEX_DEFAULT 0xE0000000
53 #define VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK 0x02
55 #define VCE_V3_0_FW_SIZE (384 * 1024)
56 #define VCE_V3_0_STACK_SIZE (64 * 1024)
57 #define VCE_V3_0_DATA_SIZE ((16 * 1024 * AMDGPU_MAX_VCE_HANDLES) + (52 * 1024))
59 #define FW_52_8_3 ((52 << 24) | (8 << 16) | (3 << 8))
61 #define GET_VCE_INSTANCE(i) ((i) << GRBM_GFX_INDEX__VCE_INSTANCE__SHIFT \
62 | GRBM_GFX_INDEX__VCE_ALL_PIPE)
64 static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx);
65 static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev);
66 static void vce_v3_0_set_irq_funcs(struct amdgpu_device *adev);
67 static int vce_v3_0_wait_for_idle(void *handle);
70 * vce_v3_0_ring_get_rptr - get read pointer
72 * @ring: amdgpu_ring pointer
74 * Returns the current hardware read pointer
76 static uint32_t vce_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
78 struct amdgpu_device *adev = ring->adev;
80 if (ring == &adev->vce.ring[0])
81 return RREG32(mmVCE_RB_RPTR);
82 else if (ring == &adev->vce.ring[1])
83 return RREG32(mmVCE_RB_RPTR2);
85 return RREG32(mmVCE_RB_RPTR3);
89 * vce_v3_0_ring_get_wptr - get write pointer
91 * @ring: amdgpu_ring pointer
93 * Returns the current hardware write pointer
95 static uint32_t vce_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
97 struct amdgpu_device *adev = ring->adev;
99 if (ring == &adev->vce.ring[0])
100 return RREG32(mmVCE_RB_WPTR);
101 else if (ring == &adev->vce.ring[1])
102 return RREG32(mmVCE_RB_WPTR2);
104 return RREG32(mmVCE_RB_WPTR3);
108 * vce_v3_0_ring_set_wptr - set write pointer
110 * @ring: amdgpu_ring pointer
112 * Commits the write pointer to the hardware
114 static void vce_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
116 struct amdgpu_device *adev = ring->adev;
118 if (ring == &adev->vce.ring[0])
119 WREG32(mmVCE_RB_WPTR, ring->wptr);
120 else if (ring == &adev->vce.ring[1])
121 WREG32(mmVCE_RB_WPTR2, ring->wptr);
123 WREG32(mmVCE_RB_WPTR3, ring->wptr);
126 static void vce_v3_0_override_vce_clock_gating(struct amdgpu_device *adev, bool override)
128 WREG32_FIELD(VCE_RB_ARB_CTRL, VCE_CGTT_OVERRIDE, override ? 1 : 0);
131 static void vce_v3_0_set_vce_sw_clock_gating(struct amdgpu_device *adev,
136 /* Set Override to disable Clock Gating */
137 vce_v3_0_override_vce_clock_gating(adev, true);
139 /* This function enables MGCG which is controlled by firmware.
140 With the clocks in the gated state the core is still
141 accessible but the firmware will throttle the clocks on the
145 data = RREG32(mmVCE_CLOCK_GATING_B);
148 WREG32(mmVCE_CLOCK_GATING_B, data);
150 data = RREG32(mmVCE_UENC_CLOCK_GATING);
153 WREG32(mmVCE_UENC_CLOCK_GATING, data);
155 data = RREG32(mmVCE_UENC_CLOCK_GATING_2);
158 WREG32(mmVCE_UENC_CLOCK_GATING_2, data);
160 data = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
162 WREG32(mmVCE_UENC_REG_CLOCK_GATING, data);
164 data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL);
165 data |= VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK |
166 VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK |
167 VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK |
169 WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data);
171 data = RREG32(mmVCE_CLOCK_GATING_B);
174 WREG32(mmVCE_CLOCK_GATING_B, data);
176 data = RREG32(mmVCE_UENC_CLOCK_GATING);
178 WREG32(mmVCE_UENC_CLOCK_GATING, data);
180 data = RREG32(mmVCE_UENC_CLOCK_GATING_2);
182 WREG32(mmVCE_UENC_CLOCK_GATING_2, data);
184 data = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
186 WREG32(mmVCE_UENC_REG_CLOCK_GATING, data);
188 data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL);
189 data &= ~(VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK |
190 VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK |
191 VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK |
193 WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data);
195 vce_v3_0_override_vce_clock_gating(adev, false);
198 static int vce_v3_0_firmware_loaded(struct amdgpu_device *adev)
202 for (i = 0; i < 10; ++i) {
203 for (j = 0; j < 100; ++j) {
204 uint32_t status = RREG32(mmVCE_STATUS);
206 if (status & VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK)
211 DRM_ERROR("VCE not responding, trying to reset the ECPU!!!\n");
212 WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 1);
214 WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 0);
222 * vce_v3_0_start - start VCE block
224 * @adev: amdgpu_device pointer
226 * Setup and start the VCE block
228 static int vce_v3_0_start(struct amdgpu_device *adev)
230 struct amdgpu_ring *ring;
233 ring = &adev->vce.ring[0];
234 WREG32(mmVCE_RB_RPTR, ring->wptr);
235 WREG32(mmVCE_RB_WPTR, ring->wptr);
236 WREG32(mmVCE_RB_BASE_LO, ring->gpu_addr);
237 WREG32(mmVCE_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
238 WREG32(mmVCE_RB_SIZE, ring->ring_size / 4);
240 ring = &adev->vce.ring[1];
241 WREG32(mmVCE_RB_RPTR2, ring->wptr);
242 WREG32(mmVCE_RB_WPTR2, ring->wptr);
243 WREG32(mmVCE_RB_BASE_LO2, ring->gpu_addr);
244 WREG32(mmVCE_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
245 WREG32(mmVCE_RB_SIZE2, ring->ring_size / 4);
247 ring = &adev->vce.ring[2];
248 WREG32(mmVCE_RB_RPTR3, ring->wptr);
249 WREG32(mmVCE_RB_WPTR3, ring->wptr);
250 WREG32(mmVCE_RB_BASE_LO3, ring->gpu_addr);
251 WREG32(mmVCE_RB_BASE_HI3, upper_32_bits(ring->gpu_addr));
252 WREG32(mmVCE_RB_SIZE3, ring->ring_size / 4);
254 mutex_lock(&adev->grbm_idx_mutex);
255 for (idx = 0; idx < 2; ++idx) {
256 if (adev->vce.harvest_config & (1 << idx))
259 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(idx));
260 vce_v3_0_mc_resume(adev, idx);
261 WREG32_FIELD(VCE_STATUS, JOB_BUSY, 1);
263 if (adev->asic_type >= CHIP_STONEY)
264 WREG32_P(mmVCE_VCPU_CNTL, 1, ~0x200001);
266 WREG32_FIELD(VCE_VCPU_CNTL, CLK_EN, 1);
268 WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 0);
271 r = vce_v3_0_firmware_loaded(adev);
273 /* clear BUSY flag */
274 WREG32_FIELD(VCE_STATUS, JOB_BUSY, 0);
277 DRM_ERROR("VCE not responding, giving up!!!\n");
278 mutex_unlock(&adev->grbm_idx_mutex);
283 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
284 mutex_unlock(&adev->grbm_idx_mutex);
289 static int vce_v3_0_stop(struct amdgpu_device *adev)
293 mutex_lock(&adev->grbm_idx_mutex);
294 for (idx = 0; idx < 2; ++idx) {
295 if (adev->vce.harvest_config & (1 << idx))
298 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(idx));
300 if (adev->asic_type >= CHIP_STONEY)
301 WREG32_P(mmVCE_VCPU_CNTL, 0, ~0x200001);
303 WREG32_FIELD(VCE_VCPU_CNTL, CLK_EN, 0);
306 WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 1);
308 /* clear BUSY flag */
309 WREG32_FIELD(VCE_STATUS, JOB_BUSY, 0);
311 /* Set Clock-Gating off */
312 if (adev->cg_flags & AMD_CG_SUPPORT_VCE_MGCG)
313 vce_v3_0_set_vce_sw_clock_gating(adev, false);
316 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
317 mutex_unlock(&adev->grbm_idx_mutex);
322 #define ixVCE_HARVEST_FUSE_MACRO__ADDRESS 0xC0014074
323 #define VCE_HARVEST_FUSE_MACRO__SHIFT 27
324 #define VCE_HARVEST_FUSE_MACRO__MASK 0x18000000
326 static unsigned vce_v3_0_get_harvest_config(struct amdgpu_device *adev)
330 /* Fiji, Stoney, Polaris10, Polaris11, Polaris12 are single pipe */
331 if ((adev->asic_type == CHIP_FIJI) ||
332 (adev->asic_type == CHIP_STONEY) ||
333 (adev->asic_type == CHIP_POLARIS10) ||
334 (adev->asic_type == CHIP_POLARIS11) ||
335 (adev->asic_type == CHIP_POLARIS12))
336 return AMDGPU_VCE_HARVEST_VCE1;
338 /* Tonga and CZ are dual or single pipe */
339 if (adev->flags & AMD_IS_APU)
340 tmp = (RREG32_SMC(ixVCE_HARVEST_FUSE_MACRO__ADDRESS) &
341 VCE_HARVEST_FUSE_MACRO__MASK) >>
342 VCE_HARVEST_FUSE_MACRO__SHIFT;
344 tmp = (RREG32_SMC(ixCC_HARVEST_FUSES) &
345 CC_HARVEST_FUSES__VCE_DISABLE_MASK) >>
346 CC_HARVEST_FUSES__VCE_DISABLE__SHIFT;
350 return AMDGPU_VCE_HARVEST_VCE0;
352 return AMDGPU_VCE_HARVEST_VCE1;
354 return AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1;
360 static int vce_v3_0_early_init(void *handle)
362 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
364 adev->vce.harvest_config = vce_v3_0_get_harvest_config(adev);
366 if ((adev->vce.harvest_config &
367 (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1)) ==
368 (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1))
371 adev->vce.num_rings = 3;
373 vce_v3_0_set_ring_funcs(adev);
374 vce_v3_0_set_irq_funcs(adev);
379 static int vce_v3_0_sw_init(void *handle)
381 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
382 struct amdgpu_ring *ring;
386 r = amdgpu_irq_add_id(adev, 167, &adev->vce.irq);
390 r = amdgpu_vce_sw_init(adev, VCE_V3_0_FW_SIZE +
391 (VCE_V3_0_STACK_SIZE + VCE_V3_0_DATA_SIZE) * 2);
395 /* 52.8.3 required for 3 ring support */
396 if (adev->vce.fw_version < FW_52_8_3)
397 adev->vce.num_rings = 2;
399 r = amdgpu_vce_resume(adev);
403 for (i = 0; i < adev->vce.num_rings; i++) {
404 ring = &adev->vce.ring[i];
405 sprintf(ring->name, "vce%d", i);
406 r = amdgpu_ring_init(adev, ring, 512, &adev->vce.irq, 0);
414 static int vce_v3_0_sw_fini(void *handle)
417 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
419 r = amdgpu_vce_suspend(adev);
423 r = amdgpu_vce_sw_fini(adev);
430 static int vce_v3_0_hw_init(void *handle)
433 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
435 vce_v3_0_override_vce_clock_gating(adev, true);
436 if (!(adev->flags & AMD_IS_APU))
437 amdgpu_asic_set_vce_clocks(adev, 10000, 10000);
439 for (i = 0; i < adev->vce.num_rings; i++)
440 adev->vce.ring[i].ready = false;
442 for (i = 0; i < adev->vce.num_rings; i++) {
443 r = amdgpu_ring_test_ring(&adev->vce.ring[i]);
447 adev->vce.ring[i].ready = true;
450 DRM_INFO("VCE initialized successfully.\n");
455 static int vce_v3_0_hw_fini(void *handle)
458 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
460 r = vce_v3_0_wait_for_idle(handle);
464 return vce_v3_0_stop(adev);
467 static int vce_v3_0_suspend(void *handle)
470 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
472 r = vce_v3_0_hw_fini(adev);
476 r = amdgpu_vce_suspend(adev);
483 static int vce_v3_0_resume(void *handle)
486 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
488 r = amdgpu_vce_resume(adev);
492 r = vce_v3_0_hw_init(adev);
499 static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx)
501 uint32_t offset, size;
503 WREG32_P(mmVCE_CLOCK_GATING_A, 0, ~(1 << 16));
504 WREG32_P(mmVCE_UENC_CLOCK_GATING, 0x1FF000, ~0xFF9FF000);
505 WREG32_P(mmVCE_UENC_REG_CLOCK_GATING, 0x3F, ~0x3F);
506 WREG32(mmVCE_CLOCK_GATING_B, 0x1FF);
508 WREG32(mmVCE_LMI_CTRL, 0x00398000);
509 WREG32_P(mmVCE_LMI_CACHE_CTRL, 0x0, ~0x1);
510 WREG32(mmVCE_LMI_SWAP_CNTL, 0);
511 WREG32(mmVCE_LMI_SWAP_CNTL1, 0);
512 WREG32(mmVCE_LMI_VM_CTRL, 0);
513 WREG32_OR(mmVCE_VCPU_CNTL, 0x00100000);
515 if (adev->asic_type >= CHIP_STONEY) {
516 WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR0, (adev->vce.gpu_addr >> 8));
517 WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR1, (adev->vce.gpu_addr >> 8));
518 WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR2, (adev->vce.gpu_addr >> 8));
520 WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR, (adev->vce.gpu_addr >> 8));
521 offset = AMDGPU_VCE_FIRMWARE_OFFSET;
522 size = VCE_V3_0_FW_SIZE;
523 WREG32(mmVCE_VCPU_CACHE_OFFSET0, offset & 0x7fffffff);
524 WREG32(mmVCE_VCPU_CACHE_SIZE0, size);
528 size = VCE_V3_0_STACK_SIZE;
529 WREG32(mmVCE_VCPU_CACHE_OFFSET1, offset & 0x7fffffff);
530 WREG32(mmVCE_VCPU_CACHE_SIZE1, size);
532 size = VCE_V3_0_DATA_SIZE;
533 WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0x7fffffff);
534 WREG32(mmVCE_VCPU_CACHE_SIZE2, size);
536 offset += size + VCE_V3_0_STACK_SIZE + VCE_V3_0_DATA_SIZE;
537 size = VCE_V3_0_STACK_SIZE;
538 WREG32(mmVCE_VCPU_CACHE_OFFSET1, offset & 0xfffffff);
539 WREG32(mmVCE_VCPU_CACHE_SIZE1, size);
541 size = VCE_V3_0_DATA_SIZE;
542 WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0xfffffff);
543 WREG32(mmVCE_VCPU_CACHE_SIZE2, size);
546 WREG32_P(mmVCE_LMI_CTRL2, 0x0, ~0x100);
547 WREG32_FIELD(VCE_SYS_INT_EN, VCE_SYS_INT_TRAP_INTERRUPT_EN, 1);
550 static bool vce_v3_0_is_idle(void *handle)
552 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
555 mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE0) ? 0 : SRBM_STATUS2__VCE0_BUSY_MASK;
556 mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE1) ? 0 : SRBM_STATUS2__VCE1_BUSY_MASK;
558 return !(RREG32(mmSRBM_STATUS2) & mask);
561 static int vce_v3_0_wait_for_idle(void *handle)
564 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
566 for (i = 0; i < adev->usec_timeout; i++)
567 if (vce_v3_0_is_idle(handle))
573 #define VCE_STATUS_VCPU_REPORT_AUTO_BUSY_MASK 0x00000008L /* AUTO_BUSY */
574 #define VCE_STATUS_VCPU_REPORT_RB0_BUSY_MASK 0x00000010L /* RB0_BUSY */
575 #define VCE_STATUS_VCPU_REPORT_RB1_BUSY_MASK 0x00000020L /* RB1_BUSY */
576 #define AMDGPU_VCE_STATUS_BUSY_MASK (VCE_STATUS_VCPU_REPORT_AUTO_BUSY_MASK | \
577 VCE_STATUS_VCPU_REPORT_RB0_BUSY_MASK)
579 static bool vce_v3_0_check_soft_reset(void *handle)
581 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
582 u32 srbm_soft_reset = 0;
584 /* According to VCE team , we should use VCE_STATUS instead
585 * SRBM_STATUS.VCE_BUSY bit for busy status checking.
586 * GRBM_GFX_INDEX.INSTANCE_INDEX is used to specify which VCE
587 * instance's registers are accessed
588 * (0 for 1st instance, 10 for 2nd instance).
591 *|UENC|ACPI|AUTO ACTIVE|RB1 |RB0 |RB2 | |FW_LOADED|JOB |
592 *|----+----+-----------+----+----+----+----------+---------+----|
593 *|bit8|bit7| bit6 |bit5|bit4|bit3| bit2 | bit1 |bit0|
595 * VCE team suggest use bit 3--bit 6 for busy status check
597 mutex_lock(&adev->grbm_idx_mutex);
598 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
599 if (RREG32(mmVCE_STATUS) & AMDGPU_VCE_STATUS_BUSY_MASK) {
600 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
601 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
603 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1));
604 if (RREG32(mmVCE_STATUS) & AMDGPU_VCE_STATUS_BUSY_MASK) {
605 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
606 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
608 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
609 mutex_unlock(&adev->grbm_idx_mutex);
611 if (srbm_soft_reset) {
612 adev->vce.srbm_soft_reset = srbm_soft_reset;
615 adev->vce.srbm_soft_reset = 0;
620 static int vce_v3_0_soft_reset(void *handle)
622 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
625 if (!adev->vce.srbm_soft_reset)
627 srbm_soft_reset = adev->vce.srbm_soft_reset;
629 if (srbm_soft_reset) {
632 tmp = RREG32(mmSRBM_SOFT_RESET);
633 tmp |= srbm_soft_reset;
634 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
635 WREG32(mmSRBM_SOFT_RESET, tmp);
636 tmp = RREG32(mmSRBM_SOFT_RESET);
640 tmp &= ~srbm_soft_reset;
641 WREG32(mmSRBM_SOFT_RESET, tmp);
642 tmp = RREG32(mmSRBM_SOFT_RESET);
644 /* Wait a little for things to settle down */
651 static int vce_v3_0_pre_soft_reset(void *handle)
653 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
655 if (!adev->vce.srbm_soft_reset)
660 return vce_v3_0_suspend(adev);
664 static int vce_v3_0_post_soft_reset(void *handle)
666 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
668 if (!adev->vce.srbm_soft_reset)
673 return vce_v3_0_resume(adev);
676 static int vce_v3_0_set_interrupt_state(struct amdgpu_device *adev,
677 struct amdgpu_irq_src *source,
679 enum amdgpu_interrupt_state state)
683 if (state == AMDGPU_IRQ_STATE_ENABLE)
684 val |= VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK;
686 WREG32_P(mmVCE_SYS_INT_EN, val, ~VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK);
690 static int vce_v3_0_process_interrupt(struct amdgpu_device *adev,
691 struct amdgpu_irq_src *source,
692 struct amdgpu_iv_entry *entry)
694 DRM_DEBUG("IH: VCE\n");
696 WREG32_FIELD(VCE_SYS_INT_STATUS, VCE_SYS_INT_TRAP_INTERRUPT_INT, 1);
698 switch (entry->src_data) {
702 amdgpu_fence_process(&adev->vce.ring[entry->src_data]);
705 DRM_ERROR("Unhandled interrupt: %d %d\n",
706 entry->src_id, entry->src_data);
713 static int vce_v3_0_set_clockgating_state(void *handle,
714 enum amd_clockgating_state state)
716 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
717 bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
720 if (!(adev->cg_flags & AMD_CG_SUPPORT_VCE_MGCG))
723 mutex_lock(&adev->grbm_idx_mutex);
724 for (i = 0; i < 2; i++) {
725 /* Program VCE Instance 0 or 1 if not harvested */
726 if (adev->vce.harvest_config & (1 << i))
729 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(i));
732 /* initialize VCE_CLOCK_GATING_A: Clock ON/OFF delay */
733 uint32_t data = RREG32(mmVCE_CLOCK_GATING_A);
734 data &= ~(0xf | 0xff0);
735 data |= ((0x0 << 0) | (0x04 << 4));
736 WREG32(mmVCE_CLOCK_GATING_A, data);
738 /* initialize VCE_UENC_CLOCK_GATING: Clock ON/OFF delay */
739 data = RREG32(mmVCE_UENC_CLOCK_GATING);
740 data &= ~(0xf | 0xff0);
741 data |= ((0x0 << 0) | (0x04 << 4));
742 WREG32(mmVCE_UENC_CLOCK_GATING, data);
745 vce_v3_0_set_vce_sw_clock_gating(adev, enable);
748 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
749 mutex_unlock(&adev->grbm_idx_mutex);
754 static int vce_v3_0_set_powergating_state(void *handle,
755 enum amd_powergating_state state)
757 /* This doesn't actually powergate the VCE block.
758 * That's done in the dpm code via the SMC. This
759 * just re-inits the block as necessary. The actual
760 * gating still happens in the dpm code. We should
761 * revisit this when there is a cleaner line between
762 * the smc and the hw blocks
764 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
767 if (state == AMD_PG_STATE_GATE) {
768 ret = vce_v3_0_stop(adev);
772 ret = vce_v3_0_start(adev);
781 static void vce_v3_0_get_clockgating_state(void *handle, u32 *flags)
783 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
786 mutex_lock(&adev->pm.mutex);
788 if (RREG32_SMC(ixCURRENT_PG_STATUS) &
789 CURRENT_PG_STATUS__VCE_PG_STATUS_MASK) {
790 DRM_INFO("Cannot get clockgating state when VCE is powergated.\n");
794 WREG32_FIELD(GRBM_GFX_INDEX, VCE_INSTANCE, 0);
796 /* AMD_CG_SUPPORT_VCE_MGCG */
797 data = RREG32(mmVCE_CLOCK_GATING_A);
798 if (data & (0x04 << 4))
799 *flags |= AMD_CG_SUPPORT_VCE_MGCG;
802 mutex_unlock(&adev->pm.mutex);
805 static void vce_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
806 struct amdgpu_ib *ib, unsigned int vm_id, bool ctx_switch)
808 amdgpu_ring_write(ring, VCE_CMD_IB_VM);
809 amdgpu_ring_write(ring, vm_id);
810 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
811 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
812 amdgpu_ring_write(ring, ib->length_dw);
815 static void vce_v3_0_emit_vm_flush(struct amdgpu_ring *ring,
816 unsigned int vm_id, uint64_t pd_addr)
818 amdgpu_ring_write(ring, VCE_CMD_UPDATE_PTB);
819 amdgpu_ring_write(ring, vm_id);
820 amdgpu_ring_write(ring, pd_addr >> 12);
822 amdgpu_ring_write(ring, VCE_CMD_FLUSH_TLB);
823 amdgpu_ring_write(ring, vm_id);
824 amdgpu_ring_write(ring, VCE_CMD_END);
827 static void vce_v3_0_emit_pipeline_sync(struct amdgpu_ring *ring)
829 uint32_t seq = ring->fence_drv.sync_seq;
830 uint64_t addr = ring->fence_drv.gpu_addr;
832 amdgpu_ring_write(ring, VCE_CMD_WAIT_GE);
833 amdgpu_ring_write(ring, lower_32_bits(addr));
834 amdgpu_ring_write(ring, upper_32_bits(addr));
835 amdgpu_ring_write(ring, seq);
838 static const struct amd_ip_funcs vce_v3_0_ip_funcs = {
840 .early_init = vce_v3_0_early_init,
842 .sw_init = vce_v3_0_sw_init,
843 .sw_fini = vce_v3_0_sw_fini,
844 .hw_init = vce_v3_0_hw_init,
845 .hw_fini = vce_v3_0_hw_fini,
846 .suspend = vce_v3_0_suspend,
847 .resume = vce_v3_0_resume,
848 .is_idle = vce_v3_0_is_idle,
849 .wait_for_idle = vce_v3_0_wait_for_idle,
850 .check_soft_reset = vce_v3_0_check_soft_reset,
851 .pre_soft_reset = vce_v3_0_pre_soft_reset,
852 .soft_reset = vce_v3_0_soft_reset,
853 .post_soft_reset = vce_v3_0_post_soft_reset,
854 .set_clockgating_state = vce_v3_0_set_clockgating_state,
855 .set_powergating_state = vce_v3_0_set_powergating_state,
856 .get_clockgating_state = vce_v3_0_get_clockgating_state,
859 static const struct amdgpu_ring_funcs vce_v3_0_ring_phys_funcs = {
860 .type = AMDGPU_RING_TYPE_VCE,
862 .nop = VCE_CMD_NO_OP,
863 .get_rptr = vce_v3_0_ring_get_rptr,
864 .get_wptr = vce_v3_0_ring_get_wptr,
865 .set_wptr = vce_v3_0_ring_set_wptr,
866 .parse_cs = amdgpu_vce_ring_parse_cs,
868 4 + /* vce_v3_0_emit_pipeline_sync */
869 6, /* amdgpu_vce_ring_emit_fence x1 no user fence */
870 .emit_ib_size = 5, /* vce_v3_0_ring_emit_ib */
871 .emit_ib = amdgpu_vce_ring_emit_ib,
872 .emit_fence = amdgpu_vce_ring_emit_fence,
873 .test_ring = amdgpu_vce_ring_test_ring,
874 .test_ib = amdgpu_vce_ring_test_ib,
875 .insert_nop = amdgpu_ring_insert_nop,
876 .pad_ib = amdgpu_ring_generic_pad_ib,
877 .begin_use = amdgpu_vce_ring_begin_use,
878 .end_use = amdgpu_vce_ring_end_use,
881 static const struct amdgpu_ring_funcs vce_v3_0_ring_vm_funcs = {
882 .type = AMDGPU_RING_TYPE_VCE,
884 .nop = VCE_CMD_NO_OP,
885 .get_rptr = vce_v3_0_ring_get_rptr,
886 .get_wptr = vce_v3_0_ring_get_wptr,
887 .set_wptr = vce_v3_0_ring_set_wptr,
888 .parse_cs = amdgpu_vce_ring_parse_cs_vm,
890 6 + /* vce_v3_0_emit_vm_flush */
891 4 + /* vce_v3_0_emit_pipeline_sync */
892 6 + 6, /* amdgpu_vce_ring_emit_fence x2 vm fence */
893 .emit_ib_size = 4, /* amdgpu_vce_ring_emit_ib */
894 .emit_ib = vce_v3_0_ring_emit_ib,
895 .emit_vm_flush = vce_v3_0_emit_vm_flush,
896 .emit_pipeline_sync = vce_v3_0_emit_pipeline_sync,
897 .emit_fence = amdgpu_vce_ring_emit_fence,
898 .test_ring = amdgpu_vce_ring_test_ring,
899 .test_ib = amdgpu_vce_ring_test_ib,
900 .insert_nop = amdgpu_ring_insert_nop,
901 .pad_ib = amdgpu_ring_generic_pad_ib,
902 .begin_use = amdgpu_vce_ring_begin_use,
903 .end_use = amdgpu_vce_ring_end_use,
906 static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev)
910 if (adev->asic_type >= CHIP_STONEY) {
911 for (i = 0; i < adev->vce.num_rings; i++)
912 adev->vce.ring[i].funcs = &vce_v3_0_ring_vm_funcs;
913 DRM_INFO("VCE enabled in VM mode\n");
915 for (i = 0; i < adev->vce.num_rings; i++)
916 adev->vce.ring[i].funcs = &vce_v3_0_ring_phys_funcs;
917 DRM_INFO("VCE enabled in physical mode\n");
921 static const struct amdgpu_irq_src_funcs vce_v3_0_irq_funcs = {
922 .set = vce_v3_0_set_interrupt_state,
923 .process = vce_v3_0_process_interrupt,
926 static void vce_v3_0_set_irq_funcs(struct amdgpu_device *adev)
928 adev->vce.irq.num_types = 1;
929 adev->vce.irq.funcs = &vce_v3_0_irq_funcs;
932 const struct amdgpu_ip_block_version vce_v3_0_ip_block =
934 .type = AMD_IP_BLOCK_TYPE_VCE,
938 .funcs = &vce_v3_0_ip_funcs,
941 const struct amdgpu_ip_block_version vce_v3_1_ip_block =
943 .type = AMD_IP_BLOCK_TYPE_VCE,
947 .funcs = &vce_v3_0_ip_funcs,
950 const struct amdgpu_ip_block_version vce_v3_4_ip_block =
952 .type = AMD_IP_BLOCK_TYPE_VCE,
956 .funcs = &vce_v3_0_ip_funcs,